1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*724ba675SRob Herring// 3*724ba675SRob Herring// Copyright (C) 2020 Pengutronix, Ulrich Oelmann <kernel@pengutronix.de> 4*724ba675SRob Herring 5*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 6*724ba675SRob Herring#include <dt-bindings/leds/common.h> 7*724ba675SRob Herring 8*724ba675SRob Herring/ { 9*724ba675SRob Herring chosen { 10*724ba675SRob Herring stdout-path = &uart2; 11*724ba675SRob Herring }; 12*724ba675SRob Herring 13*724ba675SRob Herring aliases { 14*724ba675SRob Herring can0 = &can1; 15*724ba675SRob Herring can1 = &can2; 16*724ba675SRob Herring mdio-gpio0 = &mdio; 17*724ba675SRob Herring nand = &gpmi; 18*724ba675SRob Herring rtc0 = &i2c_rtc; 19*724ba675SRob Herring rtc1 = &snvs; 20*724ba675SRob Herring usb0 = &usbh1; 21*724ba675SRob Herring usb1 = &usbotg; 22*724ba675SRob Herring }; 23*724ba675SRob Herring 24*724ba675SRob Herring iio-hwmon { 25*724ba675SRob Herring compatible = "iio-hwmon"; 26*724ba675SRob Herring io-channels = <&adc 0>, /* 24V */ 27*724ba675SRob Herring <&adc 1>; /* temperature */ 28*724ba675SRob Herring }; 29*724ba675SRob Herring 30*724ba675SRob Herring leds { 31*724ba675SRob Herring compatible = "gpio-leds"; 32*724ba675SRob Herring 33*724ba675SRob Herring led-0 { 34*724ba675SRob Herring label = "D1"; 35*724ba675SRob Herring gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>; 36*724ba675SRob Herring function = LED_FUNCTION_STATUS; 37*724ba675SRob Herring default-state = "on"; 38*724ba675SRob Herring linux,default-trigger = "heartbeat"; 39*724ba675SRob Herring }; 40*724ba675SRob Herring 41*724ba675SRob Herring led-1 { 42*724ba675SRob Herring label = "D2"; 43*724ba675SRob Herring gpios = <&gpio1 0 GPIO_ACTIVE_HIGH>; 44*724ba675SRob Herring default-state = "off"; 45*724ba675SRob Herring }; 46*724ba675SRob Herring 47*724ba675SRob Herring led-2 { 48*724ba675SRob Herring label = "D3"; 49*724ba675SRob Herring gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>; 50*724ba675SRob Herring default-state = "on"; 51*724ba675SRob Herring }; 52*724ba675SRob Herring }; 53*724ba675SRob Herring 54*724ba675SRob Herring mdio: mdio { 55*724ba675SRob Herring compatible = "microchip,mdio-smi0"; 56*724ba675SRob Herring pinctrl-names = "default"; 57*724ba675SRob Herring pinctrl-0 = <&pinctrl_mdio>; 58*724ba675SRob Herring #address-cells = <1>; 59*724ba675SRob Herring #size-cells = <0>; 60*724ba675SRob Herring gpios = <&gpio1 31 GPIO_ACTIVE_HIGH>, 61*724ba675SRob Herring <&gpio1 22 GPIO_ACTIVE_HIGH>; 62*724ba675SRob Herring 63*724ba675SRob Herring switch@0 { 64*724ba675SRob Herring compatible = "microchip,ksz8873"; 65*724ba675SRob Herring pinctrl-names = "default"; 66*724ba675SRob Herring pinctrl-0 = <&pinctrl_switch>; 67*724ba675SRob Herring interrupt-parent = <&gpio3>; 68*724ba675SRob Herring interrupt = <30 IRQ_TYPE_LEVEL_HIGH>; 69*724ba675SRob Herring reset-gpios = <&gpio1 5 GPIO_ACTIVE_LOW>; 70*724ba675SRob Herring reg = <0>; 71*724ba675SRob Herring 72*724ba675SRob Herring ports { 73*724ba675SRob Herring #address-cells = <1>; 74*724ba675SRob Herring #size-cells = <0>; 75*724ba675SRob Herring 76*724ba675SRob Herring ports@0 { 77*724ba675SRob Herring reg = <0>; 78*724ba675SRob Herring phy-mode = "internal"; 79*724ba675SRob Herring label = "lan1"; 80*724ba675SRob Herring }; 81*724ba675SRob Herring 82*724ba675SRob Herring ports@1 { 83*724ba675SRob Herring reg = <1>; 84*724ba675SRob Herring phy-mode = "internal"; 85*724ba675SRob Herring label = "lan2"; 86*724ba675SRob Herring }; 87*724ba675SRob Herring 88*724ba675SRob Herring ports@2 { 89*724ba675SRob Herring reg = <2>; 90*724ba675SRob Herring label = "cpu"; 91*724ba675SRob Herring ethernet = <&fec>; 92*724ba675SRob Herring phy-mode = "rmii"; 93*724ba675SRob Herring 94*724ba675SRob Herring fixed-link { 95*724ba675SRob Herring speed = <100>; 96*724ba675SRob Herring full-duplex; 97*724ba675SRob Herring }; 98*724ba675SRob Herring }; 99*724ba675SRob Herring }; 100*724ba675SRob Herring }; 101*724ba675SRob Herring 102*724ba675SRob Herring }; 103*724ba675SRob Herring 104*724ba675SRob Herring clk50m_phy: phy-clock { 105*724ba675SRob Herring compatible = "fixed-clock"; 106*724ba675SRob Herring #clock-cells = <0>; 107*724ba675SRob Herring clock-frequency = <50000000>; 108*724ba675SRob Herring clock-output-names = "enet_ref_pad"; 109*724ba675SRob Herring }; 110*724ba675SRob Herring 111*724ba675SRob Herring reg_3v3: regulator-3v3 { 112*724ba675SRob Herring compatible = "regulator-fixed"; 113*724ba675SRob Herring vin-supply = <®_5v0>; 114*724ba675SRob Herring regulator-name = "3v3"; 115*724ba675SRob Herring regulator-min-microvolt = <3300000>; 116*724ba675SRob Herring regulator-max-microvolt = <3300000>; 117*724ba675SRob Herring }; 118*724ba675SRob Herring 119*724ba675SRob Herring reg_5v0: regulator-5v0 { 120*724ba675SRob Herring compatible = "regulator-fixed"; 121*724ba675SRob Herring regulator-name = "5v0"; 122*724ba675SRob Herring regulator-min-microvolt = <5000000>; 123*724ba675SRob Herring regulator-max-microvolt = <5000000>; 124*724ba675SRob Herring }; 125*724ba675SRob Herring 126*724ba675SRob Herring reg_24v0: regulator-24v0 { 127*724ba675SRob Herring compatible = "regulator-fixed"; 128*724ba675SRob Herring regulator-name = "24v0"; 129*724ba675SRob Herring regulator-min-microvolt = <24000000>; 130*724ba675SRob Herring regulator-max-microvolt = <24000000>; 131*724ba675SRob Herring }; 132*724ba675SRob Herring 133*724ba675SRob Herring reg_can1_stby: regulator-can1-stby { 134*724ba675SRob Herring compatible = "regulator-fixed"; 135*724ba675SRob Herring pinctrl-names = "default"; 136*724ba675SRob Herring pinctrl-0 = <&pinctrl_can1_stby>; 137*724ba675SRob Herring regulator-name = "can1-3v3"; 138*724ba675SRob Herring regulator-min-microvolt = <3300000>; 139*724ba675SRob Herring regulator-max-microvolt = <3300000>; 140*724ba675SRob Herring gpio = <&gpio3 31 GPIO_ACTIVE_LOW>; 141*724ba675SRob Herring }; 142*724ba675SRob Herring 143*724ba675SRob Herring reg_can2_stby: regulator-can2-stby { 144*724ba675SRob Herring compatible = "regulator-fixed"; 145*724ba675SRob Herring pinctrl-names = "default"; 146*724ba675SRob Herring pinctrl-0 = <&pinctrl_can2_stby>; 147*724ba675SRob Herring regulator-name = "can2-3v3"; 148*724ba675SRob Herring regulator-min-microvolt = <3300000>; 149*724ba675SRob Herring regulator-max-microvolt = <3300000>; 150*724ba675SRob Herring gpio = <&gpio4 11 GPIO_ACTIVE_LOW>; 151*724ba675SRob Herring }; 152*724ba675SRob Herring 153*724ba675SRob Herring reg_tft_vcom: regulator-tft-vcom { 154*724ba675SRob Herring compatible = "pwm-regulator"; 155*724ba675SRob Herring pwms = <&pwm3 0 20000 0>; 156*724ba675SRob Herring regulator-name = "tft_vcom"; 157*724ba675SRob Herring regulator-min-microvolt = <3600000>; 158*724ba675SRob Herring regulator-max-microvolt = <3600000>; 159*724ba675SRob Herring regulator-always-on; 160*724ba675SRob Herring voltage-table = <3600000 26>; 161*724ba675SRob Herring }; 162*724ba675SRob Herring 163*724ba675SRob Herring reg_vcc_mmc: regulator-vcc-mmc { 164*724ba675SRob Herring compatible = "regulator-fixed"; 165*724ba675SRob Herring pinctrl-names = "default"; 166*724ba675SRob Herring pinctrl-0 = <&pinctrl_vcc_mmc>; 167*724ba675SRob Herring vin-supply = <®_3v3>; 168*724ba675SRob Herring regulator-name = "mmc_vcc_supply"; 169*724ba675SRob Herring regulator-min-microvolt = <3300000>; 170*724ba675SRob Herring regulator-max-microvolt = <3300000>; 171*724ba675SRob Herring regulator-always-on; 172*724ba675SRob Herring regulator-boot-on; 173*724ba675SRob Herring gpio = <&gpio7 8 GPIO_ACTIVE_HIGH>; 174*724ba675SRob Herring enable-active-high; 175*724ba675SRob Herring startup-delay-us = <100>; 176*724ba675SRob Herring }; 177*724ba675SRob Herring 178*724ba675SRob Herring reg_vcc_mmc_io: regulator-vcc-mmc-io { 179*724ba675SRob Herring compatible = "regulator-gpio"; 180*724ba675SRob Herring pinctrl-names = "default"; 181*724ba675SRob Herring pinctrl-0 = <&pinctrl_vcc_mmc_io>; 182*724ba675SRob Herring vin-supply = <®_5v0>; 183*724ba675SRob Herring regulator-name = "mmc_io_supply"; 184*724ba675SRob Herring regulator-type = "voltage"; 185*724ba675SRob Herring regulator-min-microvolt = <1800000>; 186*724ba675SRob Herring regulator-max-microvolt = <3300000>; 187*724ba675SRob Herring gpios = <&gpio7 13 GPIO_ACTIVE_HIGH>; 188*724ba675SRob Herring enable-active-high; 189*724ba675SRob Herring states = <1800000 0x1>, <3300000 0x0>; 190*724ba675SRob Herring startup-delay-us = <100>; 191*724ba675SRob Herring }; 192*724ba675SRob Herring}; 193*724ba675SRob Herring 194*724ba675SRob Herring&can1 { 195*724ba675SRob Herring pinctrl-names = "default"; 196*724ba675SRob Herring pinctrl-0 = <&pinctrl_can1>; 197*724ba675SRob Herring xceiver-supply = <®_can1_stby>; 198*724ba675SRob Herring status = "okay"; 199*724ba675SRob Herring}; 200*724ba675SRob Herring 201*724ba675SRob Herring&can2 { 202*724ba675SRob Herring pinctrl-names = "default"; 203*724ba675SRob Herring pinctrl-0 = <&pinctrl_can2>; 204*724ba675SRob Herring xceiver-supply = <®_can2_stby>; 205*724ba675SRob Herring status = "okay"; 206*724ba675SRob Herring}; 207*724ba675SRob Herring 208*724ba675SRob Herring&ecspi1 { 209*724ba675SRob Herring pinctrl-names = "default"; 210*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 211*724ba675SRob Herring cs-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>; 212*724ba675SRob Herring status = "okay"; 213*724ba675SRob Herring 214*724ba675SRob Herring flash@0 { 215*724ba675SRob Herring compatible = "jedec,spi-nor"; 216*724ba675SRob Herring spi-max-frequency = <54000000>; 217*724ba675SRob Herring reg = <0>; 218*724ba675SRob Herring }; 219*724ba675SRob Herring}; 220*724ba675SRob Herring 221*724ba675SRob Herring&ecspi2 { 222*724ba675SRob Herring pinctrl-names = "default"; 223*724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi2>; 224*724ba675SRob Herring cs-gpios = <&gpio2 26 GPIO_ACTIVE_LOW>; 225*724ba675SRob Herring status = "okay"; 226*724ba675SRob Herring 227*724ba675SRob Herring adc: adc@0 { 228*724ba675SRob Herring compatible = "microchip,mcp3002"; 229*724ba675SRob Herring reg = <0>; 230*724ba675SRob Herring vref-supply = <®_3v3>; 231*724ba675SRob Herring spi-max-frequency = <1000000>; 232*724ba675SRob Herring #io-channel-cells = <1>; 233*724ba675SRob Herring }; 234*724ba675SRob Herring}; 235*724ba675SRob Herring 236*724ba675SRob Herring&clks { 237*724ba675SRob Herring clocks = <&clk50m_phy>; 238*724ba675SRob Herring clock-names = "enet_ref_pad"; 239*724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_ENET_REF_SEL>; 240*724ba675SRob Herring assigned-clock-parents = <&clk50m_phy>; 241*724ba675SRob Herring}; 242*724ba675SRob Herring 243*724ba675SRob Herring&fec { 244*724ba675SRob Herring pinctrl-names = "default"; 245*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 246*724ba675SRob Herring phy-mode = "rmii"; 247*724ba675SRob Herring phy-supply = <®_3v3>; 248*724ba675SRob Herring status = "okay"; 249*724ba675SRob Herring 250*724ba675SRob Herring fixed-link { 251*724ba675SRob Herring speed = <100>; 252*724ba675SRob Herring full-duplex; 253*724ba675SRob Herring }; 254*724ba675SRob Herring}; 255*724ba675SRob Herring 256*724ba675SRob Herring&gpmi { 257*724ba675SRob Herring pinctrl-names = "default"; 258*724ba675SRob Herring pinctrl-0 = <&pinctrl_gpmi_nand>; 259*724ba675SRob Herring nand-on-flash-bbt; 260*724ba675SRob Herring #address-cells = <1>; 261*724ba675SRob Herring #size-cells = <0>; 262*724ba675SRob Herring status = "okay"; 263*724ba675SRob Herring}; 264*724ba675SRob Herring 265*724ba675SRob Herring&i2c3 { 266*724ba675SRob Herring pinctrl-names = "default"; 267*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 268*724ba675SRob Herring clock-frequency = <400000>; 269*724ba675SRob Herring status = "okay"; 270*724ba675SRob Herring 271*724ba675SRob Herring i2c_rtc: rtc@51 { 272*724ba675SRob Herring compatible = "nxp,pcf85063"; 273*724ba675SRob Herring reg = <0x51>; 274*724ba675SRob Herring quartz-load-femtofarads = <12500>; 275*724ba675SRob Herring }; 276*724ba675SRob Herring}; 277*724ba675SRob Herring 278*724ba675SRob Herring&pwm2 { 279*724ba675SRob Herring pinctrl-names = "default"; 280*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm2>; 281*724ba675SRob Herring #pwm-cells = <2>; 282*724ba675SRob Herring status = "okay"; 283*724ba675SRob Herring}; 284*724ba675SRob Herring 285*724ba675SRob Herring&pwm3 { 286*724ba675SRob Herring /* used for LCD contrast control */ 287*724ba675SRob Herring pinctrl-names = "default"; 288*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; 289*724ba675SRob Herring status = "okay"; 290*724ba675SRob Herring}; 291*724ba675SRob Herring 292*724ba675SRob Herring&uart2 { 293*724ba675SRob Herring pinctrl-names = "default"; 294*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 295*724ba675SRob Herring status = "okay"; 296*724ba675SRob Herring}; 297*724ba675SRob Herring 298*724ba675SRob Herring&usbh1 { 299*724ba675SRob Herring vbus-supply = <®_5v0>; 300*724ba675SRob Herring disable-over-current; 301*724ba675SRob Herring status = "okay"; 302*724ba675SRob Herring}; 303*724ba675SRob Herring 304*724ba675SRob Herring/* no usbh2 */ 305*724ba675SRob Herring&usbphynop1 { 306*724ba675SRob Herring status = "disabled"; 307*724ba675SRob Herring}; 308*724ba675SRob Herring 309*724ba675SRob Herring/* no usbh3 */ 310*724ba675SRob Herring&usbphynop2 { 311*724ba675SRob Herring status = "disabled"; 312*724ba675SRob Herring}; 313*724ba675SRob Herring 314*724ba675SRob Herring&usbotg { 315*724ba675SRob Herring vbus-supply = <®_5v0>; 316*724ba675SRob Herring disable-over-current; 317*724ba675SRob Herring status = "okay"; 318*724ba675SRob Herring}; 319*724ba675SRob Herring 320*724ba675SRob Herring&usdhc3 { 321*724ba675SRob Herring pinctrl-names = "default"; 322*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 323*724ba675SRob Herring wp-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>; 324*724ba675SRob Herring cd-gpios = <&gpio7 0 GPIO_ACTIVE_LOW>; 325*724ba675SRob Herring cap-power-off-card; 326*724ba675SRob Herring full-pwr-cycle; 327*724ba675SRob Herring bus-width = <4>; 328*724ba675SRob Herring max-frequency = <50000000>; 329*724ba675SRob Herring cap-sd-highspeed; 330*724ba675SRob Herring sd-uhs-sdr12; 331*724ba675SRob Herring sd-uhs-sdr25; 332*724ba675SRob Herring sd-uhs-sdr50; 333*724ba675SRob Herring sd-uhs-ddr50; 334*724ba675SRob Herring mmc-ddr-1_8v; 335*724ba675SRob Herring vmmc-supply = <®_vcc_mmc>; 336*724ba675SRob Herring vqmmc-supply = <®_vcc_mmc_io>; 337*724ba675SRob Herring status = "okay"; 338*724ba675SRob Herring}; 339*724ba675SRob Herring 340*724ba675SRob Herring&iomuxc { 341*724ba675SRob Herring pinctrl_can1: can1grp { 342*724ba675SRob Herring fsl,pins = < 343*724ba675SRob Herring MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x3008 344*724ba675SRob Herring MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b000 345*724ba675SRob Herring >; 346*724ba675SRob Herring }; 347*724ba675SRob Herring 348*724ba675SRob Herring pinctrl_can1_stby: can1stbygrp { 349*724ba675SRob Herring fsl,pins = < 350*724ba675SRob Herring MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x13008 351*724ba675SRob Herring >; 352*724ba675SRob Herring }; 353*724ba675SRob Herring 354*724ba675SRob Herring pinctrl_can2: can2grp { 355*724ba675SRob Herring fsl,pins = < 356*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x3008 357*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b000 358*724ba675SRob Herring >; 359*724ba675SRob Herring }; 360*724ba675SRob Herring 361*724ba675SRob Herring pinctrl_can2_stby: can2stbygrp { 362*724ba675SRob Herring fsl,pins = < 363*724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x13008 364*724ba675SRob Herring >; 365*724ba675SRob Herring }; 366*724ba675SRob Herring 367*724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 368*724ba675SRob Herring fsl,pins = < 369*724ba675SRob Herring MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 370*724ba675SRob Herring MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0xb1 371*724ba675SRob Herring MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0xb1 372*724ba675SRob Herring /* *no* external pull up */ 373*724ba675SRob Herring MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x58 374*724ba675SRob Herring >; 375*724ba675SRob Herring }; 376*724ba675SRob Herring 377*724ba675SRob Herring pinctrl_ecspi2: ecspi2grp { 378*724ba675SRob Herring fsl,pins = < 379*724ba675SRob Herring MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 380*724ba675SRob Herring MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0xb1 381*724ba675SRob Herring MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0xb1 382*724ba675SRob Herring /* external pull up */ 383*724ba675SRob Herring MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x58 384*724ba675SRob Herring >; 385*724ba675SRob Herring }; 386*724ba675SRob Herring 387*724ba675SRob Herring pinctrl_enet: enetgrp { 388*724ba675SRob Herring fsl,pins = < 389*724ba675SRob Herring /* RMII 50 MHz */ 390*724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x100f5 391*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x100f5 392*724ba675SRob Herring MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x100c0 393*724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x100c0 394*724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x100f5 395*724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x100f5 396*724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x1b0b0 397*724ba675SRob Herring MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x58 398*724ba675SRob Herring /* GPIO for "link active" */ 399*724ba675SRob Herring MX6QDL_PAD_ENET_RX_ER__GPIO1_IO24 0x3038 400*724ba675SRob Herring >; 401*724ba675SRob Herring }; 402*724ba675SRob Herring 403*724ba675SRob Herring pinctrl_gpmi_nand: gpminandgrp { 404*724ba675SRob Herring fsl,pins = < 405*724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 406*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 407*724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 408*724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 409*724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 410*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 411*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 412*724ba675SRob Herring MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 413*724ba675SRob Herring MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 414*724ba675SRob Herring MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 415*724ba675SRob Herring MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 416*724ba675SRob Herring MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 417*724ba675SRob Herring MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 418*724ba675SRob Herring MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 419*724ba675SRob Herring MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 420*724ba675SRob Herring >; 421*724ba675SRob Herring }; 422*724ba675SRob Herring 423*724ba675SRob Herring pinctrl_i2c3: i2c3grp { 424*724ba675SRob Herring fsl,pins = < 425*724ba675SRob Herring /* external 10 k pull up */ 426*724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x40010878 427*724ba675SRob Herring /* external 10 k pull up */ 428*724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x40010878 429*724ba675SRob Herring >; 430*724ba675SRob Herring }; 431*724ba675SRob Herring 432*724ba675SRob Herring pinctrl_mdio: mdiogrp { 433*724ba675SRob Herring fsl,pins = < 434*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__GPIO1_IO22 0x100b1 435*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__GPIO1_IO31 0xb1 436*724ba675SRob Herring >; 437*724ba675SRob Herring }; 438*724ba675SRob Herring 439*724ba675SRob Herring pinctrl_pwm2: pwm2grp { 440*724ba675SRob Herring fsl,pins = < 441*724ba675SRob Herring MX6QDL_PAD_GPIO_1__PWM2_OUT 0x58 442*724ba675SRob Herring >; 443*724ba675SRob Herring }; 444*724ba675SRob Herring 445*724ba675SRob Herring pinctrl_pwm3: pwm3grp { 446*724ba675SRob Herring fsl,pins = < 447*724ba675SRob Herring MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x58 448*724ba675SRob Herring >; 449*724ba675SRob Herring }; 450*724ba675SRob Herring 451*724ba675SRob Herring pinctrl_switch: switchgrp { 452*724ba675SRob Herring fsl,pins = < 453*724ba675SRob Herring MX6QDL_PAD_EIM_D30__GPIO3_IO30 0xb0 454*724ba675SRob Herring >; 455*724ba675SRob Herring }; 456*724ba675SRob Herring 457*724ba675SRob Herring pinctrl_uart2: uart2grp { 458*724ba675SRob Herring fsl,pins = < 459*724ba675SRob Herring MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 460*724ba675SRob Herring MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 461*724ba675SRob Herring >; 462*724ba675SRob Herring }; 463*724ba675SRob Herring 464*724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 465*724ba675SRob Herring fsl,pins = < 466*724ba675SRob Herring /* SoC internal pull up required */ 467*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 468*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 469*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 470*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 471*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 472*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 473*724ba675SRob Herring /* SoC internal pull up required */ 474*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b040 475*724ba675SRob Herring /* SoC internal pull up required */ 476*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b040 477*724ba675SRob Herring >; 478*724ba675SRob Herring }; 479*724ba675SRob Herring 480*724ba675SRob Herring pinctrl_vcc_mmc: vccmmcgrp { 481*724ba675SRob Herring fsl,pins = < 482*724ba675SRob Herring MX6QDL_PAD_SD3_RST__GPIO7_IO08 0x58 483*724ba675SRob Herring >; 484*724ba675SRob Herring }; 485*724ba675SRob Herring 486*724ba675SRob Herring pinctrl_vcc_mmc_io: vccmmciogrp { 487*724ba675SRob Herring fsl,pins = < 488*724ba675SRob Herring MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x58 489*724ba675SRob Herring >; 490*724ba675SRob Herring }; 491*724ba675SRob Herring}; 492