1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright 2013 Sascha Hauer, Pengutronix 4724ba675SRob Herring * 5724ba675SRob Herring * Copyright 2013-2021 TQ-Systems GmbH 6724ba675SRob Herring * Author: Markus Niebel <Markus.Niebel@tq-group.com> 7724ba675SRob Herring */ 8724ba675SRob Herring 9724ba675SRob Herring#include <dt-bindings/clock/imx6qdl-clock.h> 10724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 11724ba675SRob Herring#include <dt-bindings/input/input.h> 12724ba675SRob Herring#include <dt-bindings/sound/fsl-imx-audmux.h> 13724ba675SRob Herring 14724ba675SRob Herring/ { 15724ba675SRob Herring aliases { 16724ba675SRob Herring mmc0 = &usdhc3; 17724ba675SRob Herring mmc1 = &usdhc2; 18724ba675SRob Herring /delete-property/ mmc2; 19724ba675SRob Herring /delete-property/ mmc3; 20724ba675SRob Herring rtc0 = &rtc0; 21724ba675SRob Herring }; 22724ba675SRob Herring 23724ba675SRob Herring chosen { 24724ba675SRob Herring stdout-path = &uart2; 25724ba675SRob Herring }; 26724ba675SRob Herring 27724ba675SRob Herring beeper: gpio-beeper { 28724ba675SRob Herring compatible = "gpio-beeper"; 29724ba675SRob Herring pinctrl-names = "default"; 30724ba675SRob Herring pinctrl-0 = <&pinctrl_gpiobeeper>; 31724ba675SRob Herring gpios = <&gpio1 21 GPIO_ACTIVE_HIGH>; 32724ba675SRob Herring }; 33724ba675SRob Herring 34724ba675SRob Herring gpio_buttons: gpio-buttons { 35724ba675SRob Herring compatible = "gpio-keys"; 36724ba675SRob Herring pinctrl-names = "default"; 37724ba675SRob Herring pinctrl-0 = <&pinctrl_gpiobuttons>; 38724ba675SRob Herring 39db92a8d9SAlexander Stein button-1 { 40724ba675SRob Herring label = "s6"; 41724ba675SRob Herring linux,code = <KEY_F6>; 42724ba675SRob Herring gpios = <&gpio7 13 GPIO_ACTIVE_LOW>; 43724ba675SRob Herring wakeup-source; 44724ba675SRob Herring }; 45724ba675SRob Herring 46db92a8d9SAlexander Stein button-2 { 47724ba675SRob Herring label = "s7"; 48724ba675SRob Herring linux,code = <KEY_F7>; 49724ba675SRob Herring gpios = <&gpio7 12 GPIO_ACTIVE_LOW>; 50724ba675SRob Herring wakeup-source; 51724ba675SRob Herring }; 52724ba675SRob Herring 53db92a8d9SAlexander Stein button-3 { 54724ba675SRob Herring label = "s8"; 55724ba675SRob Herring linux,code = <KEY_F8>; 56724ba675SRob Herring gpios = <&gpio1 8 GPIO_ACTIVE_LOW>; 57724ba675SRob Herring wakeup-source; 58724ba675SRob Herring }; 59724ba675SRob Herring }; 60724ba675SRob Herring 61724ba675SRob Herring gpio-leds { 62724ba675SRob Herring compatible = "gpio-leds"; 63724ba675SRob Herring pinctrl-names = "default"; 64724ba675SRob Herring pinctrl-0 = <&pinctrl_gpioled>; 65724ba675SRob Herring 66724ba675SRob Herring led1 { 67724ba675SRob Herring label = "led1"; 68724ba675SRob Herring gpios = <&gpio6 16 GPIO_ACTIVE_HIGH>; 69724ba675SRob Herring linux,default-trigger = "default-on"; 70724ba675SRob Herring }; 71724ba675SRob Herring 72724ba675SRob Herring led2 { 73724ba675SRob Herring label = "led2"; 74724ba675SRob Herring gpios = <&gpio6 31 GPIO_ACTIVE_HIGH>; 75724ba675SRob Herring linux,default-trigger = "heartbeat"; 76724ba675SRob Herring }; 77724ba675SRob Herring }; 78724ba675SRob Herring 79724ba675SRob Herring reg_mba6_3p3v: regulator-mba6-3p3v { 80724ba675SRob Herring compatible = "regulator-fixed"; 81724ba675SRob Herring regulator-name = "supply-mba6-3p3v"; 82724ba675SRob Herring regulator-min-microvolt = <3300000>; 83724ba675SRob Herring regulator-max-microvolt = <3300000>; 84724ba675SRob Herring regulator-always-on; 85724ba675SRob Herring }; 86724ba675SRob Herring 87724ba675SRob Herring reg_pcie: regulator-pcie { 88724ba675SRob Herring compatible = "regulator-fixed"; 89724ba675SRob Herring pinctrl-names = "default"; 90724ba675SRob Herring pinctrl-0 = <&pinctrl_regpcie>; 91724ba675SRob Herring regulator-name = "supply-pcie"; 92724ba675SRob Herring regulator-min-microvolt = <3300000>; 93724ba675SRob Herring regulator-max-microvolt = <3300000>; 94724ba675SRob Herring /* PCIE.PWR_EN */ 95724ba675SRob Herring gpio = <&gpio2 0 GPIO_ACTIVE_HIGH>; 96724ba675SRob Herring enable-active-high; 97724ba675SRob Herring regulator-always-on; 98724ba675SRob Herring vin-supply = <®_mba6_3p3v>; 99724ba675SRob Herring }; 100724ba675SRob Herring 101724ba675SRob Herring reg_vcc3v3_audio: regulator-vcc3v3-audio { 102724ba675SRob Herring compatible = "regulator-fixed"; 103724ba675SRob Herring regulator-name = "vcc3v3-audio"; 104724ba675SRob Herring regulator-min-microvolt = <3300000>; 105724ba675SRob Herring regulator-max-microvolt = <3300000>; 106724ba675SRob Herring vin-supply = <®_mba6_3p3v>; 107724ba675SRob Herring }; 108724ba675SRob Herring 109e7b981e3SAlexander Stein reserved-memory { 110e7b981e3SAlexander Stein #address-cells = <1>; 111e7b981e3SAlexander Stein #size-cells = <1>; 112e7b981e3SAlexander Stein ranges; 113e7b981e3SAlexander Stein 114e7b981e3SAlexander Stein linux,cma { 115e7b981e3SAlexander Stein compatible = "shared-dma-pool"; 116e7b981e3SAlexander Stein reusable; 117e7b981e3SAlexander Stein size = <0x14000000>; 118e7b981e3SAlexander Stein alloc-ranges = <0x10000000 0x20000000>; 119e7b981e3SAlexander Stein linux,cma-default; 120e7b981e3SAlexander Stein }; 121e7b981e3SAlexander Stein }; 122e7b981e3SAlexander Stein 123724ba675SRob Herring sound { 124724ba675SRob Herring compatible = "fsl,imx-audio-tlv320aic32x4"; 125724ba675SRob Herring pinctrl-names = "default"; 126724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 127*2658deedSMarkus Niebel model = "tqm-tlv320aic32"; 128724ba675SRob Herring ssi-controller = <&ssi1>; 129724ba675SRob Herring audio-codec = <&tlv320aic32x4>; 130724ba675SRob Herring audio-asrc = <&asrc>; 131724ba675SRob Herring audio-routing = 132724ba675SRob Herring "IN3_L", "Mic Jack", 133724ba675SRob Herring "Mic Jack", "Mic Bias", 134724ba675SRob Herring "IN1_L", "Line In Jack", 135724ba675SRob Herring "IN1_R", "Line In Jack", 136724ba675SRob Herring "Line Out Jack", "LOL", 137724ba675SRob Herring "Line Out Jack", "LOR"; 138724ba675SRob Herring mux-int-port = <1>; 139724ba675SRob Herring mux-ext-port = <3>; 140724ba675SRob Herring }; 141724ba675SRob Herring}; 142724ba675SRob Herring 143724ba675SRob Herring&audmux { 144724ba675SRob Herring status = "okay"; 145724ba675SRob Herring 146724ba675SRob Herring mux-ssi0 { 147724ba675SRob Herring fsl,audmux-port = <MX31_AUDMUX_PORT1_SSI0>; 148724ba675SRob Herring fsl,port-config = < 149724ba675SRob Herring (IMX_AUDMUX_V2_PTCR_SYN | 150724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSDIR | 151724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSEL(MX31_AUDMUX_PORT3_SSI_PINS_3) | 152724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCLKDIR | 153724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCSEL(MX31_AUDMUX_PORT3_SSI_PINS_3)) 154724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX31_AUDMUX_PORT3_SSI_PINS_3) 155724ba675SRob Herring >; 156724ba675SRob Herring }; 157724ba675SRob Herring 158724ba675SRob Herring mux-aud3 { 159724ba675SRob Herring fsl,audmux-port = <MX31_AUDMUX_PORT3_SSI_PINS_3>; 160724ba675SRob Herring fsl,port-config = < 161724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN 162724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX31_AUDMUX_PORT1_SSI0) 163724ba675SRob Herring >; 164724ba675SRob Herring }; 165724ba675SRob Herring}; 166724ba675SRob Herring 167724ba675SRob Herring&can1 { 168724ba675SRob Herring pinctrl-names = "default"; 169724ba675SRob Herring pinctrl-0 = <&pinctrl_can1>; 170724ba675SRob Herring status = "okay"; 171724ba675SRob Herring}; 172724ba675SRob Herring 173724ba675SRob Herring&can2 { 174724ba675SRob Herring pinctrl-names = "default"; 175724ba675SRob Herring pinctrl-0 = <&pinctrl_can2>; 176724ba675SRob Herring status = "okay"; 177724ba675SRob Herring}; 178724ba675SRob Herring 179724ba675SRob Herring&ecspi1 { 180724ba675SRob Herring pinctrl-names = "default"; 181724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>, <&pinctrl_ecspi1_mba6>; 182724ba675SRob Herring cs-gpios = <&gpio3 19 0>, <&gpio3 24 0>; 183724ba675SRob Herring}; 184724ba675SRob Herring 185724ba675SRob Herring&fec { 186724ba675SRob Herring phy-mode = "rgmii-id"; 187724ba675SRob Herring phy-handle = <ðphy>; 188724ba675SRob Herring mac-address = [00 00 00 00 00 00]; 189724ba675SRob Herring status = "okay"; 190724ba675SRob Herring 191724ba675SRob Herring mdio { 192724ba675SRob Herring #address-cells = <1>; 193724ba675SRob Herring #size-cells = <0>; 194724ba675SRob Herring 195724ba675SRob Herring ethphy: ethernet-phy@3 { 196724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 197724ba675SRob Herring reg = <3>; 198724ba675SRob Herring interrupt-parent = <&gpio1>; 199724ba675SRob Herring interrupts = <28 IRQ_TYPE_LEVEL_LOW>; 200724ba675SRob Herring reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>; 201724ba675SRob Herring reset-assert-us = <1000>; 202724ba675SRob Herring reset-deassert-us = <100000>; 203724ba675SRob Herring micrel,force-master; 204724ba675SRob Herring max-speed = <1000>; 205724ba675SRob Herring }; 206724ba675SRob Herring }; 207724ba675SRob Herring}; 208724ba675SRob Herring 209724ba675SRob Herring&hdmi { 210724ba675SRob Herring pinctrl-names = "default"; 211724ba675SRob Herring pinctrl-0 = <&pinctrl_hdmi>; 212724ba675SRob Herring ddc-i2c-bus = <&i2c2>; 213724ba675SRob Herring status = "okay"; 214724ba675SRob Herring}; 215724ba675SRob Herring 216724ba675SRob Herring&i2c1 { 217724ba675SRob Herring tlv320aic32x4: audio-codec@18 { 218724ba675SRob Herring compatible = "ti,tlv320aic32x4"; 219724ba675SRob Herring reg = <0x18>; 220724ba675SRob Herring clocks = <&clks IMX6QDL_CLK_CKO>; 221724ba675SRob Herring clock-names = "mclk"; 222724ba675SRob Herring pinctrl-names = "default"; 223724ba675SRob Herring pinctrl-0 = <&pinctrl_codec>; 224724ba675SRob Herring ldoin-supply = <®_vcc3v3_audio>; 225724ba675SRob Herring iov-supply = <®_mba6_3p3v>; 226724ba675SRob Herring }; 227724ba675SRob Herring}; 228724ba675SRob Herring 229724ba675SRob Herring/* DDC */ 230724ba675SRob Herring&i2c2 { 231724ba675SRob Herring clock-frequency = <100000>; 232724ba675SRob Herring pinctrl-names = "default", "gpio"; 233724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 234724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c2_recovery>; 235724ba675SRob Herring scl-gpios = <&gpio4 12 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 236724ba675SRob Herring sda-gpios = <&gpio4 13 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 237724ba675SRob Herring status = "okay"; 238724ba675SRob Herring}; 239724ba675SRob Herring 240724ba675SRob Herring&pcie { 241724ba675SRob Herring pinctrl-names = "default"; 242724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 243724ba675SRob Herring reset-gpio = <&gpio6 7 GPIO_ACTIVE_LOW>; 2446c1561fbSLinus Torvalds vpcie-supply = <®_pcie>; 245724ba675SRob Herring status = "okay"; 246724ba675SRob Herring}; 247724ba675SRob Herring 248724ba675SRob Herring&pwm1 { 249724ba675SRob Herring pinctrl-names = "default"; 250724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm1>; 251724ba675SRob Herring status = "okay"; 252724ba675SRob Herring}; 253724ba675SRob Herring 254724ba675SRob Herring&pwm3 { 255724ba675SRob Herring pinctrl-names = "default"; 256724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm3>; 257724ba675SRob Herring status = "okay"; 258724ba675SRob Herring}; 259724ba675SRob Herring 260724ba675SRob Herring&pwm4 { 261724ba675SRob Herring pinctrl-names = "default"; 262724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 263724ba675SRob Herring status = "okay"; 264724ba675SRob Herring}; 265724ba675SRob Herring 266724ba675SRob Herring&snvs_poweroff { 267724ba675SRob Herring status = "okay"; 268724ba675SRob Herring}; 269724ba675SRob Herring 270724ba675SRob Herring&ssi1 { 271724ba675SRob Herring status = "okay"; 272724ba675SRob Herring}; 273724ba675SRob Herring 274724ba675SRob Herring&uart2 { 275724ba675SRob Herring pinctrl-names = "default"; 276724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 277724ba675SRob Herring status = "okay"; 278724ba675SRob Herring}; 279724ba675SRob Herring 280724ba675SRob Herring&uart3 { 281724ba675SRob Herring pinctrl-names = "default"; 282724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 283724ba675SRob Herring uart-has-rtscts; 284724ba675SRob Herring status = "okay"; 285724ba675SRob Herring}; 286724ba675SRob Herring 287724ba675SRob Herring&uart4 { 288724ba675SRob Herring pinctrl-names = "default"; 289724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4>; 290724ba675SRob Herring uart-has-rtscts; 291724ba675SRob Herring linux,rs485-enabled-at-boot-time; 292724ba675SRob Herring rs485-rts-active-low; 293724ba675SRob Herring rs485-rx-during-tx; 294724ba675SRob Herring status = "okay"; 295724ba675SRob Herring}; 296724ba675SRob Herring 297724ba675SRob Herring&uart5 { 298724ba675SRob Herring pinctrl-names = "default"; 299724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5>; 300724ba675SRob Herring uart-has-rtscts; 301724ba675SRob Herring status = "okay"; 302724ba675SRob Herring}; 303724ba675SRob Herring 304724ba675SRob Herring&usbh1 { 305724ba675SRob Herring disable-over-current; 306724ba675SRob Herring status = "okay"; 307724ba675SRob Herring #address-cells = <1>; 308724ba675SRob Herring #size-cells = <0>; 309724ba675SRob Herring 310724ba675SRob Herring hub@1 { 311724ba675SRob Herring compatible = "usb424,2517"; 312724ba675SRob Herring reg = <1>; 313724ba675SRob Herring #address-cells = <1>; 314724ba675SRob Herring #size-cells = <0>; 3156dd62ce4SAlexander Stein vdd-supply = <®_mba6_3p3v>; 316724ba675SRob Herring 317724ba675SRob Herring ethernet@1 { 318724ba675SRob Herring compatible = "usb424,9e00"; 319724ba675SRob Herring reg = <1>; 320724ba675SRob Herring nvmem-cells = <&mba_mac_address>; 321724ba675SRob Herring nvmem-cell-names = "mac-address"; 322724ba675SRob Herring }; 323724ba675SRob Herring }; 324724ba675SRob Herring}; 325724ba675SRob Herring 326724ba675SRob Herring&usbotg { 327724ba675SRob Herring pinctrl-names = "default"; 328724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 329724ba675SRob Herring power-active-high; 330724ba675SRob Herring over-current-active-low; 331724ba675SRob Herring srp-disable; 332724ba675SRob Herring hnp-disable; 333724ba675SRob Herring adp-disable; 334724ba675SRob Herring dr_mode = "otg"; 335724ba675SRob Herring status = "okay"; 336724ba675SRob Herring}; 337724ba675SRob Herring 338724ba675SRob Herring/* SD card slot */ 339724ba675SRob Herring&usdhc2 { 340724ba675SRob Herring pinctrl-names = "default"; 341724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 342724ba675SRob Herring vmmc-supply = <®_mba6_3p3v>; 343724ba675SRob Herring bus-width = <4>; 344724ba675SRob Herring no-1-8-v; 345724ba675SRob Herring no-mmc; 346724ba675SRob Herring no-sdio; 347724ba675SRob Herring cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>; 348724ba675SRob Herring wp-gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>; 349724ba675SRob Herring status = "okay"; 350724ba675SRob Herring}; 351724ba675SRob Herring 352724ba675SRob Herring&wdog1 { 353724ba675SRob Herring pinctrl-names = "default"; 354724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog1>; 355724ba675SRob Herring /* does not work on unmodified starter kit */ 356724ba675SRob Herring /* fsl,ext-reset-output; */ 357724ba675SRob Herring status = "okay"; 358724ba675SRob Herring}; 359724ba675SRob Herring 360724ba675SRob Herring&iomuxc { 361724ba675SRob Herring pinctrl-names = "default"; 362724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 363724ba675SRob Herring 364724ba675SRob Herring pinctrl_audmux: audmuxgrp { 365724ba675SRob Herring fsl,pins = < 366724ba675SRob Herring MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x1b0b0 367724ba675SRob Herring MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x1b0b0 368724ba675SRob Herring MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x1b0b0 369724ba675SRob Herring MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0 370724ba675SRob Herring >; 371724ba675SRob Herring }; 372724ba675SRob Herring 373724ba675SRob Herring pinctrl_can1: can1grp { 374724ba675SRob Herring fsl,pins = < 375724ba675SRob Herring MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0xb099 376724ba675SRob Herring MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0xb099 377724ba675SRob Herring >; 378724ba675SRob Herring }; 379724ba675SRob Herring 380724ba675SRob Herring pinctrl_can2: can2grp { 381724ba675SRob Herring fsl,pins = < 382724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0xb099 383724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0xb099 384724ba675SRob Herring >; 385724ba675SRob Herring }; 386724ba675SRob Herring 387724ba675SRob Herring pinctrl_codec: codecgrp { 388724ba675SRob Herring fsl,pins = < 389724ba675SRob Herring MX6QDL_PAD_CSI0_MCLK__CCM_CLKO1 0xb0 /* CLK */ 390724ba675SRob Herring >; 391724ba675SRob Herring }; 392724ba675SRob Herring 393724ba675SRob Herring pinctrl_ecspi1_mba6: ecspimba6grp { 394724ba675SRob Herring fsl,pins = < 395724ba675SRob Herring MX6QDL_PAD_EIM_D24__GPIO3_IO24 0xb099 /* eCSPI1 SS2 */ 396724ba675SRob Herring >; 397724ba675SRob Herring }; 398724ba675SRob Herring 399724ba675SRob Herring pinctrl_enet: enetgrp { 400724ba675SRob Herring fsl,pins = < 401724ba675SRob Herring /* FEC phy IRQ */ 402724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x00011008 403724ba675SRob Herring /* FEC phy reset */ 404724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x1b099 405724ba675SRob Herring /* DSE = 100, 100k up, SPEED = MED */ 406724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0xb0a0 407724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0xb0a0 408724ba675SRob Herring /* DSE = 111, pull 100k up */ 409724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0xb038 410724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0xb038 411724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0xb038 412724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0xb038 413724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0xb038 414724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0xb038 415724ba675SRob Herring /* DSE = 111, pull external */ 416724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x0038 417724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x0038 418724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x0038 419724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x0038 420724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x0038 421724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x0038 422724ba675SRob Herring /* HYS = 1, DSE = 111, 100k up, SPEED = HIGH */ 423724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0f0 424724ba675SRob Herring >; 425724ba675SRob Herring }; 426724ba675SRob Herring 427724ba675SRob Herring pinctrl_gpiobeeper: gpiobeepergrp { 428724ba675SRob Herring fsl,pins = < 429724ba675SRob Herring MX6QDL_PAD_SD1_DAT3__GPIO1_IO21 0xb099 430724ba675SRob Herring >; 431724ba675SRob Herring }; 432724ba675SRob Herring 433724ba675SRob Herring pinctrl_gpiobuttons: gpiobuttongrp { 434724ba675SRob Herring fsl,pins = < 435724ba675SRob Herring MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x0001b099 436724ba675SRob Herring MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b099 437724ba675SRob Herring MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x0001b099 438724ba675SRob Herring >; 439724ba675SRob Herring }; 440724ba675SRob Herring 441724ba675SRob Herring pinctrl_gpioled: gpioledgrp { 442724ba675SRob Herring fsl,pins = < 443724ba675SRob Herring MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0xb099 /* LED V15 */ 444724ba675SRob Herring MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0xb099 /* LED V16 */ 445724ba675SRob Herring >; 446724ba675SRob Herring }; 447724ba675SRob Herring 448724ba675SRob Herring pinctrl_hdmi: hdmigrp { 449724ba675SRob Herring /* NOTE: DDC is done via I2C2, so DON'T 450724ba675SRob Herring * configure DDC pins for HDMI! 451724ba675SRob Herring */ 452724ba675SRob Herring fsl,pins = < 453724ba675SRob Herring MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0 454724ba675SRob Herring >; 455724ba675SRob Herring }; 456724ba675SRob Herring 457724ba675SRob Herring pinctrl_hog: hoggrp { 458724ba675SRob Herring fsl,pins = < 459724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x0001b099 460724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x0001b099 461724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x0001b099 462724ba675SRob Herring 463724ba675SRob Herring MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x0001b099 464724ba675SRob Herring MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x0001b099 465724ba675SRob Herring MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x0001b099 466724ba675SRob Herring MX6QDL_PAD_SD4_DAT0__GPIO2_IO08 0x0001b099 467724ba675SRob Herring MX6QDL_PAD_EIM_CS0__GPIO2_IO23 0x0001b099 468724ba675SRob Herring MX6QDL_PAD_EIM_CS1__GPIO2_IO24 0x0001b099 469724ba675SRob Herring MX6QDL_PAD_EIM_OE__GPIO2_IO25 0x0001b099 470724ba675SRob Herring 471724ba675SRob Herring MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x0001b099 472724ba675SRob Herring MX6QDL_PAD_EIM_D26__GPIO3_IO26 0x0001b099 473724ba675SRob Herring MX6QDL_PAD_EIM_D27__GPIO3_IO27 0x0001b099 474724ba675SRob Herring MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x0001b099 475724ba675SRob Herring MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x0001b099 476724ba675SRob Herring 477724ba675SRob Herring MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x0001b099 478724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x0001b099 479724ba675SRob Herring MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x0001b099 480724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x0001b099 481724ba675SRob Herring 482724ba675SRob Herring MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x0001b099 483724ba675SRob Herring MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x0001b099 484724ba675SRob Herring MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x0001b099 485724ba675SRob Herring 486724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x0001b099 487724ba675SRob Herring MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x0001b099 488724ba675SRob Herring >; 489724ba675SRob Herring }; 490724ba675SRob Herring 491724ba675SRob Herring pinctrl_i2c2: i2c2grp { 492724ba675SRob Herring fsl,pins = < 493724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b899 494724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b899 495724ba675SRob Herring >; 496724ba675SRob Herring }; 497724ba675SRob Herring 498724ba675SRob Herring pinctrl_i2c2_recovery: i2c2recoverygrp { 499724ba675SRob Herring fsl,pins = < 500724ba675SRob Herring MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x4001b899 501724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x4001b899 502724ba675SRob Herring >; 503724ba675SRob Herring }; 504724ba675SRob Herring 505724ba675SRob Herring pinctrl_pcie: pciegrp { 506724ba675SRob Herring fsl,pins = < 507724ba675SRob Herring /* HYS = 1, DSE = 110, 100k up, SPEED = HIGH (11)*/ 508724ba675SRob Herring MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x001b0f0 /* #PCIE.WAKE */ 509724ba675SRob Herring MX6QDL_PAD_NANDF_CLE__GPIO6_IO07 0x001b0f0 /* #PCIE.RST */ 510724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x001b0f0 /* #PCIE.DIS */ 511724ba675SRob Herring >; 512724ba675SRob Herring }; 513724ba675SRob Herring 514724ba675SRob Herring pinctrl_pwm1: pwm1grp { 515724ba675SRob Herring fsl,pins = < 516beaf2e34SMarkus Niebel /* 100 k PD, DSE 120 OHM, SPEED LO */ 517724ba675SRob Herring MX6QDL_PAD_GPIO_9__PWM1_OUT 0x00003050 518724ba675SRob Herring >; 519724ba675SRob Herring }; 520724ba675SRob Herring 521724ba675SRob Herring pinctrl_pwm3: pwm3grp { 522724ba675SRob Herring fsl,pins = < 523beaf2e34SMarkus Niebel /* 100 k PD, DSE 120 OHM, SPEED LO */ 524724ba675SRob Herring MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x00003050 525724ba675SRob Herring >; 526724ba675SRob Herring }; 527724ba675SRob Herring 528724ba675SRob Herring pinctrl_pwm4: pwm4grp { 529724ba675SRob Herring fsl,pins = < 530beaf2e34SMarkus Niebel /* 100 k PD, DSE 120 OHM, SPEED LO */ 531724ba675SRob Herring MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x00003050 532724ba675SRob Herring >; 533724ba675SRob Herring }; 534724ba675SRob Herring 535724ba675SRob Herring pinctrl_regpcie: regpciegrp { 536724ba675SRob Herring fsl,pins = < 537724ba675SRob Herring /* HYS = 1, DSE = 110, PUE+PKE, SPEED = HIGH (11)*/ 538724ba675SRob Herring MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x00130f0 /* PCIE.PWR_EN */ 539724ba675SRob Herring >; 540724ba675SRob Herring }; 541724ba675SRob Herring 542724ba675SRob Herring pinctrl_uart2: uart2grp { 543724ba675SRob Herring fsl,pins = < 544724ba675SRob Herring MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b099 545724ba675SRob Herring MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b099 546724ba675SRob Herring >; 547724ba675SRob Herring }; 548724ba675SRob Herring 549724ba675SRob Herring pinctrl_uart3: uart3grp { 550724ba675SRob Herring fsl,pins = < 551724ba675SRob Herring MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1 552724ba675SRob Herring MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1 553724ba675SRob Herring MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1 554724ba675SRob Herring MX6QDL_PAD_EIM_D31__UART3_RTS_B 0x1b0b1 555724ba675SRob Herring >; 556724ba675SRob Herring }; 557724ba675SRob Herring 558724ba675SRob Herring pinctrl_uart4: uart4grp { 559724ba675SRob Herring fsl,pins = < 560724ba675SRob Herring MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1 561724ba675SRob Herring MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1 562724ba675SRob Herring MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1 563724ba675SRob Herring MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1 564724ba675SRob Herring >; 565724ba675SRob Herring }; 566724ba675SRob Herring 567724ba675SRob Herring pinctrl_uart5: uart5grp { 568724ba675SRob Herring fsl,pins = < 569724ba675SRob Herring MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1 570724ba675SRob Herring MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1 571724ba675SRob Herring MX6QDL_PAD_CSI0_DAT18__UART5_RTS_B 0x1b0b1 572724ba675SRob Herring MX6QDL_PAD_CSI0_DAT19__UART5_CTS_B 0x1b0b1 573724ba675SRob Herring >; 574724ba675SRob Herring }; 575724ba675SRob Herring 576724ba675SRob Herring pinctrl_usdhc2: usdhc2grp { 577724ba675SRob Herring fsl,pins = < 578724ba675SRob Herring /* CLK: 47k Pup SPD_LOW DSE 40Ohm SRE_FAST HYS */ 579724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x00017071 580724ba675SRob Herring /* SD2: 47k Pup SPD_LOW DSE 80Ohm SRE_FAST HYS */ 581724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x00017059 582724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x00017059 583724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x00017059 584724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x00017059 585724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x00017059 586724ba675SRob Herring 587724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b099 /* usdhc2 CD */ 588724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x0001b099 /* usdhc2 WP */ 589724ba675SRob Herring >; 590724ba675SRob Herring }; 591724ba675SRob Herring 592724ba675SRob Herring pinctrl_usbotg: usbotggrp { 593724ba675SRob Herring fsl,pins = < 594724ba675SRob Herring MX6QDL_PAD_EIM_D21__USB_OTG_OC 0x0001b0b0 595724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x00017059 596724ba675SRob Herring MX6QDL_PAD_EIM_D22__USB_OTG_PWR 0x0001b099 597724ba675SRob Herring >; 598724ba675SRob Herring }; 599724ba675SRob Herring 600724ba675SRob Herring pinctrl_wdog1: wdog1grp { 601724ba675SRob Herring fsl,pins = < 602724ba675SRob Herring /* Watchdog out */ 603724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__WDOG1_B 0x0000b099 604724ba675SRob Herring >; 605724ba675SRob Herring }; 606724ba675SRob Herring}; 607