xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx6qdl-aristainetos.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-only
2*724ba675SRob Herring/*
3*724ba675SRob Herring * support fot the imx6 based aristainetos board
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2014 Heiko Schocher <hs@denx.de>
6*724ba675SRob Herring */
7*724ba675SRob Herring
8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h>
9*724ba675SRob Herring
10*724ba675SRob Herring/ {
11*724ba675SRob Herring
12*724ba675SRob Herring	reg_2p5v: regulator-2p5v {
13*724ba675SRob Herring		compatible = "regulator-fixed";
14*724ba675SRob Herring		regulator-name = "2P5V";
15*724ba675SRob Herring		regulator-min-microvolt = <2500000>;
16*724ba675SRob Herring		regulator-max-microvolt = <2500000>;
17*724ba675SRob Herring		regulator-always-on;
18*724ba675SRob Herring	};
19*724ba675SRob Herring
20*724ba675SRob Herring	reg_3p3v: regulator-3p3v {
21*724ba675SRob Herring		compatible = "regulator-fixed";
22*724ba675SRob Herring		regulator-name = "3P3V";
23*724ba675SRob Herring		regulator-min-microvolt = <3300000>;
24*724ba675SRob Herring		regulator-max-microvolt = <3300000>;
25*724ba675SRob Herring		regulator-always-on;
26*724ba675SRob Herring	};
27*724ba675SRob Herring
28*724ba675SRob Herring	reg_usbh1_vbus: regulator-usbh1-vbus {
29*724ba675SRob Herring		compatible = "regulator-fixed";
30*724ba675SRob Herring		enable-active-high;
31*724ba675SRob Herring		gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>;
32*724ba675SRob Herring		pinctrl-names = "default";
33*724ba675SRob Herring		pinctrl-0 = <&pinctrl_aristainetos_usbh1_vbus>;
34*724ba675SRob Herring		regulator-name = "usb_h1_vbus";
35*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
36*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
37*724ba675SRob Herring	};
38*724ba675SRob Herring
39*724ba675SRob Herring	reg_usbotg_vbus: regulator-usbotg-vbus {
40*724ba675SRob Herring		compatible = "regulator-fixed";
41*724ba675SRob Herring		enable-active-high;
42*724ba675SRob Herring		gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>;
43*724ba675SRob Herring		pinctrl-names = "default";
44*724ba675SRob Herring		pinctrl-0 = <&pinctrl_aristainetos_usbotg_vbus>;
45*724ba675SRob Herring		regulator-name = "usb_otg_vbus";
46*724ba675SRob Herring		regulator-min-microvolt = <5000000>;
47*724ba675SRob Herring		regulator-max-microvolt = <5000000>;
48*724ba675SRob Herring	};
49*724ba675SRob Herring};
50*724ba675SRob Herring
51*724ba675SRob Herring&audmux {
52*724ba675SRob Herring	pinctrl-names = "default";
53*724ba675SRob Herring	pinctrl-0 = <&pinctrl_audmux>;
54*724ba675SRob Herring	status = "okay";
55*724ba675SRob Herring};
56*724ba675SRob Herring
57*724ba675SRob Herring&can1 {
58*724ba675SRob Herring	pinctrl-names = "default";
59*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan1>;
60*724ba675SRob Herring	status = "okay";
61*724ba675SRob Herring};
62*724ba675SRob Herring
63*724ba675SRob Herring&can2 {
64*724ba675SRob Herring	pinctrl-names = "default";
65*724ba675SRob Herring	pinctrl-0 = <&pinctrl_flexcan2>;
66*724ba675SRob Herring	status = "okay";
67*724ba675SRob Herring};
68*724ba675SRob Herring
69*724ba675SRob Herring&i2c1 {
70*724ba675SRob Herring	clock-frequency = <100000>;
71*724ba675SRob Herring	pinctrl-names = "default";
72*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
73*724ba675SRob Herring	status = "okay";
74*724ba675SRob Herring
75*724ba675SRob Herring	tmp103: tmp103@71 {
76*724ba675SRob Herring		compatible = "ti,tmp103";
77*724ba675SRob Herring		reg = <0x71>;
78*724ba675SRob Herring	};
79*724ba675SRob Herring};
80*724ba675SRob Herring
81*724ba675SRob Herring&i2c3 {
82*724ba675SRob Herring	clock-frequency = <100000>;
83*724ba675SRob Herring	pinctrl-names = "default";
84*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c3>;
85*724ba675SRob Herring	status = "okay";
86*724ba675SRob Herring
87*724ba675SRob Herring	rtc@68 {
88*724ba675SRob Herring		compatible = "dallas,m41t00";
89*724ba675SRob Herring		reg = <0x68>;
90*724ba675SRob Herring	};
91*724ba675SRob Herring};
92*724ba675SRob Herring
93*724ba675SRob Herring&ecspi4 {
94*724ba675SRob Herring	cs-gpios = <&gpio3 20 GPIO_ACTIVE_LOW>;
95*724ba675SRob Herring	pinctrl-names = "default";
96*724ba675SRob Herring	pinctrl-0 = <&pinctrl_ecspi4>;
97*724ba675SRob Herring	status = "okay";
98*724ba675SRob Herring
99*724ba675SRob Herring	flash: flash@0 {
100*724ba675SRob Herring		#address-cells = <1>;
101*724ba675SRob Herring		#size-cells = <1>;
102*724ba675SRob Herring		compatible = "micron,n25q128a11", "jedec,spi-nor";
103*724ba675SRob Herring		spi-max-frequency = <20000000>;
104*724ba675SRob Herring		reg = <0>;
105*724ba675SRob Herring	};
106*724ba675SRob Herring};
107*724ba675SRob Herring
108*724ba675SRob Herring&fec {
109*724ba675SRob Herring	pinctrl-names = "default";
110*724ba675SRob Herring	pinctrl-0 = <&pinctrl_enet>;
111*724ba675SRob Herring	phy-mode = "rmii";
112*724ba675SRob Herring	phy-reset-gpios = <&gpio3 29 GPIO_ACTIVE_LOW>;
113*724ba675SRob Herring	status = "okay";
114*724ba675SRob Herring};
115*724ba675SRob Herring
116*724ba675SRob Herring&gpmi {
117*724ba675SRob Herring	pinctrl-names = "default";
118*724ba675SRob Herring	pinctrl-0 = <&pinctrl_gpmi_nand>;
119*724ba675SRob Herring	status = "okay";
120*724ba675SRob Herring};
121*724ba675SRob Herring
122*724ba675SRob Herring&pcie {
123*724ba675SRob Herring	status = "okay";
124*724ba675SRob Herring};
125*724ba675SRob Herring
126*724ba675SRob Herring&uart2 {
127*724ba675SRob Herring	pinctrl-names = "default";
128*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart2>;
129*724ba675SRob Herring	status = "okay";
130*724ba675SRob Herring};
131*724ba675SRob Herring
132*724ba675SRob Herring
133*724ba675SRob Herring&uart4 {
134*724ba675SRob Herring	pinctrl-names = "default";
135*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart4>;
136*724ba675SRob Herring	uart-has-rtscts;
137*724ba675SRob Herring	status = "okay";
138*724ba675SRob Herring};
139*724ba675SRob Herring
140*724ba675SRob Herring&uart5 {
141*724ba675SRob Herring	pinctrl-names = "default";
142*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart5>;
143*724ba675SRob Herring	uart-has-rtscts;
144*724ba675SRob Herring	status = "okay";
145*724ba675SRob Herring};
146*724ba675SRob Herring
147*724ba675SRob Herring&usbh1 {
148*724ba675SRob Herring	vbus-supply = <&reg_usbh1_vbus>;
149*724ba675SRob Herring	dr_mode = "host";
150*724ba675SRob Herring	status = "okay";
151*724ba675SRob Herring};
152*724ba675SRob Herring
153*724ba675SRob Herring&usbotg {
154*724ba675SRob Herring	vbus-supply = <&reg_usbotg_vbus>;
155*724ba675SRob Herring	pinctrl-names = "default";
156*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg>;
157*724ba675SRob Herring	disable-over-current;
158*724ba675SRob Herring	dr_mode = "host";
159*724ba675SRob Herring	status = "okay";
160*724ba675SRob Herring};
161*724ba675SRob Herring
162*724ba675SRob Herring&usdhc1 {
163*724ba675SRob Herring	pinctrl-names = "default";
164*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc1>;
165*724ba675SRob Herring	vmmc-supply = <&reg_3p3v>;
166*724ba675SRob Herring	cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>;
167*724ba675SRob Herring	status = "okay";
168*724ba675SRob Herring};
169*724ba675SRob Herring
170*724ba675SRob Herring&usdhc2 {
171*724ba675SRob Herring	pinctrl-names = "default";
172*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usdhc2>;
173*724ba675SRob Herring	vmmc-supply = <&reg_3p3v>;
174*724ba675SRob Herring	cd-gpios = <&gpio4 8 GPIO_ACTIVE_LOW>;
175*724ba675SRob Herring	status = "okay";
176*724ba675SRob Herring};
177*724ba675SRob Herring
178*724ba675SRob Herring&iomuxc {
179*724ba675SRob Herring	pinctrl-names = "default";
180*724ba675SRob Herring	pinctrl-0 = <&pinctrl_hog &pinctrl_gpio>;
181*724ba675SRob Herring
182*724ba675SRob Herring	imx6qdl-aristainetos {
183*724ba675SRob Herring		pinctrl_aristainetos_usbh1_vbus: aristainetos-usbh1-vbus {
184*724ba675SRob Herring			fsl,pins = <MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0>;
185*724ba675SRob Herring		};
186*724ba675SRob Herring
187*724ba675SRob Herring		pinctrl_aristainetos_usbotg_vbus: aristainetos-usbotg-vbus {
188*724ba675SRob Herring			fsl,pins = <MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0>;
189*724ba675SRob Herring		};
190*724ba675SRob Herring
191*724ba675SRob Herring		pinctrl_audmux: audmuxgrp {
192*724ba675SRob Herring			fsl,pins = <
193*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT7__AUD3_RXD  0x1b0b0
194*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT4__AUD3_TXC  0x1b0b0
195*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT5__AUD3_TXD  0x1b0b0
196*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0
197*724ba675SRob Herring			>;
198*724ba675SRob Herring		};
199*724ba675SRob Herring
200*724ba675SRob Herring		pinctrl_backlight: backlightgrp {
201*724ba675SRob Herring			fsl,pins = <
202*724ba675SRob Herring				MX6QDL_PAD_GPIO_9__PWM1_OUT	0x1b0b0
203*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT1__PWM3_OUT	0x1b0b0
204*724ba675SRob Herring				MX6QDL_PAD_GPIO_2__GPIO1_IO02	0x1b0b0
205*724ba675SRob Herring			>;
206*724ba675SRob Herring		};
207*724ba675SRob Herring
208*724ba675SRob Herring		pinctrl_ecspi2: ecspi2grp {
209*724ba675SRob Herring			fsl,pins = <
210*724ba675SRob Herring				MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1
211*724ba675SRob Herring				MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1
212*724ba675SRob Herring				MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1
213*724ba675SRob Herring				MX6QDL_PAD_EIM_D24__GPIO3_IO24  0x100b1
214*724ba675SRob Herring			>;
215*724ba675SRob Herring		};
216*724ba675SRob Herring
217*724ba675SRob Herring		pinctrl_ecspi4: ecspi4grp {
218*724ba675SRob Herring			fsl,pins = <
219*724ba675SRob Herring				MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
220*724ba675SRob Herring				MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
221*724ba675SRob Herring				MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
222*724ba675SRob Herring				MX6QDL_PAD_EIM_D20__GPIO3_IO20  0x100b1
223*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b0 /* WP pin */
224*724ba675SRob Herring			>;
225*724ba675SRob Herring		};
226*724ba675SRob Herring
227*724ba675SRob Herring		pinctrl_enet: enetgrp {
228*724ba675SRob Herring			fsl,pins = <
229*724ba675SRob Herring				MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
230*724ba675SRob Herring				MX6QDL_PAD_ENET_MDIO__ENET_MDIO  0x1b0b0
231*724ba675SRob Herring				MX6QDL_PAD_ENET_MDC__ENET_MDC    0x1b0b0
232*724ba675SRob Herring				MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0
233*724ba675SRob Herring				MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0
234*724ba675SRob Herring				MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN   0x1b0b0
235*724ba675SRob Herring				MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER   0x1b0b0
236*724ba675SRob Herring				MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0
237*724ba675SRob Herring				MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0
238*724ba675SRob Herring				MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN  0x1b0b0
239*724ba675SRob Herring			>;
240*724ba675SRob Herring		};
241*724ba675SRob Herring
242*724ba675SRob Herring		pinctrl_flexcan1: flexcan1grp {
243*724ba675SRob Herring			fsl,pins = <
244*724ba675SRob Herring				MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX	0x1b0b0
245*724ba675SRob Herring				MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX	0x1b0b0
246*724ba675SRob Herring			>;
247*724ba675SRob Herring		};
248*724ba675SRob Herring
249*724ba675SRob Herring		pinctrl_flexcan2: flexcan2grp {
250*724ba675SRob Herring			fsl,pins = <
251*724ba675SRob Herring				MX6QDL_PAD_SD3_DAT0__FLEXCAN2_TX	0x1b0b0
252*724ba675SRob Herring				MX6QDL_PAD_SD3_DAT1__FLEXCAN2_RX	0x1b0b0
253*724ba675SRob Herring				>;
254*724ba675SRob Herring		};
255*724ba675SRob Herring
256*724ba675SRob Herring		pinctrl_gpio: gpiogrp {
257*724ba675SRob Herring			fsl,pins = <
258*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT2__GPIO2_IO10	0x1b0b0
259*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT3__GPIO2_IO11	0x1b0b0
260*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT4__GPIO2_IO12 0x1b0b0
261*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT5__GPIO2_IO13	0x1b0b0
262*724ba675SRob Herring				MX6QDL_PAD_GPIO_3__GPIO1_IO03	0x1b0b0
263*724ba675SRob Herring				MX6QDL_PAD_GPIO_4__GPIO1_IO04	0x1b0b0
264*724ba675SRob Herring				MX6QDL_PAD_GPIO_5__GPIO1_IO05	0x1b0b0
265*724ba675SRob Herring				MX6QDL_PAD_GPIO_6__GPIO1_IO06	0x1b0b0
266*724ba675SRob Herring				MX6QDL_PAD_GPIO_7__GPIO1_IO07	0x1b0b0
267*724ba675SRob Herring				MX6QDL_PAD_GPIO_8__GPIO1_IO08	0x1b0b0
268*724ba675SRob Herring				MX6QDL_PAD_KEY_COL0__GPIO4_IO06	0x1b0b0
269*724ba675SRob Herring			>;
270*724ba675SRob Herring		};
271*724ba675SRob Herring
272*724ba675SRob Herring		pinctrl_gpmi_nand: gpminandgrp {
273*724ba675SRob Herring			fsl,pins = <
274*724ba675SRob Herring				MX6QDL_PAD_NANDF_CLE__NAND_CLE     0xb0b1
275*724ba675SRob Herring				MX6QDL_PAD_NANDF_ALE__NAND_ALE     0xb0b1
276*724ba675SRob Herring				MX6QDL_PAD_NANDF_WP_B__NAND_WP_B   0xb0b1
277*724ba675SRob Herring				MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
278*724ba675SRob Herring				MX6QDL_PAD_NANDF_CS0__NAND_CE0_B   0xb0b1
279*724ba675SRob Herring				MX6QDL_PAD_NANDF_CS1__NAND_CE1_B   0xb0b1
280*724ba675SRob Herring				MX6QDL_PAD_SD4_CMD__NAND_RE_B      0xb0b1
281*724ba675SRob Herring				MX6QDL_PAD_SD4_CLK__NAND_WE_B      0xb0b1
282*724ba675SRob Herring				MX6QDL_PAD_NANDF_D0__NAND_DATA00   0xb0b1
283*724ba675SRob Herring				MX6QDL_PAD_NANDF_D1__NAND_DATA01   0xb0b1
284*724ba675SRob Herring				MX6QDL_PAD_NANDF_D2__NAND_DATA02   0xb0b1
285*724ba675SRob Herring				MX6QDL_PAD_NANDF_D3__NAND_DATA03   0xb0b1
286*724ba675SRob Herring				MX6QDL_PAD_NANDF_D4__NAND_DATA04   0xb0b1
287*724ba675SRob Herring				MX6QDL_PAD_NANDF_D5__NAND_DATA05   0xb0b1
288*724ba675SRob Herring				MX6QDL_PAD_NANDF_D6__NAND_DATA06   0xb0b1
289*724ba675SRob Herring				MX6QDL_PAD_NANDF_D7__NAND_DATA07   0xb0b1
290*724ba675SRob Herring				MX6QDL_PAD_SD4_DAT0__NAND_DQS      0x00b1
291*724ba675SRob Herring			>;
292*724ba675SRob Herring		};
293*724ba675SRob Herring
294*724ba675SRob Herring		pinctrl_hog: hoggrp {
295*724ba675SRob Herring			fsl,pins = <
296*724ba675SRob Herring				MX6QDL_PAD_EIM_D29__GPIO3_IO29   0x10
297*724ba675SRob Herring			>;
298*724ba675SRob Herring		};
299*724ba675SRob Herring
300*724ba675SRob Herring		pinctrl_i2c1: i2c1grp {
301*724ba675SRob Herring			fsl,pins = <
302*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
303*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
304*724ba675SRob Herring			>;
305*724ba675SRob Herring		};
306*724ba675SRob Herring
307*724ba675SRob Herring		pinctrl_i2c2: i2c2grp {
308*724ba675SRob Herring			fsl,pins = <
309*724ba675SRob Herring				MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
310*724ba675SRob Herring				MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
311*724ba675SRob Herring			>;
312*724ba675SRob Herring		};
313*724ba675SRob Herring
314*724ba675SRob Herring		pinctrl_i2c3: i2c3grp {
315*724ba675SRob Herring			fsl,pins = <
316*724ba675SRob Herring				MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
317*724ba675SRob Herring				MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
318*724ba675SRob Herring			>;
319*724ba675SRob Herring		};
320*724ba675SRob Herring
321*724ba675SRob Herring		pinctrl_ipu_disp: ipudisp1grp {
322*724ba675SRob Herring			fsl,pins = <
323*724ba675SRob Herring				MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK	0x10
324*724ba675SRob Herring				MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15		0x10
325*724ba675SRob Herring				MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02		0x10
326*724ba675SRob Herring				MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03		0x10
327*724ba675SRob Herring				MX6QDL_PAD_DI0_PIN4__GPIO4_IO20			0x20000
328*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00	0x10
329*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01	0x10
330*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02	0x10
331*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03	0x10
332*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04	0x10
333*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05	0x10
334*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06	0x10
335*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07	0x10
336*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08	0x10
337*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09	0x10
338*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10	0x10
339*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11	0x10
340*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12	0x10
341*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13	0x10
342*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14	0x10
343*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15	0x10
344*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16	0x10
345*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17	0x10
346*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18	0x10
347*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19	0x10
348*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20	0x10
349*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21	0x10
350*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22	0x10
351*724ba675SRob Herring				MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23	0x10
352*724ba675SRob Herring				>;
353*724ba675SRob Herring		};
354*724ba675SRob Herring
355*724ba675SRob Herring		pinctrl_uart2: uart2grp {
356*724ba675SRob Herring			fsl,pins = <
357*724ba675SRob Herring				MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
358*724ba675SRob Herring				MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
359*724ba675SRob Herring			>;
360*724ba675SRob Herring		};
361*724ba675SRob Herring
362*724ba675SRob Herring		pinctrl_uart4: uart4grp {
363*724ba675SRob Herring			fsl,pins = <
364*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
365*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
366*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
367*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
368*724ba675SRob Herring			>;
369*724ba675SRob Herring		};
370*724ba675SRob Herring
371*724ba675SRob Herring		pinctrl_uart5: uart5grp {
372*724ba675SRob Herring			fsl,pins = <
373*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1
374*724ba675SRob Herring				MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1
375*724ba675SRob Herring			>;
376*724ba675SRob Herring		};
377*724ba675SRob Herring
378*724ba675SRob Herring		pinctrl_usbotg: usbotggrp {
379*724ba675SRob Herring			fsl,pins = <
380*724ba675SRob Herring				MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
381*724ba675SRob Herring			>;
382*724ba675SRob Herring		};
383*724ba675SRob Herring
384*724ba675SRob Herring		pinctrl_usdhc1: usdhc1grp {
385*724ba675SRob Herring			fsl,pins = <
386*724ba675SRob Herring				MX6QDL_PAD_SD1_CMD__SD1_CMD    0x17059
387*724ba675SRob Herring				MX6QDL_PAD_SD1_CLK__SD1_CLK    0x10059
388*724ba675SRob Herring				MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
389*724ba675SRob Herring				MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
390*724ba675SRob Herring				MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
391*724ba675SRob Herring				MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
392*724ba675SRob Herring				MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
393*724ba675SRob Herring			>;
394*724ba675SRob Herring		};
395*724ba675SRob Herring
396*724ba675SRob Herring		pinctrl_usdhc2: usdhc2grp {
397*724ba675SRob Herring			fsl,pins = <
398*724ba675SRob Herring				MX6QDL_PAD_SD2_CMD__SD2_CMD    0x17059
399*724ba675SRob Herring				MX6QDL_PAD_SD2_CLK__SD2_CLK    0x10059
400*724ba675SRob Herring				MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
401*724ba675SRob Herring				MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
402*724ba675SRob Herring				MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
403*724ba675SRob Herring				MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
404*724ba675SRob Herring				MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x1b0b0
405*724ba675SRob Herring			>;
406*724ba675SRob Herring		};
407*724ba675SRob Herring	};
408*724ba675SRob Herring};
409