1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 or MIT 2*724ba675SRob Herring// 3*724ba675SRob Herring// Device Tree Source for i.MX6DL based congatec QMX6 4*724ba675SRob Herring// System on Module 5*724ba675SRob Herring// 6*724ba675SRob Herring// Copyright 2018-2021 General Electric Company 7*724ba675SRob Herring// Copyright 2018-2021 Collabora 8*724ba675SRob Herring// Copyright 2016 congatec AG 9*724ba675SRob Herring 10*724ba675SRob Herring#include "imx6dl.dtsi" 11*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 12*724ba675SRob Herring#include <dt-bindings/sound/fsl-imx-audmux.h> 13*724ba675SRob Herring 14*724ba675SRob Herring/ { 15*724ba675SRob Herring memory@10000000 { 16*724ba675SRob Herring reg = <0x10000000 0x40000000>; 17*724ba675SRob Herring }; 18*724ba675SRob Herring 19*724ba675SRob Herring reg_3p3v: 3p3v { 20*724ba675SRob Herring compatible = "regulator-fixed"; 21*724ba675SRob Herring regulator-name = "3P3V"; 22*724ba675SRob Herring regulator-min-microvolt = <3300000>; 23*724ba675SRob Herring regulator-max-microvolt = <3300000>; 24*724ba675SRob Herring }; 25*724ba675SRob Herring 26*724ba675SRob Herring i2cmux { 27*724ba675SRob Herring compatible = "i2c-mux-gpio"; 28*724ba675SRob Herring #address-cells = <1>; 29*724ba675SRob Herring #size-cells = <0>; 30*724ba675SRob Herring mux-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; 31*724ba675SRob Herring i2c-parent = <&i2c2>; 32*724ba675SRob Herring 33*724ba675SRob Herring i2c5: i2c@0 { 34*724ba675SRob Herring reg = <0>; 35*724ba675SRob Herring #address-cells = <1>; 36*724ba675SRob Herring #size-cells = <0>; 37*724ba675SRob Herring }; 38*724ba675SRob Herring 39*724ba675SRob Herring i2c6: i2c@1 { 40*724ba675SRob Herring reg = <1>; 41*724ba675SRob Herring #address-cells = <1>; 42*724ba675SRob Herring #size-cells = <0>; 43*724ba675SRob Herring }; 44*724ba675SRob Herring }; 45*724ba675SRob Herring}; 46*724ba675SRob Herring 47*724ba675SRob Herring&audmux { 48*724ba675SRob Herring pinctrl-names = "default"; 49*724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 50*724ba675SRob Herring 51*724ba675SRob Herring mux-ssi1 { 52*724ba675SRob Herring fsl,audmux-port = <MX51_AUDMUX_PORT1_SSI0>; 53*724ba675SRob Herring fsl,port-config = < 54*724ba675SRob Herring (IMX_AUDMUX_V2_PTCR_TFSDIR | 55*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT6) | 56*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCLKDIR | 57*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT6) | 58*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN) 59*724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT6) 60*724ba675SRob Herring >; 61*724ba675SRob Herring }; 62*724ba675SRob Herring 63*724ba675SRob Herring mux-aud6 { 64*724ba675SRob Herring fsl,audmux-port = <MX51_AUDMUX_PORT6>; 65*724ba675SRob Herring fsl,port-config = < 66*724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN 67*724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT1_SSI0) 68*724ba675SRob Herring >; 69*724ba675SRob Herring }; 70*724ba675SRob Herring}; 71*724ba675SRob Herring 72*724ba675SRob Herring&clks { 73*724ba675SRob Herring clocks = <&rtc_sqw>; 74*724ba675SRob Herring clock-names = "ckil"; 75*724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 76*724ba675SRob Herring <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 77*724ba675SRob Herring assigned-clock-parents = <&clks IMX6QDL_CLK_PLL2_PFD0_352M>, 78*724ba675SRob Herring <&clks IMX6QDL_CLK_PLL2_PFD0_352M>; 79*724ba675SRob Herring}; 80*724ba675SRob Herring 81*724ba675SRob Herring&ecspi1 { 82*724ba675SRob Herring cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 83*724ba675SRob Herring pinctrl-names = "default"; 84*724ba675SRob Herring pinctrl-0 = <&pinctrl_spi1>; 85*724ba675SRob Herring status = "okay"; 86*724ba675SRob Herring 87*724ba675SRob Herring flash@0 { 88*724ba675SRob Herring #address-cells = <1>; 89*724ba675SRob Herring #size-cells = <1>; 90*724ba675SRob Herring compatible = "sst,sst25vf032b", "jedec,spi-nor"; 91*724ba675SRob Herring spi-max-frequency = <20000000>; 92*724ba675SRob Herring reg = <0>; 93*724ba675SRob Herring 94*724ba675SRob Herring partition@0 { 95*724ba675SRob Herring label = "bootloader"; 96*724ba675SRob Herring reg = <0x0000000 0x100000>; 97*724ba675SRob Herring }; 98*724ba675SRob Herring 99*724ba675SRob Herring partition@100000 { 100*724ba675SRob Herring label = "user"; 101*724ba675SRob Herring reg = <0x0100000 0x2fc000>; 102*724ba675SRob Herring }; 103*724ba675SRob Herring 104*724ba675SRob Herring partition@3fc000 { 105*724ba675SRob Herring label = "reserved"; 106*724ba675SRob Herring reg = <0x03fc000 0x4000>; 107*724ba675SRob Herring read-only; 108*724ba675SRob Herring }; 109*724ba675SRob Herring }; 110*724ba675SRob Herring}; 111*724ba675SRob Herring 112*724ba675SRob Herring&fec { 113*724ba675SRob Herring pinctrl-names = "default"; 114*724ba675SRob Herring pinctrl-0 = <&pinctrl_enet &pinctrl_phy_reset>; 115*724ba675SRob Herring phy-mode = "rgmii-id"; 116*724ba675SRob Herring phy-reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 117*724ba675SRob Herring fsl,magic-packet; 118*724ba675SRob Herring phy-handle = <&phy0>; 119*724ba675SRob Herring 120*724ba675SRob Herring mdio { 121*724ba675SRob Herring #address-cells = <1>; 122*724ba675SRob Herring #size-cells = <0>; 123*724ba675SRob Herring 124*724ba675SRob Herring phy0: ethernet-phy@6 { 125*724ba675SRob Herring reg = <6>; 126*724ba675SRob Herring qca,clk-out-frequency = <125000000>; 127*724ba675SRob Herring }; 128*724ba675SRob Herring }; 129*724ba675SRob Herring}; 130*724ba675SRob Herring 131*724ba675SRob Herring&i2c1 { 132*724ba675SRob Herring clock-frequency = <100000>; 133*724ba675SRob Herring pinctrl-names = "default", "gpio"; 134*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 135*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c1_gpio>; 136*724ba675SRob Herring scl-gpios = <&gpio3 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 137*724ba675SRob Herring sda-gpios = <&gpio3 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 138*724ba675SRob Herring status = "okay"; 139*724ba675SRob Herring}; 140*724ba675SRob Herring 141*724ba675SRob Herring&i2c2 { 142*724ba675SRob Herring clock-frequency = <100000>; 143*724ba675SRob Herring pinctrl-names = "default", "gpio"; 144*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 145*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c2_gpio>; 146*724ba675SRob Herring scl-gpios = <&gpio4 12 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 147*724ba675SRob Herring sda-gpios = <&gpio4 13 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 148*724ba675SRob Herring status = "okay"; 149*724ba675SRob Herring}; 150*724ba675SRob Herring 151*724ba675SRob Herring&i2c3 { 152*724ba675SRob Herring clock-frequency = <100000>; 153*724ba675SRob Herring pinctrl-names = "default", "gpio"; 154*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 155*724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c3_gpio>; 156*724ba675SRob Herring scl-gpios = <&gpio1 3 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 157*724ba675SRob Herring sda-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 158*724ba675SRob Herring status = "okay"; 159*724ba675SRob Herring 160*724ba675SRob Herring rtc: m41t62@68 { 161*724ba675SRob Herring compatible = "st,m41t62"; 162*724ba675SRob Herring reg = <0x68>; 163*724ba675SRob Herring 164*724ba675SRob Herring rtc_sqw: clock { 165*724ba675SRob Herring compatible = "fixed-clock"; 166*724ba675SRob Herring #clock-cells = <0>; 167*724ba675SRob Herring clock-frequency = <32768>; 168*724ba675SRob Herring }; 169*724ba675SRob Herring }; 170*724ba675SRob Herring}; 171*724ba675SRob Herring 172*724ba675SRob Herring&i2c6 { 173*724ba675SRob Herring pmic@8 { 174*724ba675SRob Herring compatible = "fsl,pfuze100"; 175*724ba675SRob Herring reg = <0x08>; 176*724ba675SRob Herring 177*724ba675SRob Herring regulators { 178*724ba675SRob Herring sw1a_reg: sw1ab { 179*724ba675SRob Herring regulator-min-microvolt = <300000>; 180*724ba675SRob Herring regulator-max-microvolt = <1875000>; 181*724ba675SRob Herring regulator-boot-on; 182*724ba675SRob Herring regulator-always-on; 183*724ba675SRob Herring regulator-ramp-delay = <6250>; 184*724ba675SRob Herring }; 185*724ba675SRob Herring 186*724ba675SRob Herring sw1c_reg: sw1c { 187*724ba675SRob Herring regulator-min-microvolt = <300000>; 188*724ba675SRob Herring regulator-max-microvolt = <1875000>; 189*724ba675SRob Herring regulator-boot-on; 190*724ba675SRob Herring regulator-always-on; 191*724ba675SRob Herring regulator-ramp-delay = <6250>; 192*724ba675SRob Herring }; 193*724ba675SRob Herring 194*724ba675SRob Herring sw2_reg: sw2 { 195*724ba675SRob Herring regulator-min-microvolt = <800000>; 196*724ba675SRob Herring regulator-max-microvolt = <3300000>; 197*724ba675SRob Herring regulator-boot-on; 198*724ba675SRob Herring regulator-always-on; 199*724ba675SRob Herring }; 200*724ba675SRob Herring 201*724ba675SRob Herring sw3a_reg: sw3a { 202*724ba675SRob Herring regulator-min-microvolt = <400000>; 203*724ba675SRob Herring regulator-max-microvolt = <1975000>; 204*724ba675SRob Herring regulator-boot-on; 205*724ba675SRob Herring regulator-always-on; 206*724ba675SRob Herring }; 207*724ba675SRob Herring 208*724ba675SRob Herring sw3b_reg: sw3b { 209*724ba675SRob Herring regulator-min-microvolt = <400000>; 210*724ba675SRob Herring regulator-max-microvolt = <1975000>; 211*724ba675SRob Herring regulator-boot-on; 212*724ba675SRob Herring regulator-always-on; 213*724ba675SRob Herring }; 214*724ba675SRob Herring 215*724ba675SRob Herring sw4_reg: sw4 { 216*724ba675SRob Herring regulator-min-microvolt = <675000>; 217*724ba675SRob Herring regulator-max-microvolt = <3300000>; 218*724ba675SRob Herring regulator-boot-on; 219*724ba675SRob Herring regulator-always-on; 220*724ba675SRob Herring }; 221*724ba675SRob Herring 222*724ba675SRob Herring swbst_reg: swbst { 223*724ba675SRob Herring regulator-min-microvolt = <5000000>; 224*724ba675SRob Herring regulator-max-microvolt = <5150000>; 225*724ba675SRob Herring }; 226*724ba675SRob Herring 227*724ba675SRob Herring snvs_reg: vsnvs { 228*724ba675SRob Herring regulator-min-microvolt = <1000000>; 229*724ba675SRob Herring regulator-max-microvolt = <3000000>; 230*724ba675SRob Herring regulator-boot-on; 231*724ba675SRob Herring regulator-always-on; 232*724ba675SRob Herring }; 233*724ba675SRob Herring 234*724ba675SRob Herring vref_reg: vrefddr { 235*724ba675SRob Herring regulator-boot-on; 236*724ba675SRob Herring regulator-always-on; 237*724ba675SRob Herring }; 238*724ba675SRob Herring 239*724ba675SRob Herring /* 240*724ba675SRob Herring * keep VGEN3, VGEN4 and VGEN5 enabled in order to 241*724ba675SRob Herring * maintain backward compatibility with hw-rev. A.0 242*724ba675SRob Herring */ 243*724ba675SRob Herring vgen3_reg: vgen3 { 244*724ba675SRob Herring regulator-min-microvolt = <1800000>; 245*724ba675SRob Herring regulator-max-microvolt = <3300000>; 246*724ba675SRob Herring regulator-always-on; 247*724ba675SRob Herring }; 248*724ba675SRob Herring 249*724ba675SRob Herring vgen4_reg: vgen4 { 250*724ba675SRob Herring regulator-min-microvolt = <2500000>; 251*724ba675SRob Herring regulator-max-microvolt = <2500000>; 252*724ba675SRob Herring regulator-always-on; 253*724ba675SRob Herring }; 254*724ba675SRob Herring 255*724ba675SRob Herring vgen5_reg: vgen5 { 256*724ba675SRob Herring regulator-min-microvolt = <1800000>; 257*724ba675SRob Herring regulator-max-microvolt = <3300000>; 258*724ba675SRob Herring regulator-always-on; 259*724ba675SRob Herring }; 260*724ba675SRob Herring 261*724ba675SRob Herring /* supply voltage for eMMC */ 262*724ba675SRob Herring vgen6_reg: vgen6 { 263*724ba675SRob Herring regulator-min-microvolt = <1800000>; 264*724ba675SRob Herring regulator-max-microvolt = <1800000>; 265*724ba675SRob Herring regulator-boot-on; 266*724ba675SRob Herring regulator-always-on; 267*724ba675SRob Herring }; 268*724ba675SRob Herring }; 269*724ba675SRob Herring }; 270*724ba675SRob Herring}; 271*724ba675SRob Herring 272*724ba675SRob Herring&pcie { 273*724ba675SRob Herring reset-gpio = <&gpio1 20 0>; 274*724ba675SRob Herring}; 275*724ba675SRob Herring 276*724ba675SRob Herring&pwm4 { 277*724ba675SRob Herring pinctrl-names = "default"; 278*724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 279*724ba675SRob Herring}; 280*724ba675SRob Herring 281*724ba675SRob Herring®_arm { 282*724ba675SRob Herring vin-supply = <&sw1a_reg>; 283*724ba675SRob Herring}; 284*724ba675SRob Herring 285*724ba675SRob Herring®_pu { 286*724ba675SRob Herring vin-supply = <&sw1c_reg>; 287*724ba675SRob Herring}; 288*724ba675SRob Herring 289*724ba675SRob Herring®_soc { 290*724ba675SRob Herring vin-supply = <&sw1c_reg>; 291*724ba675SRob Herring}; 292*724ba675SRob Herring 293*724ba675SRob Herring&snvs_poweroff { 294*724ba675SRob Herring status = "okay"; 295*724ba675SRob Herring}; 296*724ba675SRob Herring 297*724ba675SRob Herring&uart2 { 298*724ba675SRob Herring pinctrl-names = "default"; 299*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 300*724ba675SRob Herring status = "okay"; 301*724ba675SRob Herring}; 302*724ba675SRob Herring 303*724ba675SRob Herring&uart3 { 304*724ba675SRob Herring pinctrl-names = "default"; 305*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 306*724ba675SRob Herring status = "okay"; 307*724ba675SRob Herring}; 308*724ba675SRob Herring 309*724ba675SRob Herring&usbh1 { 310*724ba675SRob Herring /* Connected to USB-Hub SMSC USB2514, provides P0, P2, P3, P4 on Qseven connector */ 311*724ba675SRob Herring vbus-supply = <®_5v>; 312*724ba675SRob Herring status = "okay"; 313*724ba675SRob Herring}; 314*724ba675SRob Herring 315*724ba675SRob Herring&usbotg { 316*724ba675SRob Herring pinctrl-names = "default"; 317*724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 318*724ba675SRob Herring}; 319*724ba675SRob Herring 320*724ba675SRob Herring&usdhc2 { 321*724ba675SRob Herring /* MicroSD card slot */ 322*724ba675SRob Herring pinctrl-names = "default"; 323*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 324*724ba675SRob Herring cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>; 325*724ba675SRob Herring no-1-8-v; 326*724ba675SRob Herring keep-power-in-suspend; 327*724ba675SRob Herring wakeup-source; 328*724ba675SRob Herring vmmc-supply = <®_3p3v>; 329*724ba675SRob Herring status = "okay"; 330*724ba675SRob Herring}; 331*724ba675SRob Herring 332*724ba675SRob Herring&usdhc3 { 333*724ba675SRob Herring /* eMMC module */ 334*724ba675SRob Herring pinctrl-names = "default"; 335*724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 336*724ba675SRob Herring non-removable; 337*724ba675SRob Herring bus-width = <8>; 338*724ba675SRob Herring no-1-8-v; 339*724ba675SRob Herring keep-power-in-suspend; 340*724ba675SRob Herring wakeup-source; 341*724ba675SRob Herring vmmc-supply = <®_3p3v>; 342*724ba675SRob Herring status = "okay"; 343*724ba675SRob Herring}; 344*724ba675SRob Herring 345*724ba675SRob Herring&wdog1 { 346*724ba675SRob Herring pinctrl-names = "default"; 347*724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 348*724ba675SRob Herring fsl,ext-reset-output; 349*724ba675SRob Herring}; 350*724ba675SRob Herring 351*724ba675SRob Herring&iomuxc { 352*724ba675SRob Herring pinctrl-names = "default"; 353*724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 354*724ba675SRob Herring 355*724ba675SRob Herring qmx6mux: imx6qdl-qmx6 { 356*724ba675SRob Herring pinctrl_audmux: audmuxgrp { 357*724ba675SRob Herring fsl,pins = < 358*724ba675SRob Herring MX6QDL_PAD_DI0_PIN2__AUD6_TXD 0x110b0 /* Q7[67] HDA_SDO */ 359*724ba675SRob Herring MX6QDL_PAD_DI0_PIN3__AUD6_TXFS 0x30b0 /* Q7[59] HDA_SYNC */ 360*724ba675SRob Herring MX6QDL_PAD_DI0_PIN4__AUD6_RXD 0x30b0 /* Q7[65] HDA_SDI */ 361*724ba675SRob Herring MX6QDL_PAD_DI0_PIN15__AUD6_TXC 0x30b0 /* Q7[63] HDA_BITCLK */ 362*724ba675SRob Herring >; 363*724ba675SRob Herring }; 364*724ba675SRob Herring 365*724ba675SRob Herring /* PHY is on System on Module, Q7[3-15] have Ethernet lines */ 366*724ba675SRob Herring pinctrl_enet: enet { 367*724ba675SRob Herring fsl,pins = < 368*724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 369*724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 370*724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 371*724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 372*724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 373*724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 374*724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 375*724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 376*724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 377*724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 378*724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 379*724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 380*724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 381*724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 382*724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 383*724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 384*724ba675SRob Herring >; 385*724ba675SRob Herring }; 386*724ba675SRob Herring 387*724ba675SRob Herring pinctrl_hog: hoggrp { 388*724ba675SRob Herring fsl,pins = < 389*724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x80000000 /* PCIE_WAKE_B */ 390*724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x80000000 /* I2C multiplexer */ 391*724ba675SRob Herring MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x80000000 /* SD4_CD# */ 392*724ba675SRob Herring MX6QDL_PAD_NANDF_D7__GPIO2_IO07 0x80000000 /* SD4_WP */ 393*724ba675SRob Herring MX6QDL_PAD_CSI0_MCLK__CCM_CLKO1 0x80000000 /* Camera MCLK */ 394*724ba675SRob Herring >; 395*724ba675SRob Herring }; 396*724ba675SRob Herring 397*724ba675SRob Herring pinctrl_i2c1: i2c1 { 398*724ba675SRob Herring fsl,pins = < 399*724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 /* Q7[66] I2C_CLK */ 400*724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 /* Q7[68] I2C_DAT */ 401*724ba675SRob Herring >; 402*724ba675SRob Herring }; 403*724ba675SRob Herring 404*724ba675SRob Herring pinctrl_i2c1_gpio: i2c1-gpio { 405*724ba675SRob Herring fsl,pins = < 406*724ba675SRob Herring MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x1b0b0 /* Q7[66] I2C_CLK */ 407*724ba675SRob Herring MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x1b0b0 /* Q7[68] I2C_DAT */ 408*724ba675SRob Herring >; 409*724ba675SRob Herring }; 410*724ba675SRob Herring 411*724ba675SRob Herring pinctrl_i2c2: i2c2 { 412*724ba675SRob Herring fsl,pins = < 413*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 /* Q7[152] SDVO_CTRL_CLK */ 414*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 /* Q7[150] SDVO_CTRL_DAT */ 415*724ba675SRob Herring >; 416*724ba675SRob Herring }; 417*724ba675SRob Herring 418*724ba675SRob Herring pinctrl_i2c2_gpio: i2c2-gpio { 419*724ba675SRob Herring fsl,pins = < 420*724ba675SRob Herring MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x1b0b0 /* Q7[152] SDVO_CTRL_CLK */ 421*724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x1b0b0 /* Q7[150] SDVO_CTRL_DAT */ 422*724ba675SRob Herring >; 423*724ba675SRob Herring }; 424*724ba675SRob Herring 425*724ba675SRob Herring pinctrl_i2c3: i2c3 { 426*724ba675SRob Herring fsl,pins = < 427*724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 /* Q7[60] SMB_CLK */ 428*724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 /* Q7[62] SMB_DAT */ 429*724ba675SRob Herring >; 430*724ba675SRob Herring }; 431*724ba675SRob Herring 432*724ba675SRob Herring pinctrl_i2c3_gpio: i2c3-gpio { 433*724ba675SRob Herring fsl,pins = < 434*724ba675SRob Herring MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0 /* Q7[60] SMB_CLK */ 435*724ba675SRob Herring MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 /* Q7[62] SMB_DAT */ 436*724ba675SRob Herring >; 437*724ba675SRob Herring }; 438*724ba675SRob Herring 439*724ba675SRob Herring pinctrl_phy_reset: phy-reset { 440*724ba675SRob Herring fsl,pins = < 441*724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b0b0 /* RGMII Phy Reset */ 442*724ba675SRob Herring >; 443*724ba675SRob Herring }; 444*724ba675SRob Herring 445*724ba675SRob Herring pinctrl_pwm4: pwm4 { 446*724ba675SRob Herring fsl,pins = < 447*724ba675SRob Herring MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 /* Q7[123] LVDS_BLT_CTRL */ 448*724ba675SRob Herring >; 449*724ba675SRob Herring }; 450*724ba675SRob Herring 451*724ba675SRob Herring pinctrl_q7_backlight_enable: q7-backlight-enable { 452*724ba675SRob Herring fsl,pins = < 453*724ba675SRob Herring MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b0b0 /* Q7[112] LVDS_BLEN */ 454*724ba675SRob Herring >; 455*724ba675SRob Herring }; 456*724ba675SRob Herring 457*724ba675SRob Herring pinctrl_q7_gpio0: q7-gpio0 { 458*724ba675SRob Herring fsl,pins = < 459*724ba675SRob Herring MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b0 /* Q7[185] GPIO0 */ 460*724ba675SRob Herring >; 461*724ba675SRob Herring }; 462*724ba675SRob Herring 463*724ba675SRob Herring pinctrl_q7_gpio1: q7-gpio1 { 464*724ba675SRob Herring fsl,pins = < 465*724ba675SRob Herring MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0 /* Q7[186] GPIO1 */ 466*724ba675SRob Herring >; 467*724ba675SRob Herring }; 468*724ba675SRob Herring 469*724ba675SRob Herring pinctrl_q7_gpio2: q7-gpio2 { 470*724ba675SRob Herring fsl,pins = < 471*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b0b0 /* Q7[187] GPIO2 */ 472*724ba675SRob Herring >; 473*724ba675SRob Herring }; 474*724ba675SRob Herring 475*724ba675SRob Herring pinctrl_q7_gpio3: q7-gpio3 { 476*724ba675SRob Herring fsl,pins = < 477*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x1b0b0 /* Q7[188] GPIO3 */ 478*724ba675SRob Herring >; 479*724ba675SRob Herring }; 480*724ba675SRob Herring 481*724ba675SRob Herring pinctrl_q7_gpio4: q7-gpio4 { 482*724ba675SRob Herring fsl,pins = < 483*724ba675SRob Herring MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* Q7[189] GPIO4 */ 484*724ba675SRob Herring >; 485*724ba675SRob Herring }; 486*724ba675SRob Herring 487*724ba675SRob Herring pinctrl_q7_gpio5: q7-gpio5 { 488*724ba675SRob Herring fsl,pins = < 489*724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 /* Q7[190] GPIO5 */ 490*724ba675SRob Herring >; 491*724ba675SRob Herring }; 492*724ba675SRob Herring 493*724ba675SRob Herring pinctrl_q7_gpio6: q7-gpio6 { 494*724ba675SRob Herring fsl,pins = < 495*724ba675SRob Herring MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x1b0b0 /* Q7[191] GPIO6 */ 496*724ba675SRob Herring >; 497*724ba675SRob Herring }; 498*724ba675SRob Herring 499*724ba675SRob Herring pinctrl_q7_gpio7: q7-gpio7 { 500*724ba675SRob Herring fsl,pins = < 501*724ba675SRob Herring MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* Q7[192] GPIO7 */ 502*724ba675SRob Herring >; 503*724ba675SRob Herring }; 504*724ba675SRob Herring 505*724ba675SRob Herring pinctrl_q7_hda_reset: q7-hda-reset { 506*724ba675SRob Herring fsl,pins = < 507*724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x1b0b0 /* Q7[61] HDA_RST_N */ 508*724ba675SRob Herring >; 509*724ba675SRob Herring }; 510*724ba675SRob Herring 511*724ba675SRob Herring pinctrl_q7_lcd_power: lcd-power { 512*724ba675SRob Herring fsl,pins = < 513*724ba675SRob Herring MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 /* Q7[111] LVDS_PPEN */ 514*724ba675SRob Herring >; 515*724ba675SRob Herring }; 516*724ba675SRob Herring 517*724ba675SRob Herring pinctrl_q7_sdio_power: q7-sdio-power { 518*724ba675SRob Herring fsl,pins = < 519*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b0b0 /* Q7[47] SDIO_PWR# */ 520*724ba675SRob Herring >; 521*724ba675SRob Herring }; 522*724ba675SRob Herring 523*724ba675SRob Herring pinctrl_q7_sleep_button: q7-sleep-button { 524*724ba675SRob Herring fsl,pins = < 525*724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 /* Q7[21] SLP_BTN# */ 526*724ba675SRob Herring >; 527*724ba675SRob Herring }; 528*724ba675SRob Herring 529*724ba675SRob Herring pinctrl_q7_spi_cs1: spi-cs1 { 530*724ba675SRob Herring fsl,pins = < 531*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b0b0 /* Q7[202] SPI_CS1# */ 532*724ba675SRob Herring >; 533*724ba675SRob Herring }; 534*724ba675SRob Herring 535*724ba675SRob Herring /* SPI1 bus does not leave System on Module */ 536*724ba675SRob Herring pinctrl_spi1: spi1 { 537*724ba675SRob Herring fsl,pins = < 538*724ba675SRob Herring MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 539*724ba675SRob Herring MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 540*724ba675SRob Herring MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 541*724ba675SRob Herring MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x1b0b0 542*724ba675SRob Herring >; 543*724ba675SRob Herring }; 544*724ba675SRob Herring 545*724ba675SRob Herring /* Debug connector on Q7 module */ 546*724ba675SRob Herring pinctrl_uart2: uart2 { 547*724ba675SRob Herring fsl,pins = < 548*724ba675SRob Herring MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 549*724ba675SRob Herring MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 550*724ba675SRob Herring >; 551*724ba675SRob Herring }; 552*724ba675SRob Herring 553*724ba675SRob Herring pinctrl_uart3: uart3 { 554*724ba675SRob Herring fsl,pins = < 555*724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 /* Q7[177] UART0_RX */ 556*724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 /* Q7[171] UART0_TX */ 557*724ba675SRob Herring >; 558*724ba675SRob Herring }; 559*724ba675SRob Herring 560*724ba675SRob Herring pinctrl_usbotg: usbotg { 561*724ba675SRob Herring fsl,pins = < 562*724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 /* Q7[92] USB_ID */ 563*724ba675SRob Herring >; 564*724ba675SRob Herring }; 565*724ba675SRob Herring 566*724ba675SRob Herring /* µSD card slot on Q7 module */ 567*724ba675SRob Herring pinctrl_usdhc2: usdhc2 { 568*724ba675SRob Herring fsl,pins = < 569*724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 570*724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 571*724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 572*724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 573*724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 574*724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 575*724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0 /* SD2_CD */ 576*724ba675SRob Herring >; 577*724ba675SRob Herring }; 578*724ba675SRob Herring 579*724ba675SRob Herring /* eMMC module on Q7 module */ 580*724ba675SRob Herring pinctrl_usdhc3: usdhc3 { 581*724ba675SRob Herring fsl,pins = < 582*724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 583*724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 584*724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 585*724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 586*724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 587*724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 588*724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 589*724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 590*724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 591*724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 592*724ba675SRob Herring >; 593*724ba675SRob Herring }; 594*724ba675SRob Herring 595*724ba675SRob Herring pinctrl_usdhc4: usdhc4 { 596*724ba675SRob Herring fsl,pins = < 597*724ba675SRob Herring MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 /* Q7[45] SDIO_CMD */ 598*724ba675SRob Herring MX6QDL_PAD_SD4_CLK__SD4_CLK 0x17059 /* Q7[42] SDIO_CLK */ 599*724ba675SRob Herring MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 /* Q7[48] SDIO_DAT1 */ 600*724ba675SRob Herring MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 /* Q7[49] SDIO_DAT0 */ 601*724ba675SRob Herring MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 /* Q7[50] SDIO_DAT3 */ 602*724ba675SRob Herring MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 /* Q7[51] SDIO_DAT2 */ 603*724ba675SRob Herring >; 604*724ba675SRob Herring }; 605*724ba675SRob Herring 606*724ba675SRob Herring pinctrl_wdog: wdog { 607*724ba675SRob Herring fsl,pins = < 608*724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 /* Watchdog output signal */ 609*724ba675SRob Herring >; 610*724ba675SRob Herring }; 611*724ba675SRob Herring }; 612*724ba675SRob Herring}; 613