179f74d4cSKrzysztof Kozlowski// SPDX-License-Identifier: GPL-2.0 OR MIT 2724ba675SRob Herring// 3724ba675SRob Herring// Device Tree Source for i.MX6DL based congatec QMX6 4724ba675SRob Herring// System on Module 5724ba675SRob Herring// 6724ba675SRob Herring// Copyright 2018-2021 General Electric Company 7724ba675SRob Herring// Copyright 2018-2021 Collabora 8724ba675SRob Herring// Copyright 2016 congatec AG 9724ba675SRob Herring 10724ba675SRob Herring#include "imx6dl.dtsi" 11724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 12724ba675SRob Herring#include <dt-bindings/sound/fsl-imx-audmux.h> 13724ba675SRob Herring 14724ba675SRob Herring/ { 15724ba675SRob Herring memory@10000000 { 16724ba675SRob Herring reg = <0x10000000 0x40000000>; 17724ba675SRob Herring }; 18724ba675SRob Herring 19724ba675SRob Herring reg_3p3v: 3p3v { 20724ba675SRob Herring compatible = "regulator-fixed"; 21724ba675SRob Herring regulator-name = "3P3V"; 22724ba675SRob Herring regulator-min-microvolt = <3300000>; 23724ba675SRob Herring regulator-max-microvolt = <3300000>; 24724ba675SRob Herring }; 25724ba675SRob Herring 26724ba675SRob Herring i2cmux { 27724ba675SRob Herring compatible = "i2c-mux-gpio"; 28724ba675SRob Herring #address-cells = <1>; 29724ba675SRob Herring #size-cells = <0>; 30724ba675SRob Herring mux-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; 31724ba675SRob Herring i2c-parent = <&i2c2>; 32724ba675SRob Herring 33724ba675SRob Herring i2c5: i2c@0 { 34724ba675SRob Herring reg = <0>; 35724ba675SRob Herring #address-cells = <1>; 36724ba675SRob Herring #size-cells = <0>; 37724ba675SRob Herring }; 38724ba675SRob Herring 39724ba675SRob Herring i2c6: i2c@1 { 40724ba675SRob Herring reg = <1>; 41724ba675SRob Herring #address-cells = <1>; 42724ba675SRob Herring #size-cells = <0>; 43724ba675SRob Herring }; 44724ba675SRob Herring }; 45724ba675SRob Herring}; 46724ba675SRob Herring 47724ba675SRob Herring&audmux { 48724ba675SRob Herring pinctrl-names = "default"; 49724ba675SRob Herring pinctrl-0 = <&pinctrl_audmux>; 50724ba675SRob Herring 51724ba675SRob Herring mux-ssi1 { 52724ba675SRob Herring fsl,audmux-port = <MX51_AUDMUX_PORT1_SSI0>; 53724ba675SRob Herring fsl,port-config = < 54724ba675SRob Herring (IMX_AUDMUX_V2_PTCR_TFSDIR | 55724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TFSEL(MX51_AUDMUX_PORT6) | 56724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCLKDIR | 57724ba675SRob Herring IMX_AUDMUX_V2_PTCR_TCSEL(MX51_AUDMUX_PORT6) | 58724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN) 59724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT6) 60724ba675SRob Herring >; 61724ba675SRob Herring }; 62724ba675SRob Herring 63724ba675SRob Herring mux-aud6 { 64724ba675SRob Herring fsl,audmux-port = <MX51_AUDMUX_PORT6>; 65724ba675SRob Herring fsl,port-config = < 66724ba675SRob Herring IMX_AUDMUX_V2_PTCR_SYN 67724ba675SRob Herring IMX_AUDMUX_V2_PDCR_RXDSEL(MX51_AUDMUX_PORT1_SSI0) 68724ba675SRob Herring >; 69724ba675SRob Herring }; 70724ba675SRob Herring}; 71724ba675SRob Herring 72724ba675SRob Herring&clks { 73724ba675SRob Herring clocks = <&rtc_sqw>; 74724ba675SRob Herring clock-names = "ckil"; 75724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>, 76724ba675SRob Herring <&clks IMX6QDL_CLK_LDB_DI1_SEL>; 77724ba675SRob Herring assigned-clock-parents = <&clks IMX6QDL_CLK_PLL2_PFD0_352M>, 78724ba675SRob Herring <&clks IMX6QDL_CLK_PLL2_PFD0_352M>; 79724ba675SRob Herring}; 80724ba675SRob Herring 81724ba675SRob Herring&ecspi1 { 82724ba675SRob Herring cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>; 83724ba675SRob Herring pinctrl-names = "default"; 84724ba675SRob Herring pinctrl-0 = <&pinctrl_spi1>; 85724ba675SRob Herring status = "okay"; 86724ba675SRob Herring 87724ba675SRob Herring flash@0 { 88724ba675SRob Herring #address-cells = <1>; 89724ba675SRob Herring #size-cells = <1>; 90724ba675SRob Herring compatible = "sst,sst25vf032b", "jedec,spi-nor"; 91724ba675SRob Herring spi-max-frequency = <20000000>; 92724ba675SRob Herring reg = <0>; 93724ba675SRob Herring 94724ba675SRob Herring partition@0 { 95724ba675SRob Herring label = "bootloader"; 96724ba675SRob Herring reg = <0x0000000 0x100000>; 97724ba675SRob Herring }; 98724ba675SRob Herring 99724ba675SRob Herring partition@100000 { 100724ba675SRob Herring label = "user"; 101724ba675SRob Herring reg = <0x0100000 0x2fc000>; 102724ba675SRob Herring }; 103724ba675SRob Herring 104724ba675SRob Herring partition@3fc000 { 105724ba675SRob Herring label = "reserved"; 106724ba675SRob Herring reg = <0x03fc000 0x4000>; 107724ba675SRob Herring read-only; 108724ba675SRob Herring }; 109724ba675SRob Herring }; 110724ba675SRob Herring}; 111724ba675SRob Herring 112724ba675SRob Herring&fec { 113724ba675SRob Herring pinctrl-names = "default"; 114724ba675SRob Herring pinctrl-0 = <&pinctrl_enet &pinctrl_phy_reset>; 115724ba675SRob Herring phy-mode = "rgmii-id"; 116724ba675SRob Herring phy-reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 117724ba675SRob Herring fsl,magic-packet; 118724ba675SRob Herring phy-handle = <&phy0>; 119724ba675SRob Herring 120724ba675SRob Herring mdio { 121724ba675SRob Herring #address-cells = <1>; 122724ba675SRob Herring #size-cells = <0>; 123724ba675SRob Herring 124724ba675SRob Herring phy0: ethernet-phy@6 { 125724ba675SRob Herring reg = <6>; 126724ba675SRob Herring qca,clk-out-frequency = <125000000>; 127724ba675SRob Herring }; 128724ba675SRob Herring }; 129724ba675SRob Herring}; 130724ba675SRob Herring 131724ba675SRob Herring&i2c1 { 132724ba675SRob Herring clock-frequency = <100000>; 133724ba675SRob Herring pinctrl-names = "default", "gpio"; 134724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 135724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c1_gpio>; 136724ba675SRob Herring scl-gpios = <&gpio3 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 137724ba675SRob Herring sda-gpios = <&gpio3 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 138724ba675SRob Herring status = "okay"; 139724ba675SRob Herring}; 140724ba675SRob Herring 141724ba675SRob Herring&i2c2 { 142724ba675SRob Herring clock-frequency = <100000>; 143724ba675SRob Herring pinctrl-names = "default", "gpio"; 144724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c2>; 145724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c2_gpio>; 146724ba675SRob Herring scl-gpios = <&gpio4 12 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 147724ba675SRob Herring sda-gpios = <&gpio4 13 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 148724ba675SRob Herring status = "okay"; 149724ba675SRob Herring}; 150724ba675SRob Herring 151724ba675SRob Herring&i2c3 { 152724ba675SRob Herring clock-frequency = <100000>; 153724ba675SRob Herring pinctrl-names = "default", "gpio"; 154724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c3>; 155724ba675SRob Herring pinctrl-1 = <&pinctrl_i2c3_gpio>; 156724ba675SRob Herring scl-gpios = <&gpio1 3 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 157724ba675SRob Herring sda-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 158724ba675SRob Herring status = "okay"; 159724ba675SRob Herring 160724ba675SRob Herring rtc: m41t62@68 { 161724ba675SRob Herring compatible = "st,m41t62"; 162724ba675SRob Herring reg = <0x68>; 163724ba675SRob Herring 164724ba675SRob Herring rtc_sqw: clock { 165724ba675SRob Herring compatible = "fixed-clock"; 166724ba675SRob Herring #clock-cells = <0>; 167724ba675SRob Herring clock-frequency = <32768>; 168724ba675SRob Herring }; 169724ba675SRob Herring }; 170724ba675SRob Herring}; 171724ba675SRob Herring 172724ba675SRob Herring&i2c6 { 173724ba675SRob Herring pmic@8 { 174724ba675SRob Herring compatible = "fsl,pfuze100"; 175724ba675SRob Herring reg = <0x08>; 176724ba675SRob Herring 177724ba675SRob Herring regulators { 178724ba675SRob Herring sw1a_reg: sw1ab { 179724ba675SRob Herring regulator-min-microvolt = <300000>; 180724ba675SRob Herring regulator-max-microvolt = <1875000>; 181724ba675SRob Herring regulator-boot-on; 182724ba675SRob Herring regulator-always-on; 183724ba675SRob Herring regulator-ramp-delay = <6250>; 184724ba675SRob Herring }; 185724ba675SRob Herring 186724ba675SRob Herring sw1c_reg: sw1c { 187724ba675SRob Herring regulator-min-microvolt = <300000>; 188724ba675SRob Herring regulator-max-microvolt = <1875000>; 189724ba675SRob Herring regulator-boot-on; 190724ba675SRob Herring regulator-always-on; 191724ba675SRob Herring regulator-ramp-delay = <6250>; 192724ba675SRob Herring }; 193724ba675SRob Herring 194724ba675SRob Herring sw2_reg: sw2 { 195724ba675SRob Herring regulator-min-microvolt = <800000>; 196724ba675SRob Herring regulator-max-microvolt = <3300000>; 197724ba675SRob Herring regulator-boot-on; 198724ba675SRob Herring regulator-always-on; 199724ba675SRob Herring }; 200724ba675SRob Herring 201724ba675SRob Herring sw3a_reg: sw3a { 202724ba675SRob Herring regulator-min-microvolt = <400000>; 203724ba675SRob Herring regulator-max-microvolt = <1975000>; 204724ba675SRob Herring regulator-boot-on; 205724ba675SRob Herring regulator-always-on; 206724ba675SRob Herring }; 207724ba675SRob Herring 208724ba675SRob Herring sw3b_reg: sw3b { 209724ba675SRob Herring regulator-min-microvolt = <400000>; 210724ba675SRob Herring regulator-max-microvolt = <1975000>; 211724ba675SRob Herring regulator-boot-on; 212724ba675SRob Herring regulator-always-on; 213724ba675SRob Herring }; 214724ba675SRob Herring 215724ba675SRob Herring sw4_reg: sw4 { 216724ba675SRob Herring regulator-min-microvolt = <675000>; 217724ba675SRob Herring regulator-max-microvolt = <3300000>; 218724ba675SRob Herring regulator-boot-on; 219724ba675SRob Herring regulator-always-on; 220724ba675SRob Herring }; 221724ba675SRob Herring 222724ba675SRob Herring swbst_reg: swbst { 223724ba675SRob Herring regulator-min-microvolt = <5000000>; 224724ba675SRob Herring regulator-max-microvolt = <5150000>; 225724ba675SRob Herring }; 226724ba675SRob Herring 227724ba675SRob Herring snvs_reg: vsnvs { 228724ba675SRob Herring regulator-min-microvolt = <1000000>; 229724ba675SRob Herring regulator-max-microvolt = <3000000>; 230724ba675SRob Herring regulator-boot-on; 231724ba675SRob Herring regulator-always-on; 232724ba675SRob Herring }; 233724ba675SRob Herring 234724ba675SRob Herring vref_reg: vrefddr { 235724ba675SRob Herring regulator-boot-on; 236724ba675SRob Herring regulator-always-on; 237724ba675SRob Herring }; 238724ba675SRob Herring 239724ba675SRob Herring /* 240724ba675SRob Herring * keep VGEN3, VGEN4 and VGEN5 enabled in order to 241724ba675SRob Herring * maintain backward compatibility with hw-rev. A.0 242724ba675SRob Herring */ 243724ba675SRob Herring vgen3_reg: vgen3 { 244724ba675SRob Herring regulator-min-microvolt = <1800000>; 245724ba675SRob Herring regulator-max-microvolt = <3300000>; 246724ba675SRob Herring regulator-always-on; 247724ba675SRob Herring }; 248724ba675SRob Herring 249724ba675SRob Herring vgen4_reg: vgen4 { 250724ba675SRob Herring regulator-min-microvolt = <2500000>; 251724ba675SRob Herring regulator-max-microvolt = <2500000>; 252724ba675SRob Herring regulator-always-on; 253724ba675SRob Herring }; 254724ba675SRob Herring 255724ba675SRob Herring vgen5_reg: vgen5 { 256724ba675SRob Herring regulator-min-microvolt = <1800000>; 257724ba675SRob Herring regulator-max-microvolt = <3300000>; 258724ba675SRob Herring regulator-always-on; 259724ba675SRob Herring }; 260724ba675SRob Herring 261724ba675SRob Herring /* supply voltage for eMMC */ 262724ba675SRob Herring vgen6_reg: vgen6 { 263724ba675SRob Herring regulator-min-microvolt = <1800000>; 264724ba675SRob Herring regulator-max-microvolt = <1800000>; 265724ba675SRob Herring regulator-boot-on; 266724ba675SRob Herring regulator-always-on; 267724ba675SRob Herring }; 268724ba675SRob Herring }; 269724ba675SRob Herring }; 270724ba675SRob Herring}; 271724ba675SRob Herring 272724ba675SRob Herring&pcie { 273724ba675SRob Herring reset-gpio = <&gpio1 20 0>; 274724ba675SRob Herring}; 275724ba675SRob Herring 276724ba675SRob Herring&pwm4 { 277724ba675SRob Herring pinctrl-names = "default"; 278724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm4>; 279724ba675SRob Herring}; 280724ba675SRob Herring 281724ba675SRob Herring®_arm { 282724ba675SRob Herring vin-supply = <&sw1a_reg>; 283724ba675SRob Herring}; 284724ba675SRob Herring 285724ba675SRob Herring®_pu { 286724ba675SRob Herring vin-supply = <&sw1c_reg>; 287724ba675SRob Herring}; 288724ba675SRob Herring 289724ba675SRob Herring®_soc { 290724ba675SRob Herring vin-supply = <&sw1c_reg>; 291724ba675SRob Herring}; 292724ba675SRob Herring 293724ba675SRob Herring&snvs_poweroff { 294724ba675SRob Herring status = "okay"; 295724ba675SRob Herring}; 296724ba675SRob Herring 297724ba675SRob Herring&uart2 { 298724ba675SRob Herring pinctrl-names = "default"; 299724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 300724ba675SRob Herring status = "okay"; 301724ba675SRob Herring}; 302724ba675SRob Herring 303724ba675SRob Herring&uart3 { 304724ba675SRob Herring pinctrl-names = "default"; 305724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3>; 306724ba675SRob Herring status = "okay"; 307724ba675SRob Herring}; 308724ba675SRob Herring 309724ba675SRob Herring&usbh1 { 310724ba675SRob Herring /* Connected to USB-Hub SMSC USB2514, provides P0, P2, P3, P4 on Qseven connector */ 311724ba675SRob Herring vbus-supply = <®_5v>; 312724ba675SRob Herring status = "okay"; 313724ba675SRob Herring}; 314724ba675SRob Herring 315724ba675SRob Herring&usbotg { 316724ba675SRob Herring pinctrl-names = "default"; 317724ba675SRob Herring pinctrl-0 = <&pinctrl_usbotg>; 318724ba675SRob Herring}; 319724ba675SRob Herring 320724ba675SRob Herring&usdhc2 { 321724ba675SRob Herring /* MicroSD card slot */ 322724ba675SRob Herring pinctrl-names = "default"; 323724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc2>; 324724ba675SRob Herring cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>; 325724ba675SRob Herring no-1-8-v; 326724ba675SRob Herring keep-power-in-suspend; 327724ba675SRob Herring wakeup-source; 328724ba675SRob Herring vmmc-supply = <®_3p3v>; 329724ba675SRob Herring status = "okay"; 330724ba675SRob Herring}; 331724ba675SRob Herring 332724ba675SRob Herring&usdhc3 { 333724ba675SRob Herring /* eMMC module */ 334724ba675SRob Herring pinctrl-names = "default"; 335724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 336724ba675SRob Herring non-removable; 337724ba675SRob Herring bus-width = <8>; 338724ba675SRob Herring no-1-8-v; 339724ba675SRob Herring keep-power-in-suspend; 340724ba675SRob Herring wakeup-source; 341724ba675SRob Herring vmmc-supply = <®_3p3v>; 342724ba675SRob Herring status = "okay"; 343724ba675SRob Herring}; 344724ba675SRob Herring 345724ba675SRob Herring&wdog1 { 346724ba675SRob Herring pinctrl-names = "default"; 347724ba675SRob Herring pinctrl-0 = <&pinctrl_wdog>; 348724ba675SRob Herring fsl,ext-reset-output; 349724ba675SRob Herring}; 350724ba675SRob Herring 351724ba675SRob Herring&iomuxc { 352724ba675SRob Herring pinctrl-names = "default"; 353724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 354724ba675SRob Herring 355724ba675SRob Herring pinctrl_audmux: audmuxgrp { 356724ba675SRob Herring fsl,pins = < 357724ba675SRob Herring MX6QDL_PAD_DI0_PIN2__AUD6_TXD 0x110b0 /* Q7[67] HDA_SDO */ 358724ba675SRob Herring MX6QDL_PAD_DI0_PIN3__AUD6_TXFS 0x30b0 /* Q7[59] HDA_SYNC */ 359724ba675SRob Herring MX6QDL_PAD_DI0_PIN4__AUD6_RXD 0x30b0 /* Q7[65] HDA_SDI */ 360724ba675SRob Herring MX6QDL_PAD_DI0_PIN15__AUD6_TXC 0x30b0 /* Q7[63] HDA_BITCLK */ 361724ba675SRob Herring >; 362724ba675SRob Herring }; 363724ba675SRob Herring 364724ba675SRob Herring /* PHY is on System on Module, Q7[3-15] have Ethernet lines */ 365*1a980586SMarek Vasut pinctrl_enet: enetgrp { 366724ba675SRob Herring fsl,pins = < 367724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 368724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 369724ba675SRob Herring MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030 370724ba675SRob Herring MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030 371724ba675SRob Herring MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030 372724ba675SRob Herring MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030 373724ba675SRob Herring MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030 374724ba675SRob Herring MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030 375724ba675SRob Herring MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 376724ba675SRob Herring MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030 377724ba675SRob Herring MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030 378724ba675SRob Herring MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030 379724ba675SRob Herring MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030 380724ba675SRob Herring MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030 381724ba675SRob Herring MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030 382724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 383724ba675SRob Herring >; 384724ba675SRob Herring }; 385724ba675SRob Herring 386724ba675SRob Herring pinctrl_hog: hoggrp { 387724ba675SRob Herring fsl,pins = < 388724ba675SRob Herring MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x80000000 /* PCIE_WAKE_B */ 389724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x80000000 /* I2C multiplexer */ 390724ba675SRob Herring MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x80000000 /* SD4_CD# */ 391724ba675SRob Herring MX6QDL_PAD_NANDF_D7__GPIO2_IO07 0x80000000 /* SD4_WP */ 392724ba675SRob Herring MX6QDL_PAD_CSI0_MCLK__CCM_CLKO1 0x80000000 /* Camera MCLK */ 393724ba675SRob Herring >; 394724ba675SRob Herring }; 395724ba675SRob Herring 396*1a980586SMarek Vasut pinctrl_i2c1: i2c1grp { 397724ba675SRob Herring fsl,pins = < 398724ba675SRob Herring MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 /* Q7[66] I2C_CLK */ 399724ba675SRob Herring MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 /* Q7[68] I2C_DAT */ 400724ba675SRob Herring >; 401724ba675SRob Herring }; 402724ba675SRob Herring 403*1a980586SMarek Vasut pinctrl_i2c1_gpio: i2c1-gpiogrp { 404724ba675SRob Herring fsl,pins = < 405724ba675SRob Herring MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x1b0b0 /* Q7[66] I2C_CLK */ 406724ba675SRob Herring MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x1b0b0 /* Q7[68] I2C_DAT */ 407724ba675SRob Herring >; 408724ba675SRob Herring }; 409724ba675SRob Herring 410*1a980586SMarek Vasut pinctrl_i2c2: i2c2grp { 411724ba675SRob Herring fsl,pins = < 412724ba675SRob Herring MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 /* Q7[152] SDVO_CTRL_CLK */ 413724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 /* Q7[150] SDVO_CTRL_DAT */ 414724ba675SRob Herring >; 415724ba675SRob Herring }; 416724ba675SRob Herring 417*1a980586SMarek Vasut pinctrl_i2c2_gpio: i2c2-gpiogrp { 418724ba675SRob Herring fsl,pins = < 419724ba675SRob Herring MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x1b0b0 /* Q7[152] SDVO_CTRL_CLK */ 420724ba675SRob Herring MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x1b0b0 /* Q7[150] SDVO_CTRL_DAT */ 421724ba675SRob Herring >; 422724ba675SRob Herring }; 423724ba675SRob Herring 424*1a980586SMarek Vasut pinctrl_i2c3: i2c3grp { 425724ba675SRob Herring fsl,pins = < 426724ba675SRob Herring MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 /* Q7[60] SMB_CLK */ 427724ba675SRob Herring MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 /* Q7[62] SMB_DAT */ 428724ba675SRob Herring >; 429724ba675SRob Herring }; 430724ba675SRob Herring 431*1a980586SMarek Vasut pinctrl_i2c3_gpio: i2c3-gpiogrp { 432724ba675SRob Herring fsl,pins = < 433724ba675SRob Herring MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0 /* Q7[60] SMB_CLK */ 434724ba675SRob Herring MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 /* Q7[62] SMB_DAT */ 435724ba675SRob Herring >; 436724ba675SRob Herring }; 437724ba675SRob Herring 438*1a980586SMarek Vasut pinctrl_phy_reset: phy-resetgrp { 439724ba675SRob Herring fsl,pins = < 440724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b0b0 /* RGMII Phy Reset */ 441724ba675SRob Herring >; 442724ba675SRob Herring }; 443724ba675SRob Herring 444*1a980586SMarek Vasut pinctrl_pwm4: pwm4grp { 445724ba675SRob Herring fsl,pins = < 446724ba675SRob Herring MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1 /* Q7[123] LVDS_BLT_CTRL */ 447724ba675SRob Herring >; 448724ba675SRob Herring }; 449724ba675SRob Herring 450*1a980586SMarek Vasut pinctrl_q7_backlight_enable: q7-backlight-enablegrp { 451724ba675SRob Herring fsl,pins = < 452724ba675SRob Herring MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b0b0 /* Q7[112] LVDS_BLEN */ 453724ba675SRob Herring >; 454724ba675SRob Herring }; 455724ba675SRob Herring 456*1a980586SMarek Vasut pinctrl_q7_gpio0: q7-gpio0grp { 457724ba675SRob Herring fsl,pins = < 458724ba675SRob Herring MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b0 /* Q7[185] GPIO0 */ 459724ba675SRob Herring >; 460724ba675SRob Herring }; 461724ba675SRob Herring 462*1a980586SMarek Vasut pinctrl_q7_gpio1: q7-gpio1grp { 463724ba675SRob Herring fsl,pins = < 464724ba675SRob Herring MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0 /* Q7[186] GPIO1 */ 465724ba675SRob Herring >; 466724ba675SRob Herring }; 467724ba675SRob Herring 468*1a980586SMarek Vasut pinctrl_q7_gpio2: q7-gpio2grp { 469724ba675SRob Herring fsl,pins = < 470724ba675SRob Herring MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b0b0 /* Q7[187] GPIO2 */ 471724ba675SRob Herring >; 472724ba675SRob Herring }; 473724ba675SRob Herring 474*1a980586SMarek Vasut pinctrl_q7_gpio3: q7-gpio3grp { 475724ba675SRob Herring fsl,pins = < 476724ba675SRob Herring MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x1b0b0 /* Q7[188] GPIO3 */ 477724ba675SRob Herring >; 478724ba675SRob Herring }; 479724ba675SRob Herring 480*1a980586SMarek Vasut pinctrl_q7_gpio4: q7-gpio4grp { 481724ba675SRob Herring fsl,pins = < 482724ba675SRob Herring MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* Q7[189] GPIO4 */ 483724ba675SRob Herring >; 484724ba675SRob Herring }; 485724ba675SRob Herring 486*1a980586SMarek Vasut pinctrl_q7_gpio5: q7-gpio5grp { 487724ba675SRob Herring fsl,pins = < 488724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0 /* Q7[190] GPIO5 */ 489724ba675SRob Herring >; 490724ba675SRob Herring }; 491724ba675SRob Herring 492*1a980586SMarek Vasut pinctrl_q7_gpio6: q7-gpio6grp { 493724ba675SRob Herring fsl,pins = < 494724ba675SRob Herring MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x1b0b0 /* Q7[191] GPIO6 */ 495724ba675SRob Herring >; 496724ba675SRob Herring }; 497724ba675SRob Herring 498*1a980586SMarek Vasut pinctrl_q7_gpio7: q7-gpio7grp { 499724ba675SRob Herring fsl,pins = < 500724ba675SRob Herring MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0 /* Q7[192] GPIO7 */ 501724ba675SRob Herring >; 502724ba675SRob Herring }; 503724ba675SRob Herring 504*1a980586SMarek Vasut pinctrl_q7_hda_reset: q7-hda-resetgrp { 505724ba675SRob Herring fsl,pins = < 506724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x1b0b0 /* Q7[61] HDA_RST_N */ 507724ba675SRob Herring >; 508724ba675SRob Herring }; 509724ba675SRob Herring 510*1a980586SMarek Vasut pinctrl_q7_lcd_power: lcd-powergrp { 511724ba675SRob Herring fsl,pins = < 512724ba675SRob Herring MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 /* Q7[111] LVDS_PPEN */ 513724ba675SRob Herring >; 514724ba675SRob Herring }; 515724ba675SRob Herring 516*1a980586SMarek Vasut pinctrl_q7_sdio_power: q7-sdio-powergrp { 517724ba675SRob Herring fsl,pins = < 518724ba675SRob Herring MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b0b0 /* Q7[47] SDIO_PWR# */ 519724ba675SRob Herring >; 520724ba675SRob Herring }; 521724ba675SRob Herring 522*1a980586SMarek Vasut pinctrl_q7_sleep_button: q7-sleep-buttongrp { 523724ba675SRob Herring fsl,pins = < 524724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 /* Q7[21] SLP_BTN# */ 525724ba675SRob Herring >; 526724ba675SRob Herring }; 527724ba675SRob Herring 528*1a980586SMarek Vasut pinctrl_q7_spi_cs1: spi-cs1grp { 529724ba675SRob Herring fsl,pins = < 530724ba675SRob Herring MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b0b0 /* Q7[202] SPI_CS1# */ 531724ba675SRob Herring >; 532724ba675SRob Herring }; 533724ba675SRob Herring 534724ba675SRob Herring /* SPI1 bus does not leave System on Module */ 535*1a980586SMarek Vasut pinctrl_spi1: spi1grp { 536724ba675SRob Herring fsl,pins = < 537724ba675SRob Herring MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 538724ba675SRob Herring MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 539724ba675SRob Herring MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 540724ba675SRob Herring MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x1b0b0 541724ba675SRob Herring >; 542724ba675SRob Herring }; 543724ba675SRob Herring 544724ba675SRob Herring /* Debug connector on Q7 module */ 545*1a980586SMarek Vasut pinctrl_uart2: uart2grp { 546724ba675SRob Herring fsl,pins = < 547724ba675SRob Herring MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 548724ba675SRob Herring MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 549724ba675SRob Herring >; 550724ba675SRob Herring }; 551724ba675SRob Herring 552*1a980586SMarek Vasut pinctrl_uart3: uart3grp { 553724ba675SRob Herring fsl,pins = < 554724ba675SRob Herring MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 /* Q7[177] UART0_RX */ 555724ba675SRob Herring MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 /* Q7[171] UART0_TX */ 556724ba675SRob Herring >; 557724ba675SRob Herring }; 558724ba675SRob Herring 559*1a980586SMarek Vasut pinctrl_usbotg: usbotggrp { 560724ba675SRob Herring fsl,pins = < 561724ba675SRob Herring MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 /* Q7[92] USB_ID */ 562724ba675SRob Herring >; 563724ba675SRob Herring }; 564724ba675SRob Herring 565724ba675SRob Herring /* µSD card slot on Q7 module */ 566*1a980586SMarek Vasut pinctrl_usdhc2: usdhc2grp { 567724ba675SRob Herring fsl,pins = < 568724ba675SRob Herring MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 569724ba675SRob Herring MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 570724ba675SRob Herring MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 571724ba675SRob Herring MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 572724ba675SRob Herring MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 573724ba675SRob Herring MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 574724ba675SRob Herring MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0 /* SD2_CD */ 575724ba675SRob Herring >; 576724ba675SRob Herring }; 577724ba675SRob Herring 578724ba675SRob Herring /* eMMC module on Q7 module */ 579*1a980586SMarek Vasut pinctrl_usdhc3: usdhc3grp { 580724ba675SRob Herring fsl,pins = < 581724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 582724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 583724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 584724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 585724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 586724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 587724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 588724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 589724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 590724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 591724ba675SRob Herring >; 592724ba675SRob Herring }; 593724ba675SRob Herring 594*1a980586SMarek Vasut pinctrl_usdhc4: usdhc4grp { 595724ba675SRob Herring fsl,pins = < 596724ba675SRob Herring MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 /* Q7[45] SDIO_CMD */ 597724ba675SRob Herring MX6QDL_PAD_SD4_CLK__SD4_CLK 0x17059 /* Q7[42] SDIO_CLK */ 598724ba675SRob Herring MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 /* Q7[48] SDIO_DAT1 */ 599724ba675SRob Herring MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 /* Q7[49] SDIO_DAT0 */ 600724ba675SRob Herring MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 /* Q7[50] SDIO_DAT3 */ 601724ba675SRob Herring MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 /* Q7[51] SDIO_DAT2 */ 602724ba675SRob Herring >; 603724ba675SRob Herring }; 604724ba675SRob Herring 605*1a980586SMarek Vasut pinctrl_wdog: wdoggrp { 606724ba675SRob Herring fsl,pins = < 607724ba675SRob Herring MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0 /* Watchdog output signal */ 608724ba675SRob Herring >; 609724ba675SRob Herring }; 610724ba675SRob Herring}; 611