1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2724ba675SRob Herring/* 3724ba675SRob Herring * Copyright (C) 2016 Eckelmann AG. 4724ba675SRob Herring * Copyright (C) 2013 Freescale Semiconductor, Inc. 5724ba675SRob Herring */ 6724ba675SRob Herring 7724ba675SRob Herring/dts-v1/; 8724ba675SRob Herring 9724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 10724ba675SRob Herring 11724ba675SRob Herring#include "imx6dl.dtsi" 12724ba675SRob Herring 13724ba675SRob Herring/ { 14724ba675SRob Herring model = "Eckelmann CI 4X10 Board"; 15724ba675SRob Herring compatible = "eckelmann,imx6dl-ci4x10", "fsl,imx6dl"; 16724ba675SRob Herring 17724ba675SRob Herring chosen { 18724ba675SRob Herring stdout-path = &uart3; 19724ba675SRob Herring }; 20724ba675SRob Herring 21724ba675SRob Herring memory@10000000 { 22724ba675SRob Herring device_type = "memory"; 23724ba675SRob Herring reg = <0x10000000 0x40000000>; 24724ba675SRob Herring }; 25724ba675SRob Herring 26724ba675SRob Herring rmii_clk: clock-rmii { 27724ba675SRob Herring /* This clock is provided by the phy (KSZ8091RNB) */ 28724ba675SRob Herring compatible = "fixed-clock"; 29724ba675SRob Herring #clock-cells = <0>; 30724ba675SRob Herring clock-frequency = <50000000>; 31724ba675SRob Herring clock-output-names = "enet_ref_pad"; 32724ba675SRob Herring }; 33724ba675SRob Herring 34724ba675SRob Herring reg_usb_h1_vbus: regulator-usb-h1-vbus { 35724ba675SRob Herring pinctrl-names = "default"; 36724ba675SRob Herring pinctrl-0 = <&pinctrl_reg_usb_h1_vbus>; 37724ba675SRob Herring compatible = "regulator-fixed"; 38724ba675SRob Herring regulator-name = "usb_h1_vbus"; 39724ba675SRob Herring regulator-min-microvolt = <5000000>; 40724ba675SRob Herring regulator-max-microvolt = <5000000>; 41724ba675SRob Herring gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 42724ba675SRob Herring enable-active-high; 43724ba675SRob Herring }; 44724ba675SRob Herring 45724ba675SRob Herring siox { 46724ba675SRob Herring compatible = "eckelmann,siox-gpio"; 47724ba675SRob Herring pinctrl-names = "default"; 48724ba675SRob Herring pinctrl-0 = <&pinctrl_siox>; 49724ba675SRob Herring din-gpios = <&gpio6 11 GPIO_ACTIVE_HIGH>; 50724ba675SRob Herring dout-gpios = <&gpio6 8 GPIO_ACTIVE_HIGH>; 51724ba675SRob Herring dclk-gpios = <&gpio6 9 GPIO_ACTIVE_HIGH>; 52724ba675SRob Herring dld-gpios = <&gpio6 10 GPIO_ACTIVE_HIGH>; 53724ba675SRob Herring }; 54724ba675SRob Herring}; 55724ba675SRob Herring 56724ba675SRob Herring&can1 { 57724ba675SRob Herring pinctrl-names = "default"; 58724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan1>; 59724ba675SRob Herring status = "okay"; 60724ba675SRob Herring}; 61724ba675SRob Herring 62724ba675SRob Herring&can2 { 63724ba675SRob Herring pinctrl-names = "default"; 64724ba675SRob Herring pinctrl-0 = <&pinctrl_flexcan2>; 65724ba675SRob Herring status = "okay"; 66724ba675SRob Herring}; 67724ba675SRob Herring 68724ba675SRob Herring&clks { 69724ba675SRob Herring clocks = <&rmii_clk>; 70724ba675SRob Herring clock-names = "enet_ref_pad"; 71724ba675SRob Herring assigned-clocks = <&clks IMX6QDL_CLK_ENET_REF_SEL>; 72724ba675SRob Herring assigned-clock-parents = <&rmii_clk>; 73724ba675SRob Herring}; 74724ba675SRob Herring 75724ba675SRob Herring&ecspi2 { 76724ba675SRob Herring pinctrl-names = "default"; 77724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi2>; 78724ba675SRob Herring cs-gpios = <&gpio5 12 GPIO_ACTIVE_LOW>; 79724ba675SRob Herring status = "okay"; 80724ba675SRob Herring 81724ba675SRob Herring flash@0 { 82724ba675SRob Herring compatible = "everspin,mr25h256"; 83724ba675SRob Herring reg = <0>; 84724ba675SRob Herring spi-max-frequency = <15000000>; 85724ba675SRob Herring }; 86724ba675SRob Herring}; 87724ba675SRob Herring 88724ba675SRob Herring&ecspi1 { 89724ba675SRob Herring pinctrl-names = "default"; 90724ba675SRob Herring pinctrl-0 = <&pinctrl_ecspi1>; 91724ba675SRob Herring cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>; 92724ba675SRob Herring status = "okay"; 93724ba675SRob Herring 94724ba675SRob Herring tpm@0 { 95724ba675SRob Herring compatible = "infineon,slb9670", "tcg,tpm_tis-spi"; 96724ba675SRob Herring reg = <0>; 97724ba675SRob Herring spi-max-frequency = <10000000>; 98724ba675SRob Herring }; 99724ba675SRob Herring}; 100724ba675SRob Herring 101724ba675SRob Herring&gpio2 { 102724ba675SRob Herring gpio-line-names = "buzzer", "", "", "", "", "", "", "", 103724ba675SRob Herring "", "", "", "", "", "", "", "", 104724ba675SRob Herring "", "", "", "", "", "", "", "", 105724ba675SRob Herring "", "", "", "", "", "", "", ""; 106724ba675SRob Herring}; 107724ba675SRob Herring 108724ba675SRob Herring&gpio4 { 109724ba675SRob Herring gpio-line-names = "", "", "", "", "", "", "", "in2", 110724ba675SRob Herring "prio2", "prio1", "aux", "", "", "", "", "", 111724ba675SRob Herring "", "", "", "", "", "", "", "", 112724ba675SRob Herring "", "", "", "", "", "", "", ""; 113724ba675SRob Herring}; 114724ba675SRob Herring 115724ba675SRob Herring&gpio6 { 116724ba675SRob Herring gpio-line-names = "", "", "", "", "", "", "", "", 117724ba675SRob Herring "", "", "", "", "", "", "", "in1", 118724ba675SRob Herring "", "", "", "", "", "", "", "", 119724ba675SRob Herring "", "", "", "", "", "", "", ""; 120724ba675SRob Herring}; 121724ba675SRob Herring 122724ba675SRob Herring&i2c1 { 123724ba675SRob Herring pinctrl-names = "default"; 124724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c1>; 125724ba675SRob Herring status = "okay"; 126724ba675SRob Herring 127724ba675SRob Herring temperature-sensor@49 { 128724ba675SRob Herring compatible = "ad,ad7414"; 129724ba675SRob Herring reg = <0x49>; 130724ba675SRob Herring }; 131724ba675SRob Herring 132724ba675SRob Herring rtc@51 { 133724ba675SRob Herring compatible = "nxp,pcf2127"; 134724ba675SRob Herring reg = <0x51>; 135724ba675SRob Herring }; 136724ba675SRob Herring}; 137724ba675SRob Herring 138724ba675SRob Herring&iomuxc { 139724ba675SRob Herring pinctrl-names = "default"; 140724ba675SRob Herring pinctrl-0 = <&pinctrl_hog>; 141724ba675SRob Herring 142*1a980586SMarek Vasut pinctrl_hog: hoggrp { 143724ba675SRob Herring fsl,pins = < 144724ba675SRob Herring MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x00000018 /* buzzer */ 145724ba675SRob Herring MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x00000018 /* OUT_1 */ 146724ba675SRob Herring MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x00000018 /* OUT_2 */ 147724ba675SRob Herring MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x00000018 /* OUT_3 */ 148724ba675SRob Herring MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x00000000 /* In1 */ 149724ba675SRob Herring MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x00000000 /* In2 */ 150724ba675SRob Herring MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x00000018 /* unused watchdog pin */ 151724ba675SRob Herring MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x00000018 /* unused watchdog pin */ 152724ba675SRob Herring 153724ba675SRob Herring >; 154724ba675SRob Herring }; 155724ba675SRob Herring 156724ba675SRob Herring pinctrl_ecspi1: ecspi1grp { 157724ba675SRob Herring fsl,pins = < 158724ba675SRob Herring MX6QDL_PAD_CSI0_DAT4__ECSPI1_SCLK 0x000100a0 159724ba675SRob Herring MX6QDL_PAD_CSI0_DAT5__ECSPI1_MOSI 0x000100a0 160724ba675SRob Herring MX6QDL_PAD_CSI0_DAT6__ECSPI1_MISO 0x000100a0 161724ba675SRob Herring MX6QDL_PAD_CSI0_DAT7__GPIO5_IO25 0x000100a0 162724ba675SRob Herring >; 163724ba675SRob Herring }; 164724ba675SRob Herring 165724ba675SRob Herring pinctrl_ecspi2: ecspi2grp { 166724ba675SRob Herring fsl,pins = < 167724ba675SRob Herring MX6QDL_PAD_DISP0_DAT19__ECSPI2_SCLK 0x000100b1 168724ba675SRob Herring MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x000100b1 169724ba675SRob Herring MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x000100b1 170724ba675SRob Herring MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x000100b1 171724ba675SRob Herring >; 172724ba675SRob Herring }; 173724ba675SRob Herring 174724ba675SRob Herring pinctrl_enet: enetgrp { 175724ba675SRob Herring fsl,pins = < 176724ba675SRob Herring MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 177724ba675SRob Herring MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x0001b098 178724ba675SRob Herring MX6QDL_PAD_ENET_MDC__ENET_MDC 0x0001b098 179724ba675SRob Herring MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x0001b098 180724ba675SRob Herring MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x0001b098 181724ba675SRob Herring MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x0001b098 182724ba675SRob Herring MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x0001b0b0 183724ba675SRob Herring MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x0001b0b0 184724ba675SRob Herring MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x0001b0b0 185724ba675SRob Herring MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x0001b0b0 186724ba675SRob Herring MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x00000018 187724ba675SRob Herring >; 188724ba675SRob Herring }; 189724ba675SRob Herring 190724ba675SRob Herring pinctrl_flexcan1: flexcan1grp { 191724ba675SRob Herring fsl,pins = < 192724ba675SRob Herring MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x0001b020 193724ba675SRob Herring MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x0001b0b0 194724ba675SRob Herring >; 195724ba675SRob Herring }; 196724ba675SRob Herring 197724ba675SRob Herring pinctrl_flexcan2: flexcan2grp { 198724ba675SRob Herring fsl,pins = < 199724ba675SRob Herring MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x0001b020 200724ba675SRob Herring MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x0001b0b0 201724ba675SRob Herring >; 202724ba675SRob Herring }; 203724ba675SRob Herring 204724ba675SRob Herring pinctrl_i2c1: i2c1grp { 205724ba675SRob Herring fsl,pins = < 206724ba675SRob Herring /* without SION i2c doesn't detect bus busy */ 207724ba675SRob Herring MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b820 208724ba675SRob Herring MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b820 209724ba675SRob Herring >; 210724ba675SRob Herring }; 211724ba675SRob Herring 212724ba675SRob Herring pinctrl_pcie: pciegrp { 213724ba675SRob Herring fsl,pins = < 214724ba675SRob Herring MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x00000018 215724ba675SRob Herring >; 216724ba675SRob Herring }; 217724ba675SRob Herring 218724ba675SRob Herring pinctrl_reg_usb_h1_vbus: reg_usb_h1_vbusgrp { 219724ba675SRob Herring fsl,pins = < 220724ba675SRob Herring MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x0001b0b0 221724ba675SRob Herring >; 222724ba675SRob Herring }; 223724ba675SRob Herring 224724ba675SRob Herring pinctrl_siox: sioxgrp { 225724ba675SRob Herring fsl,pins = < 226724ba675SRob Herring MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x0001b010 /* DIN */ 227724ba675SRob Herring MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x0001b010 /* DOUT */ 228724ba675SRob Herring MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x0001b010 /* DCLK */ 229724ba675SRob Herring MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x0001b010 /* DLD */ 230724ba675SRob Herring >; 231724ba675SRob Herring }; 232724ba675SRob Herring 233724ba675SRob Herring pinctrl_uart1_dte: uart1grp { 234724ba675SRob Herring fsl,pins = < 235724ba675SRob Herring MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x0001b010 236724ba675SRob Herring MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x0001b010 237724ba675SRob Herring MX6QDL_PAD_EIM_D19__UART1_RTS_B 0x0001b010 238724ba675SRob Herring MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x0001b010 239724ba675SRob Herring MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x0001b010 /* DCD */ 240724ba675SRob Herring MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x0001b010 /* DTR */ 241724ba675SRob Herring MX6QDL_PAD_EIM_D25__GPIO3_IO25 0x0001b010 /* DSR */ 242724ba675SRob Herring >; 243724ba675SRob Herring }; 244724ba675SRob Herring 245724ba675SRob Herring pinctrl_uart2_dte: uart2grp { 246724ba675SRob Herring fsl,pins = < 247724ba675SRob Herring MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x0001b010 248724ba675SRob Herring MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x0001b010 249724ba675SRob Herring MX6QDL_PAD_EIM_D28__UART2_RTS_B 0x0001b010 250724ba675SRob Herring MX6QDL_PAD_EIM_D29__UART2_CTS_B 0x0001b010 251724ba675SRob Herring MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x0001b010 /* DCD */ 252724ba675SRob Herring MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x0001b010 /* DTR */ 253724ba675SRob Herring MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x0001b010 /* DSR */ 254724ba675SRob Herring >; 255724ba675SRob Herring }; 256724ba675SRob Herring 257724ba675SRob Herring pinctrl_uart3_dce: uart3grp { 258724ba675SRob Herring fsl,pins = < 259724ba675SRob Herring MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x0001b010 260724ba675SRob Herring MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x0001b010 261724ba675SRob Herring >; 262724ba675SRob Herring }; 263724ba675SRob Herring 264724ba675SRob Herring pinctrl_uart4_dce: uart4grp { 265724ba675SRob Herring fsl,pins = < 266724ba675SRob Herring MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x0001b010 267724ba675SRob Herring MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x0001b010 268724ba675SRob Herring MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x0001b010 269724ba675SRob Herring >; 270724ba675SRob Herring }; 271724ba675SRob Herring 272724ba675SRob Herring pinctrl_uart5_dce: uart5grp { 273724ba675SRob Herring fsl,pins = < 274724ba675SRob Herring MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x0001b010 275724ba675SRob Herring MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x0001b010 276724ba675SRob Herring MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x0001b010 /* RTS */ 277724ba675SRob Herring >; 278724ba675SRob Herring }; 279724ba675SRob Herring 280724ba675SRob Herring pinctrl_usbh1: usbh1grp { 281724ba675SRob Herring fsl,pins = < 282724ba675SRob Herring MX6QDL_PAD_EIM_D30__USB_H1_OC 0x0001b0b0 283724ba675SRob Herring >; 284724ba675SRob Herring }; 285724ba675SRob Herring 286724ba675SRob Herring pinctrl_usdhc3: usdhc3grp { 287724ba675SRob Herring fsl,pins = < 288724ba675SRob Herring MX6QDL_PAD_SD3_CMD__SD3_CMD 0x00017059 289724ba675SRob Herring MX6QDL_PAD_SD3_CLK__SD3_CLK 0x00010059 290724ba675SRob Herring MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x00017059 291724ba675SRob Herring MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x00017059 292724ba675SRob Herring MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x00017059 293724ba675SRob Herring MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x00017059 294724ba675SRob Herring MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x00017059 295724ba675SRob Herring MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x00017059 296724ba675SRob Herring MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x00017059 297724ba675SRob Herring MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x00017059 298724ba675SRob Herring >; 299724ba675SRob Herring }; 300724ba675SRob Herring}; 301724ba675SRob Herring 302724ba675SRob Herring&fec { 303724ba675SRob Herring pinctrl-names = "default"; 304724ba675SRob Herring pinctrl-0 = <&pinctrl_enet>; 305724ba675SRob Herring phy-mode = "rmii"; 306724ba675SRob Herring phy-reset-gpios = <&gpio1 18 GPIO_ACTIVE_LOW>; 307724ba675SRob Herring phy-handle = <&phy>; 308724ba675SRob Herring status = "okay"; 309724ba675SRob Herring 310724ba675SRob Herring mdio { 311724ba675SRob Herring #address-cells = <1>; 312724ba675SRob Herring #size-cells = <0>; 313724ba675SRob Herring 314724ba675SRob Herring phy: ethernet-phy@1 { 315724ba675SRob Herring compatible = "ethernet-phy-ieee802.3-c22"; 316724ba675SRob Herring reg = <1>; 317724ba675SRob Herring }; 318724ba675SRob Herring }; 319724ba675SRob Herring}; 320724ba675SRob Herring 321724ba675SRob Herring&pcie { 322724ba675SRob Herring pinctrl-names = "default"; 323724ba675SRob Herring pinctrl-0 = <&pinctrl_pcie>; 324724ba675SRob Herring reset-gpio = <&gpio1 20 GPIO_ACTIVE_LOW>; 325724ba675SRob Herring status = "okay"; 326724ba675SRob Herring}; 327724ba675SRob Herring 328724ba675SRob Herring&uart1 { 329724ba675SRob Herring pinctrl-names = "default"; 330724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1_dte>; 331724ba675SRob Herring uart-has-rtscts; 332724ba675SRob Herring fsl,dte-mode; 333724ba675SRob Herring dcd-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>; 334724ba675SRob Herring dtr-gpios = <&gpio3 24 GPIO_ACTIVE_LOW>; 335724ba675SRob Herring dsr-gpios = <&gpio3 25 GPIO_ACTIVE_LOW>; 336724ba675SRob Herring status = "okay"; 337724ba675SRob Herring}; 338724ba675SRob Herring 339724ba675SRob Herring&uart2 { 340724ba675SRob Herring pinctrl-names = "default"; 341724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2_dte>; 342724ba675SRob Herring uart-has-rtscts; 343724ba675SRob Herring fsl,dte-mode; 344724ba675SRob Herring dcd-gpios = <&gpio2 1 GPIO_ACTIVE_LOW>; 345724ba675SRob Herring dtr-gpios = <&gpio7 13 GPIO_ACTIVE_LOW>; 346724ba675SRob Herring dsr-gpios = <&gpio6 16 GPIO_ACTIVE_LOW>; 347724ba675SRob Herring status = "okay"; 348724ba675SRob Herring}; 349724ba675SRob Herring 350724ba675SRob Herring&uart3 { 351724ba675SRob Herring pinctrl-names = "default"; 352724ba675SRob Herring pinctrl-0 = <&pinctrl_uart3_dce>; 353724ba675SRob Herring status = "okay"; 354724ba675SRob Herring}; 355724ba675SRob Herring 356724ba675SRob Herring&uart4 { 357724ba675SRob Herring pinctrl-names = "default"; 358724ba675SRob Herring pinctrl-0 = <&pinctrl_uart4_dce>; 359724ba675SRob Herring rts-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>; 360724ba675SRob Herring status = "okay"; 361724ba675SRob Herring}; 362724ba675SRob Herring 363724ba675SRob Herring&uart5 { 364724ba675SRob Herring pinctrl-names = "default"; 365724ba675SRob Herring pinctrl-0 = <&pinctrl_uart5_dce>; 366724ba675SRob Herring rts-gpios = <&gpio6 5 GPIO_ACTIVE_HIGH>; 367724ba675SRob Herring status = "okay"; 368724ba675SRob Herring}; 369724ba675SRob Herring 370724ba675SRob Herring&usbh1 { 371724ba675SRob Herring pinctrl-names = "default"; 372724ba675SRob Herring pinctrl-0 = <&pinctrl_usbh1>; 373724ba675SRob Herring vbus-supply = <®_usb_h1_vbus>; 374724ba675SRob Herring status = "okay"; 375724ba675SRob Herring}; 376724ba675SRob Herring 377724ba675SRob Herring&usbotg { 378724ba675SRob Herring dr_mode = "peripheral"; 379724ba675SRob Herring status = "okay"; 380724ba675SRob Herring}; 381724ba675SRob Herring 382724ba675SRob Herring&usdhc3 { 383724ba675SRob Herring pinctrl-names = "default"; 384724ba675SRob Herring pinctrl-0 = <&pinctrl_usdhc3>; 385724ba675SRob Herring bus-width = <8>; 386724ba675SRob Herring non-removable; 387724ba675SRob Herring status = "okay"; 388724ba675SRob Herring}; 389