1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0+ 2*724ba675SRob Herring// 3*724ba675SRob Herring// Copyright 2013 Greg Ungerer <gerg@uclinux.org> 4*724ba675SRob Herring// Copyright 2011 Freescale Semiconductor, Inc. 5*724ba675SRob Herring// Copyright 2011 Linaro Ltd. 6*724ba675SRob Herring 7*724ba675SRob Herring#include "imx50-pinfunc.h" 8*724ba675SRob Herring#include <dt-bindings/gpio/gpio.h> 9*724ba675SRob Herring#include <dt-bindings/clock/imx5-clock.h> 10*724ba675SRob Herring 11*724ba675SRob Herring/ { 12*724ba675SRob Herring #address-cells = <1>; 13*724ba675SRob Herring #size-cells = <1>; 14*724ba675SRob Herring /* 15*724ba675SRob Herring * The decompressor and also some bootloaders rely on a 16*724ba675SRob Herring * pre-existing /chosen node to be available to insert the 17*724ba675SRob Herring * command line and merge other ATAGS info. 18*724ba675SRob Herring */ 19*724ba675SRob Herring chosen {}; 20*724ba675SRob Herring 21*724ba675SRob Herring aliases { 22*724ba675SRob Herring ethernet0 = &fec; 23*724ba675SRob Herring gpio0 = &gpio1; 24*724ba675SRob Herring gpio1 = &gpio2; 25*724ba675SRob Herring gpio2 = &gpio3; 26*724ba675SRob Herring gpio3 = &gpio4; 27*724ba675SRob Herring gpio4 = &gpio5; 28*724ba675SRob Herring gpio5 = &gpio6; 29*724ba675SRob Herring i2c0 = &i2c1; 30*724ba675SRob Herring i2c1 = &i2c2; 31*724ba675SRob Herring i2c2 = &i2c3; 32*724ba675SRob Herring mmc0 = &esdhc1; 33*724ba675SRob Herring mmc1 = &esdhc2; 34*724ba675SRob Herring mmc2 = &esdhc3; 35*724ba675SRob Herring mmc3 = &esdhc4; 36*724ba675SRob Herring serial0 = &uart1; 37*724ba675SRob Herring serial1 = &uart2; 38*724ba675SRob Herring serial2 = &uart3; 39*724ba675SRob Herring serial3 = &uart4; 40*724ba675SRob Herring serial4 = &uart5; 41*724ba675SRob Herring spi0 = &ecspi1; 42*724ba675SRob Herring spi1 = &ecspi2; 43*724ba675SRob Herring spi2 = &cspi; 44*724ba675SRob Herring }; 45*724ba675SRob Herring 46*724ba675SRob Herring cpus { 47*724ba675SRob Herring #address-cells = <1>; 48*724ba675SRob Herring #size-cells = <0>; 49*724ba675SRob Herring cpu@0 { 50*724ba675SRob Herring device_type = "cpu"; 51*724ba675SRob Herring compatible = "arm,cortex-a8"; 52*724ba675SRob Herring reg = <0x0>; 53*724ba675SRob Herring }; 54*724ba675SRob Herring }; 55*724ba675SRob Herring 56*724ba675SRob Herring tzic: tz-interrupt-controller@fffc000 { 57*724ba675SRob Herring compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic"; 58*724ba675SRob Herring interrupt-controller; 59*724ba675SRob Herring #interrupt-cells = <1>; 60*724ba675SRob Herring reg = <0x0fffc000 0x4000>; 61*724ba675SRob Herring }; 62*724ba675SRob Herring 63*724ba675SRob Herring clocks { 64*724ba675SRob Herring ckil { 65*724ba675SRob Herring compatible = "fixed-clock"; 66*724ba675SRob Herring #clock-cells = <0>; 67*724ba675SRob Herring clock-frequency = <32768>; 68*724ba675SRob Herring }; 69*724ba675SRob Herring 70*724ba675SRob Herring ckih1 { 71*724ba675SRob Herring compatible = "fixed-clock"; 72*724ba675SRob Herring #clock-cells = <0>; 73*724ba675SRob Herring clock-frequency = <22579200>; 74*724ba675SRob Herring }; 75*724ba675SRob Herring 76*724ba675SRob Herring ckih2 { 77*724ba675SRob Herring compatible = "fixed-clock"; 78*724ba675SRob Herring #clock-cells = <0>; 79*724ba675SRob Herring clock-frequency = <0>; 80*724ba675SRob Herring }; 81*724ba675SRob Herring 82*724ba675SRob Herring osc { 83*724ba675SRob Herring compatible = "fixed-clock"; 84*724ba675SRob Herring #clock-cells = <0>; 85*724ba675SRob Herring clock-frequency = <24000000>; 86*724ba675SRob Herring }; 87*724ba675SRob Herring }; 88*724ba675SRob Herring 89*724ba675SRob Herring usbphy0: usbphy-0 { 90*724ba675SRob Herring compatible = "usb-nop-xceiv"; 91*724ba675SRob Herring clocks = <&clks IMX5_CLK_USB_PHY1_GATE>; 92*724ba675SRob Herring clock-names = "main_clk"; 93*724ba675SRob Herring #phy-cells = <0>; 94*724ba675SRob Herring status = "okay"; 95*724ba675SRob Herring }; 96*724ba675SRob Herring 97*724ba675SRob Herring soc: soc { 98*724ba675SRob Herring #address-cells = <1>; 99*724ba675SRob Herring #size-cells = <1>; 100*724ba675SRob Herring compatible = "simple-bus"; 101*724ba675SRob Herring interrupt-parent = <&tzic>; 102*724ba675SRob Herring ranges; 103*724ba675SRob Herring 104*724ba675SRob Herring aips1: bus@50000000 { /* AIPS1 */ 105*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 106*724ba675SRob Herring #address-cells = <1>; 107*724ba675SRob Herring #size-cells = <1>; 108*724ba675SRob Herring reg = <0x50000000 0x10000000>; 109*724ba675SRob Herring ranges; 110*724ba675SRob Herring 111*724ba675SRob Herring spba-bus@50000000 { 112*724ba675SRob Herring compatible = "fsl,spba-bus", "simple-bus"; 113*724ba675SRob Herring #address-cells = <1>; 114*724ba675SRob Herring #size-cells = <1>; 115*724ba675SRob Herring reg = <0x50000000 0x40000>; 116*724ba675SRob Herring ranges; 117*724ba675SRob Herring 118*724ba675SRob Herring esdhc1: mmc@50004000 { 119*724ba675SRob Herring compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc"; 120*724ba675SRob Herring reg = <0x50004000 0x4000>; 121*724ba675SRob Herring interrupts = <1>; 122*724ba675SRob Herring clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>, 123*724ba675SRob Herring <&clks IMX5_CLK_DUMMY>, 124*724ba675SRob Herring <&clks IMX5_CLK_ESDHC1_PER_GATE>; 125*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 126*724ba675SRob Herring bus-width = <4>; 127*724ba675SRob Herring status = "disabled"; 128*724ba675SRob Herring }; 129*724ba675SRob Herring 130*724ba675SRob Herring esdhc2: mmc@50008000 { 131*724ba675SRob Herring compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc"; 132*724ba675SRob Herring reg = <0x50008000 0x4000>; 133*724ba675SRob Herring interrupts = <2>; 134*724ba675SRob Herring clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>, 135*724ba675SRob Herring <&clks IMX5_CLK_DUMMY>, 136*724ba675SRob Herring <&clks IMX5_CLK_ESDHC2_PER_GATE>; 137*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 138*724ba675SRob Herring bus-width = <4>; 139*724ba675SRob Herring status = "disabled"; 140*724ba675SRob Herring }; 141*724ba675SRob Herring 142*724ba675SRob Herring uart3: serial@5000c000 { 143*724ba675SRob Herring compatible = "fsl,imx50-uart", "fsl,imx21-uart"; 144*724ba675SRob Herring reg = <0x5000c000 0x4000>; 145*724ba675SRob Herring interrupts = <33>; 146*724ba675SRob Herring clocks = <&clks IMX5_CLK_UART3_IPG_GATE>, 147*724ba675SRob Herring <&clks IMX5_CLK_UART3_PER_GATE>; 148*724ba675SRob Herring clock-names = "ipg", "per"; 149*724ba675SRob Herring status = "disabled"; 150*724ba675SRob Herring }; 151*724ba675SRob Herring 152*724ba675SRob Herring ecspi1: spi@50010000 { 153*724ba675SRob Herring #address-cells = <1>; 154*724ba675SRob Herring #size-cells = <0>; 155*724ba675SRob Herring compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi"; 156*724ba675SRob Herring reg = <0x50010000 0x4000>; 157*724ba675SRob Herring interrupts = <36>; 158*724ba675SRob Herring clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>, 159*724ba675SRob Herring <&clks IMX5_CLK_ECSPI1_PER_GATE>; 160*724ba675SRob Herring clock-names = "ipg", "per"; 161*724ba675SRob Herring status = "disabled"; 162*724ba675SRob Herring }; 163*724ba675SRob Herring 164*724ba675SRob Herring ssi2: ssi@50014000 { 165*724ba675SRob Herring #sound-dai-cells = <0>; 166*724ba675SRob Herring compatible = "fsl,imx50-ssi", 167*724ba675SRob Herring "fsl,imx51-ssi", 168*724ba675SRob Herring "fsl,imx21-ssi"; 169*724ba675SRob Herring reg = <0x50014000 0x4000>; 170*724ba675SRob Herring interrupts = <30>; 171*724ba675SRob Herring clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>; 172*724ba675SRob Herring dmas = <&sdma 24 1 0>, 173*724ba675SRob Herring <&sdma 25 1 0>; 174*724ba675SRob Herring dma-names = "rx", "tx"; 175*724ba675SRob Herring fsl,fifo-depth = <15>; 176*724ba675SRob Herring status = "disabled"; 177*724ba675SRob Herring }; 178*724ba675SRob Herring 179*724ba675SRob Herring esdhc3: mmc@50020000 { 180*724ba675SRob Herring compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc"; 181*724ba675SRob Herring reg = <0x50020000 0x4000>; 182*724ba675SRob Herring interrupts = <3>; 183*724ba675SRob Herring clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>, 184*724ba675SRob Herring <&clks IMX5_CLK_DUMMY>, 185*724ba675SRob Herring <&clks IMX5_CLK_ESDHC3_PER_GATE>; 186*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 187*724ba675SRob Herring bus-width = <4>; 188*724ba675SRob Herring status = "disabled"; 189*724ba675SRob Herring }; 190*724ba675SRob Herring 191*724ba675SRob Herring esdhc4: mmc@50024000 { 192*724ba675SRob Herring compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc"; 193*724ba675SRob Herring reg = <0x50024000 0x4000>; 194*724ba675SRob Herring interrupts = <4>; 195*724ba675SRob Herring clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>, 196*724ba675SRob Herring <&clks IMX5_CLK_DUMMY>, 197*724ba675SRob Herring <&clks IMX5_CLK_ESDHC4_PER_GATE>; 198*724ba675SRob Herring clock-names = "ipg", "ahb", "per"; 199*724ba675SRob Herring bus-width = <4>; 200*724ba675SRob Herring status = "disabled"; 201*724ba675SRob Herring }; 202*724ba675SRob Herring }; 203*724ba675SRob Herring 204*724ba675SRob Herring usbotg: usb@53f80000 { 205*724ba675SRob Herring compatible = "fsl,imx50-usb", "fsl,imx27-usb"; 206*724ba675SRob Herring reg = <0x53f80000 0x0200>; 207*724ba675SRob Herring interrupts = <18>; 208*724ba675SRob Herring clocks = <&clks IMX5_CLK_USBOH3_GATE>; 209*724ba675SRob Herring fsl,usbphy = <&usbphy0>; 210*724ba675SRob Herring status = "disabled"; 211*724ba675SRob Herring }; 212*724ba675SRob Herring 213*724ba675SRob Herring usbh1: usb@53f80200 { 214*724ba675SRob Herring compatible = "fsl,imx50-usb", "fsl,imx27-usb"; 215*724ba675SRob Herring reg = <0x53f80200 0x0200>; 216*724ba675SRob Herring interrupts = <14>; 217*724ba675SRob Herring clocks = <&clks IMX5_CLK_USB_PHY2_GATE>; 218*724ba675SRob Herring dr_mode = "host"; 219*724ba675SRob Herring status = "disabled"; 220*724ba675SRob Herring }; 221*724ba675SRob Herring 222*724ba675SRob Herring gpio1: gpio@53f84000 { 223*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 224*724ba675SRob Herring reg = <0x53f84000 0x4000>; 225*724ba675SRob Herring interrupts = <50 51>; 226*724ba675SRob Herring gpio-controller; 227*724ba675SRob Herring #gpio-cells = <2>; 228*724ba675SRob Herring interrupt-controller; 229*724ba675SRob Herring #interrupt-cells = <2>; 230*724ba675SRob Herring gpio-ranges = <&iomuxc 0 151 28>; 231*724ba675SRob Herring }; 232*724ba675SRob Herring 233*724ba675SRob Herring gpio2: gpio@53f88000 { 234*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 235*724ba675SRob Herring reg = <0x53f88000 0x4000>; 236*724ba675SRob Herring interrupts = <52 53>; 237*724ba675SRob Herring gpio-controller; 238*724ba675SRob Herring #gpio-cells = <2>; 239*724ba675SRob Herring interrupt-controller; 240*724ba675SRob Herring #interrupt-cells = <2>; 241*724ba675SRob Herring gpio-ranges = <&iomuxc 0 75 8>, <&iomuxc 8 100 8>, 242*724ba675SRob Herring <&iomuxc 16 83 1>, <&iomuxc 17 85 1>, 243*724ba675SRob Herring <&iomuxc 18 87 1>, <&iomuxc 19 84 1>, 244*724ba675SRob Herring <&iomuxc 20 88 1>, <&iomuxc 21 86 1>; 245*724ba675SRob Herring }; 246*724ba675SRob Herring 247*724ba675SRob Herring gpio3: gpio@53f8c000 { 248*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 249*724ba675SRob Herring reg = <0x53f8c000 0x4000>; 250*724ba675SRob Herring interrupts = <54 55>; 251*724ba675SRob Herring gpio-controller; 252*724ba675SRob Herring #gpio-cells = <2>; 253*724ba675SRob Herring interrupt-controller; 254*724ba675SRob Herring #interrupt-cells = <2>; 255*724ba675SRob Herring gpio-ranges = <&iomuxc 0 108 32>; 256*724ba675SRob Herring }; 257*724ba675SRob Herring 258*724ba675SRob Herring gpio4: gpio@53f90000 { 259*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 260*724ba675SRob Herring reg = <0x53f90000 0x4000>; 261*724ba675SRob Herring interrupts = <56 57>; 262*724ba675SRob Herring gpio-controller; 263*724ba675SRob Herring #gpio-cells = <2>; 264*724ba675SRob Herring interrupt-controller; 265*724ba675SRob Herring #interrupt-cells = <2>; 266*724ba675SRob Herring gpio-ranges = <&iomuxc 0 8 8>, <&iomuxc 8 45 12>, 267*724ba675SRob Herring <&iomuxc 20 140 11>; 268*724ba675SRob Herring }; 269*724ba675SRob Herring 270*724ba675SRob Herring wdog1: watchdog@53f98000 { 271*724ba675SRob Herring compatible = "fsl,imx50-wdt", "fsl,imx21-wdt"; 272*724ba675SRob Herring reg = <0x53f98000 0x4000>; 273*724ba675SRob Herring interrupts = <58>; 274*724ba675SRob Herring clocks = <&clks IMX5_CLK_DUMMY>; 275*724ba675SRob Herring }; 276*724ba675SRob Herring 277*724ba675SRob Herring gpt: timer@53fa0000 { 278*724ba675SRob Herring compatible = "fsl,imx50-gpt", "fsl,imx31-gpt"; 279*724ba675SRob Herring reg = <0x53fa0000 0x4000>; 280*724ba675SRob Herring interrupts = <39>; 281*724ba675SRob Herring clocks = <&clks IMX5_CLK_GPT_IPG_GATE>, 282*724ba675SRob Herring <&clks IMX5_CLK_GPT_HF_GATE>; 283*724ba675SRob Herring clock-names = "ipg", "per"; 284*724ba675SRob Herring }; 285*724ba675SRob Herring 286*724ba675SRob Herring iomuxc: iomuxc@53fa8000 { 287*724ba675SRob Herring compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc"; 288*724ba675SRob Herring reg = <0x53fa8000 0x4000>; 289*724ba675SRob Herring }; 290*724ba675SRob Herring 291*724ba675SRob Herring pwm1: pwm@53fb4000 { 292*724ba675SRob Herring #pwm-cells = <3>; 293*724ba675SRob Herring compatible = "fsl,imx50-pwm", "fsl,imx27-pwm"; 294*724ba675SRob Herring reg = <0x53fb4000 0x4000>; 295*724ba675SRob Herring clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>, 296*724ba675SRob Herring <&clks IMX5_CLK_PWM1_HF_GATE>; 297*724ba675SRob Herring clock-names = "ipg", "per"; 298*724ba675SRob Herring interrupts = <61>; 299*724ba675SRob Herring }; 300*724ba675SRob Herring 301*724ba675SRob Herring pwm2: pwm@53fb8000 { 302*724ba675SRob Herring #pwm-cells = <3>; 303*724ba675SRob Herring compatible = "fsl,imx50-pwm", "fsl,imx27-pwm"; 304*724ba675SRob Herring reg = <0x53fb8000 0x4000>; 305*724ba675SRob Herring clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>, 306*724ba675SRob Herring <&clks IMX5_CLK_PWM2_HF_GATE>; 307*724ba675SRob Herring clock-names = "ipg", "per"; 308*724ba675SRob Herring interrupts = <94>; 309*724ba675SRob Herring }; 310*724ba675SRob Herring 311*724ba675SRob Herring uart1: serial@53fbc000 { 312*724ba675SRob Herring compatible = "fsl,imx50-uart", "fsl,imx21-uart"; 313*724ba675SRob Herring reg = <0x53fbc000 0x4000>; 314*724ba675SRob Herring interrupts = <31>; 315*724ba675SRob Herring clocks = <&clks IMX5_CLK_UART1_IPG_GATE>, 316*724ba675SRob Herring <&clks IMX5_CLK_UART1_PER_GATE>; 317*724ba675SRob Herring clock-names = "ipg", "per"; 318*724ba675SRob Herring status = "disabled"; 319*724ba675SRob Herring }; 320*724ba675SRob Herring 321*724ba675SRob Herring uart2: serial@53fc0000 { 322*724ba675SRob Herring compatible = "fsl,imx50-uart", "fsl,imx21-uart"; 323*724ba675SRob Herring reg = <0x53fc0000 0x4000>; 324*724ba675SRob Herring interrupts = <32>; 325*724ba675SRob Herring clocks = <&clks IMX5_CLK_UART2_IPG_GATE>, 326*724ba675SRob Herring <&clks IMX5_CLK_UART2_PER_GATE>; 327*724ba675SRob Herring clock-names = "ipg", "per"; 328*724ba675SRob Herring status = "disabled"; 329*724ba675SRob Herring }; 330*724ba675SRob Herring 331*724ba675SRob Herring src: reset-controller@53fd0000 { 332*724ba675SRob Herring compatible = "fsl,imx50-src", "fsl,imx51-src"; 333*724ba675SRob Herring reg = <0x53fd0000 0x4000>; 334*724ba675SRob Herring interrupts = <75>; 335*724ba675SRob Herring #reset-cells = <1>; 336*724ba675SRob Herring }; 337*724ba675SRob Herring 338*724ba675SRob Herring clks: ccm@53fd4000{ 339*724ba675SRob Herring compatible = "fsl,imx50-ccm"; 340*724ba675SRob Herring reg = <0x53fd4000 0x4000>; 341*724ba675SRob Herring interrupts = <0 71 0x04 0 72 0x04>; 342*724ba675SRob Herring #clock-cells = <1>; 343*724ba675SRob Herring }; 344*724ba675SRob Herring 345*724ba675SRob Herring gpio5: gpio@53fdc000 { 346*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 347*724ba675SRob Herring reg = <0x53fdc000 0x4000>; 348*724ba675SRob Herring interrupts = <103 104>; 349*724ba675SRob Herring gpio-controller; 350*724ba675SRob Herring #gpio-cells = <2>; 351*724ba675SRob Herring interrupt-controller; 352*724ba675SRob Herring #interrupt-cells = <2>; 353*724ba675SRob Herring gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>; 354*724ba675SRob Herring }; 355*724ba675SRob Herring 356*724ba675SRob Herring gpio6: gpio@53fe0000 { 357*724ba675SRob Herring compatible = "fsl,imx50-gpio", "fsl,imx35-gpio"; 358*724ba675SRob Herring reg = <0x53fe0000 0x4000>; 359*724ba675SRob Herring interrupts = <105 106>; 360*724ba675SRob Herring gpio-controller; 361*724ba675SRob Herring #gpio-cells = <2>; 362*724ba675SRob Herring interrupt-controller; 363*724ba675SRob Herring #interrupt-cells = <2>; 364*724ba675SRob Herring gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>; 365*724ba675SRob Herring }; 366*724ba675SRob Herring 367*724ba675SRob Herring i2c3: i2c@53fec000 { 368*724ba675SRob Herring #address-cells = <1>; 369*724ba675SRob Herring #size-cells = <0>; 370*724ba675SRob Herring compatible = "fsl,imx50-i2c", "fsl,imx21-i2c"; 371*724ba675SRob Herring reg = <0x53fec000 0x4000>; 372*724ba675SRob Herring interrupts = <64>; 373*724ba675SRob Herring clocks = <&clks IMX5_CLK_I2C3_GATE>; 374*724ba675SRob Herring status = "disabled"; 375*724ba675SRob Herring }; 376*724ba675SRob Herring 377*724ba675SRob Herring uart4: serial@53ff0000 { 378*724ba675SRob Herring compatible = "fsl,imx50-uart", "fsl,imx21-uart"; 379*724ba675SRob Herring reg = <0x53ff0000 0x4000>; 380*724ba675SRob Herring interrupts = <13>; 381*724ba675SRob Herring clocks = <&clks IMX5_CLK_UART4_IPG_GATE>, 382*724ba675SRob Herring <&clks IMX5_CLK_UART4_PER_GATE>; 383*724ba675SRob Herring clock-names = "ipg", "per"; 384*724ba675SRob Herring status = "disabled"; 385*724ba675SRob Herring }; 386*724ba675SRob Herring }; 387*724ba675SRob Herring 388*724ba675SRob Herring aips2: bus@60000000 { /* AIPS2 */ 389*724ba675SRob Herring compatible = "fsl,aips-bus", "simple-bus"; 390*724ba675SRob Herring #address-cells = <1>; 391*724ba675SRob Herring #size-cells = <1>; 392*724ba675SRob Herring reg = <0x60000000 0x10000000>; 393*724ba675SRob Herring ranges; 394*724ba675SRob Herring 395*724ba675SRob Herring uart5: serial@63f90000 { 396*724ba675SRob Herring compatible = "fsl,imx50-uart", "fsl,imx21-uart"; 397*724ba675SRob Herring reg = <0x63f90000 0x4000>; 398*724ba675SRob Herring interrupts = <86>; 399*724ba675SRob Herring clocks = <&clks IMX5_CLK_UART5_IPG_GATE>, 400*724ba675SRob Herring <&clks IMX5_CLK_UART5_PER_GATE>; 401*724ba675SRob Herring clock-names = "ipg", "per"; 402*724ba675SRob Herring status = "disabled"; 403*724ba675SRob Herring }; 404*724ba675SRob Herring 405*724ba675SRob Herring owire: owire@63fa4000 { 406*724ba675SRob Herring compatible = "fsl,imx50-owire", "fsl,imx21-owire"; 407*724ba675SRob Herring reg = <0x63fa4000 0x4000>; 408*724ba675SRob Herring clocks = <&clks IMX5_CLK_OWIRE_GATE>; 409*724ba675SRob Herring status = "disabled"; 410*724ba675SRob Herring }; 411*724ba675SRob Herring 412*724ba675SRob Herring ecspi2: spi@63fac000 { 413*724ba675SRob Herring #address-cells = <1>; 414*724ba675SRob Herring #size-cells = <0>; 415*724ba675SRob Herring compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi"; 416*724ba675SRob Herring reg = <0x63fac000 0x4000>; 417*724ba675SRob Herring interrupts = <37>; 418*724ba675SRob Herring clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>, 419*724ba675SRob Herring <&clks IMX5_CLK_ECSPI2_PER_GATE>; 420*724ba675SRob Herring clock-names = "ipg", "per"; 421*724ba675SRob Herring status = "disabled"; 422*724ba675SRob Herring }; 423*724ba675SRob Herring 424*724ba675SRob Herring sdma: dma-controller@63fb0000 { 425*724ba675SRob Herring compatible = "fsl,imx50-sdma", "fsl,imx35-sdma"; 426*724ba675SRob Herring reg = <0x63fb0000 0x4000>; 427*724ba675SRob Herring interrupts = <6>; 428*724ba675SRob Herring clocks = <&clks IMX5_CLK_SDMA_GATE>, 429*724ba675SRob Herring <&clks IMX5_CLK_AHB>; 430*724ba675SRob Herring clock-names = "ipg", "ahb"; 431*724ba675SRob Herring #dma-cells = <3>; 432*724ba675SRob Herring fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin"; 433*724ba675SRob Herring }; 434*724ba675SRob Herring 435*724ba675SRob Herring cspi: spi@63fc0000 { 436*724ba675SRob Herring #address-cells = <1>; 437*724ba675SRob Herring #size-cells = <0>; 438*724ba675SRob Herring compatible = "fsl,imx50-cspi", "fsl,imx35-cspi"; 439*724ba675SRob Herring reg = <0x63fc0000 0x4000>; 440*724ba675SRob Herring interrupts = <38>; 441*724ba675SRob Herring clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>, 442*724ba675SRob Herring <&clks IMX5_CLK_CSPI_IPG_GATE>; 443*724ba675SRob Herring clock-names = "ipg", "per"; 444*724ba675SRob Herring status = "disabled"; 445*724ba675SRob Herring }; 446*724ba675SRob Herring 447*724ba675SRob Herring i2c2: i2c@63fc4000 { 448*724ba675SRob Herring #address-cells = <1>; 449*724ba675SRob Herring #size-cells = <0>; 450*724ba675SRob Herring compatible = "fsl,imx50-i2c", "fsl,imx21-i2c"; 451*724ba675SRob Herring reg = <0x63fc4000 0x4000>; 452*724ba675SRob Herring interrupts = <63>; 453*724ba675SRob Herring clocks = <&clks IMX5_CLK_I2C2_GATE>; 454*724ba675SRob Herring status = "disabled"; 455*724ba675SRob Herring }; 456*724ba675SRob Herring 457*724ba675SRob Herring i2c1: i2c@63fc8000 { 458*724ba675SRob Herring #address-cells = <1>; 459*724ba675SRob Herring #size-cells = <0>; 460*724ba675SRob Herring compatible = "fsl,imx50-i2c", "fsl,imx21-i2c"; 461*724ba675SRob Herring reg = <0x63fc8000 0x4000>; 462*724ba675SRob Herring interrupts = <62>; 463*724ba675SRob Herring clocks = <&clks IMX5_CLK_I2C1_GATE>; 464*724ba675SRob Herring status = "disabled"; 465*724ba675SRob Herring }; 466*724ba675SRob Herring 467*724ba675SRob Herring ssi1: ssi@63fcc000 { 468*724ba675SRob Herring #sound-dai-cells = <0>; 469*724ba675SRob Herring compatible = "fsl,imx50-ssi", "fsl,imx51-ssi", 470*724ba675SRob Herring "fsl,imx21-ssi"; 471*724ba675SRob Herring reg = <0x63fcc000 0x4000>; 472*724ba675SRob Herring interrupts = <29>; 473*724ba675SRob Herring clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>; 474*724ba675SRob Herring dmas = <&sdma 28 0 0>, 475*724ba675SRob Herring <&sdma 29 0 0>; 476*724ba675SRob Herring dma-names = "rx", "tx"; 477*724ba675SRob Herring fsl,fifo-depth = <15>; 478*724ba675SRob Herring status = "disabled"; 479*724ba675SRob Herring }; 480*724ba675SRob Herring 481*724ba675SRob Herring audmux: audmux@63fd0000 { 482*724ba675SRob Herring compatible = "fsl,imx50-audmux", "fsl,imx31-audmux"; 483*724ba675SRob Herring reg = <0x63fd0000 0x4000>; 484*724ba675SRob Herring status = "disabled"; 485*724ba675SRob Herring }; 486*724ba675SRob Herring 487*724ba675SRob Herring fec: ethernet@63fec000 { 488*724ba675SRob Herring compatible = "fsl,imx53-fec", "fsl,imx25-fec"; 489*724ba675SRob Herring reg = <0x63fec000 0x4000>; 490*724ba675SRob Herring interrupts = <87>; 491*724ba675SRob Herring clocks = <&clks IMX5_CLK_FEC_GATE>, 492*724ba675SRob Herring <&clks IMX5_CLK_FEC_GATE>, 493*724ba675SRob Herring <&clks IMX5_CLK_FEC_GATE>; 494*724ba675SRob Herring clock-names = "ipg", "ahb", "ptp"; 495*724ba675SRob Herring status = "disabled"; 496*724ba675SRob Herring }; 497*724ba675SRob Herring }; 498*724ba675SRob Herring }; 499*724ba675SRob Herring}; 500