xref: /linux/scripts/dtc/include-prefixes/arm/nxp/imx/imx27-eukrea-cpuimx27.dtsi (revision 724ba6751532055db75992fc6ae21c3e322e94a7)
1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru>
4*724ba675SRob Herring */
5*724ba675SRob Herring
6*724ba675SRob Herring/dts-v1/;
7*724ba675SRob Herring#include "imx27.dtsi"
8*724ba675SRob Herring
9*724ba675SRob Herring/ {
10*724ba675SRob Herring	model = "Eukrea CPUIMX27";
11*724ba675SRob Herring	compatible = "eukrea,cpuimx27", "fsl,imx27";
12*724ba675SRob Herring
13*724ba675SRob Herring	memory@a0000000 {
14*724ba675SRob Herring		device_type = "memory";
15*724ba675SRob Herring		reg = <0xa0000000 0x04000000>;
16*724ba675SRob Herring	};
17*724ba675SRob Herring
18*724ba675SRob Herring	clk14745600: clk-uart {
19*724ba675SRob Herring		compatible = "fixed-clock";
20*724ba675SRob Herring		#clock-cells = <0>;
21*724ba675SRob Herring		clock-frequency = <14745600>;
22*724ba675SRob Herring	};
23*724ba675SRob Herring};
24*724ba675SRob Herring
25*724ba675SRob Herring&fec {
26*724ba675SRob Herring	pinctrl-names = "default";
27*724ba675SRob Herring	pinctrl-0 = <&pinctrl_fec>;
28*724ba675SRob Herring	status = "okay";
29*724ba675SRob Herring};
30*724ba675SRob Herring
31*724ba675SRob Herring&i2c1 {
32*724ba675SRob Herring	pinctrl-names = "default";
33*724ba675SRob Herring	pinctrl-0 = <&pinctrl_i2c1>;
34*724ba675SRob Herring	status = "okay";
35*724ba675SRob Herring
36*724ba675SRob Herring	pcf8563@51 {
37*724ba675SRob Herring		compatible = "nxp,pcf8563";
38*724ba675SRob Herring		reg = <0x51>;
39*724ba675SRob Herring	};
40*724ba675SRob Herring};
41*724ba675SRob Herring
42*724ba675SRob Herring&nfc {
43*724ba675SRob Herring	pinctrl-names = "default";
44*724ba675SRob Herring	pinctrl-0 = <&pinctrl_nfc>;
45*724ba675SRob Herring	nand-bus-width = <8>;
46*724ba675SRob Herring	nand-ecc-mode = "hw";
47*724ba675SRob Herring	nand-on-flash-bbt;
48*724ba675SRob Herring	status = "okay";
49*724ba675SRob Herring};
50*724ba675SRob Herring
51*724ba675SRob Herring&owire {
52*724ba675SRob Herring	pinctrl-names = "default";
53*724ba675SRob Herring	pinctrl-0 = <&pinctrl_owire>;
54*724ba675SRob Herring	status = "okay";
55*724ba675SRob Herring};
56*724ba675SRob Herring
57*724ba675SRob Herring&sdhci2 {
58*724ba675SRob Herring	pinctrl-names = "default";
59*724ba675SRob Herring	pinctrl-0 = <&pinctrl_sdhc2>;
60*724ba675SRob Herring	bus-width = <4>;
61*724ba675SRob Herring	non-removable;
62*724ba675SRob Herring	status = "okay";
63*724ba675SRob Herring};
64*724ba675SRob Herring
65*724ba675SRob Herring&uart4 {
66*724ba675SRob Herring	pinctrl-names = "default";
67*724ba675SRob Herring	pinctrl-0 = <&pinctrl_uart4>;
68*724ba675SRob Herring	uart-has-rtscts;
69*724ba675SRob Herring	status = "okay";
70*724ba675SRob Herring};
71*724ba675SRob Herring
72*724ba675SRob Herring&usbh2 {
73*724ba675SRob Herring	pinctrl-names = "default";
74*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbh2>;
75*724ba675SRob Herring	dr_mode = "host";
76*724ba675SRob Herring	phy_type = "ulpi";
77*724ba675SRob Herring	disable-over-current;
78*724ba675SRob Herring	status = "okay";
79*724ba675SRob Herring};
80*724ba675SRob Herring
81*724ba675SRob Herring&usbotg {
82*724ba675SRob Herring	pinctrl-names = "default";
83*724ba675SRob Herring	pinctrl-0 = <&pinctrl_usbotg>;
84*724ba675SRob Herring	dr_mode = "otg";
85*724ba675SRob Herring	phy_type = "ulpi";
86*724ba675SRob Herring	disable-over-current;
87*724ba675SRob Herring	status = "okay";
88*724ba675SRob Herring};
89*724ba675SRob Herring
90*724ba675SRob Herring&weim {
91*724ba675SRob Herring	status = "okay";
92*724ba675SRob Herring
93*724ba675SRob Herring	nor: nor@0,0 {
94*724ba675SRob Herring		#address-cells = <1>;
95*724ba675SRob Herring		#size-cells = <1>;
96*724ba675SRob Herring		compatible = "cfi-flash";
97*724ba675SRob Herring		reg = <0 0x00000000 0x04000000>;
98*724ba675SRob Herring		bank-width = <2>;
99*724ba675SRob Herring		linux,mtd-name = "physmap-flash.0";
100*724ba675SRob Herring		fsl,weim-cs-timing = <0x00008f03 0xa0330d01 0x002208c0>;
101*724ba675SRob Herring	};
102*724ba675SRob Herring
103*724ba675SRob Herring	uart8250@3,200000 {
104*724ba675SRob Herring		pinctrl-names = "default";
105*724ba675SRob Herring		pinctrl-0 = <&pinctrl_uart8250_1>;
106*724ba675SRob Herring		compatible = "ns8250";
107*724ba675SRob Herring		clocks = <&clk14745600>;
108*724ba675SRob Herring		fsl,weim-cs-timing = <0x0000d603 0x0d1d0d01 0x00d20000>;
109*724ba675SRob Herring		interrupts = <&gpio2 23 IRQ_TYPE_LEVEL_LOW>;
110*724ba675SRob Herring		reg = <3 0x200000 0x1000>;
111*724ba675SRob Herring		reg-shift = <1>;
112*724ba675SRob Herring		reg-io-width = <1>;
113*724ba675SRob Herring		no-loopback-test;
114*724ba675SRob Herring	};
115*724ba675SRob Herring
116*724ba675SRob Herring	uart8250@3,400000 {
117*724ba675SRob Herring		pinctrl-names = "default";
118*724ba675SRob Herring		pinctrl-0 = <&pinctrl_uart8250_2>;
119*724ba675SRob Herring		compatible = "ns8250";
120*724ba675SRob Herring		clocks = <&clk14745600>;
121*724ba675SRob Herring		fsl,weim-cs-timing = <0x0000d603 0x0d1d0d01 0x00d20000>;
122*724ba675SRob Herring		interrupts = <&gpio2 22 IRQ_TYPE_LEVEL_LOW>;
123*724ba675SRob Herring		reg = <3 0x400000 0x1000>;
124*724ba675SRob Herring		reg-shift = <1>;
125*724ba675SRob Herring		reg-io-width = <1>;
126*724ba675SRob Herring		no-loopback-test;
127*724ba675SRob Herring	};
128*724ba675SRob Herring
129*724ba675SRob Herring	uart8250@3,800000 {
130*724ba675SRob Herring		pinctrl-names = "default";
131*724ba675SRob Herring		pinctrl-0 = <&pinctrl_uart8250_3>;
132*724ba675SRob Herring		compatible = "ns8250";
133*724ba675SRob Herring		clocks = <&clk14745600>;
134*724ba675SRob Herring		fsl,weim-cs-timing = <0x0000d603 0x0d1d0d01 0x00d20000>;
135*724ba675SRob Herring		interrupts = <&gpio2 27 IRQ_TYPE_LEVEL_LOW>;
136*724ba675SRob Herring		reg = <3 0x800000 0x1000>;
137*724ba675SRob Herring		reg-shift = <1>;
138*724ba675SRob Herring		reg-io-width = <1>;
139*724ba675SRob Herring		no-loopback-test;
140*724ba675SRob Herring	};
141*724ba675SRob Herring
142*724ba675SRob Herring	uart8250@3,1000000 {
143*724ba675SRob Herring		pinctrl-names = "default";
144*724ba675SRob Herring		pinctrl-0 = <&pinctrl_uart8250_4>;
145*724ba675SRob Herring		compatible = "ns8250";
146*724ba675SRob Herring		clocks = <&clk14745600>;
147*724ba675SRob Herring		fsl,weim-cs-timing = <0x0000d603 0x0d1d0d01 0x00d20000>;
148*724ba675SRob Herring		interrupts = <&gpio2 30 IRQ_TYPE_LEVEL_LOW>;
149*724ba675SRob Herring		reg = <3 0x1000000 0x1000>;
150*724ba675SRob Herring		reg-shift = <1>;
151*724ba675SRob Herring		reg-io-width = <1>;
152*724ba675SRob Herring		no-loopback-test;
153*724ba675SRob Herring	};
154*724ba675SRob Herring};
155*724ba675SRob Herring
156*724ba675SRob Herring&iomuxc {
157*724ba675SRob Herring	imx27-eukrea-cpuimx27 {
158*724ba675SRob Herring		pinctrl_fec: fecgrp {
159*724ba675SRob Herring			fsl,pins = <
160*724ba675SRob Herring				MX27_PAD_SD3_CMD__FEC_TXD0		0x0
161*724ba675SRob Herring				MX27_PAD_SD3_CLK__FEC_TXD1		0x0
162*724ba675SRob Herring				MX27_PAD_ATA_DATA0__FEC_TXD2		0x0
163*724ba675SRob Herring				MX27_PAD_ATA_DATA1__FEC_TXD3		0x0
164*724ba675SRob Herring				MX27_PAD_ATA_DATA2__FEC_RX_ER		0x0
165*724ba675SRob Herring				MX27_PAD_ATA_DATA3__FEC_RXD1		0x0
166*724ba675SRob Herring				MX27_PAD_ATA_DATA4__FEC_RXD2		0x0
167*724ba675SRob Herring				MX27_PAD_ATA_DATA5__FEC_RXD3		0x0
168*724ba675SRob Herring				MX27_PAD_ATA_DATA6__FEC_MDIO		0x0
169*724ba675SRob Herring				MX27_PAD_ATA_DATA7__FEC_MDC		0x0
170*724ba675SRob Herring				MX27_PAD_ATA_DATA8__FEC_CRS		0x0
171*724ba675SRob Herring				MX27_PAD_ATA_DATA9__FEC_TX_CLK		0x0
172*724ba675SRob Herring				MX27_PAD_ATA_DATA10__FEC_RXD0		0x0
173*724ba675SRob Herring				MX27_PAD_ATA_DATA11__FEC_RX_DV		0x0
174*724ba675SRob Herring				MX27_PAD_ATA_DATA12__FEC_RX_CLK		0x0
175*724ba675SRob Herring				MX27_PAD_ATA_DATA13__FEC_COL		0x0
176*724ba675SRob Herring				MX27_PAD_ATA_DATA14__FEC_TX_ER		0x0
177*724ba675SRob Herring				MX27_PAD_ATA_DATA15__FEC_TX_EN		0x0
178*724ba675SRob Herring			>;
179*724ba675SRob Herring		};
180*724ba675SRob Herring
181*724ba675SRob Herring		pinctrl_i2c1: i2c1grp {
182*724ba675SRob Herring			fsl,pins = <
183*724ba675SRob Herring				MX27_PAD_I2C_DATA__I2C_DATA		0x0
184*724ba675SRob Herring				MX27_PAD_I2C_CLK__I2C_CLK		0x0
185*724ba675SRob Herring			>;
186*724ba675SRob Herring		};
187*724ba675SRob Herring
188*724ba675SRob Herring		pinctrl_nfc: nfcgrp {
189*724ba675SRob Herring			fsl,pins = <
190*724ba675SRob Herring				MX27_PAD_NFRB__NFRB			0x0
191*724ba675SRob Herring				MX27_PAD_NFCLE__NFCLE			0x0
192*724ba675SRob Herring				MX27_PAD_NFWP_B__NFWP_B			0x0
193*724ba675SRob Herring				MX27_PAD_NFCE_B__NFCE_B			0x0
194*724ba675SRob Herring				MX27_PAD_NFALE__NFALE			0x0
195*724ba675SRob Herring				MX27_PAD_NFRE_B__NFRE_B			0x0
196*724ba675SRob Herring				MX27_PAD_NFWE_B__NFWE_B			0x0
197*724ba675SRob Herring			>;
198*724ba675SRob Herring		};
199*724ba675SRob Herring
200*724ba675SRob Herring		pinctrl_owire: owiregrp {
201*724ba675SRob Herring			fsl,pins = <
202*724ba675SRob Herring				MX27_PAD_RTCK__OWIRE			0x0
203*724ba675SRob Herring			>;
204*724ba675SRob Herring		};
205*724ba675SRob Herring
206*724ba675SRob Herring		pinctrl_sdhc2: sdhc2grp {
207*724ba675SRob Herring			fsl,pins = <
208*724ba675SRob Herring				MX27_PAD_SD2_CLK__SD2_CLK		0x0
209*724ba675SRob Herring				MX27_PAD_SD2_CMD__SD2_CMD		0x0
210*724ba675SRob Herring				MX27_PAD_SD2_D0__SD2_D0			0x0
211*724ba675SRob Herring				MX27_PAD_SD2_D1__SD2_D1			0x0
212*724ba675SRob Herring				MX27_PAD_SD2_D2__SD2_D2			0x0
213*724ba675SRob Herring				MX27_PAD_SD2_D3__SD2_D3			0x0
214*724ba675SRob Herring			>;
215*724ba675SRob Herring		};
216*724ba675SRob Herring
217*724ba675SRob Herring		pinctrl_uart4: uart4grp {
218*724ba675SRob Herring			fsl,pins = <
219*724ba675SRob Herring				MX27_PAD_USBH1_TXDM__UART4_TXD		0x0
220*724ba675SRob Herring				MX27_PAD_USBH1_RXDP__UART4_RXD		0x0
221*724ba675SRob Herring				MX27_PAD_USBH1_TXDP__UART4_CTS		0x0
222*724ba675SRob Herring				MX27_PAD_USBH1_FS__UART4_RTS		0x0
223*724ba675SRob Herring			>;
224*724ba675SRob Herring		};
225*724ba675SRob Herring
226*724ba675SRob Herring		pinctrl_uart8250_1: uart82501grp {
227*724ba675SRob Herring			fsl,pins = <
228*724ba675SRob Herring				MX27_PAD_USB_PWR__GPIO2_23		0x0
229*724ba675SRob Herring			>;
230*724ba675SRob Herring		};
231*724ba675SRob Herring
232*724ba675SRob Herring		pinctrl_uart8250_2: uart82502grp {
233*724ba675SRob Herring			fsl,pins = <
234*724ba675SRob Herring				MX27_PAD_USBH1_SUSP__GPIO2_22		0x0
235*724ba675SRob Herring			>;
236*724ba675SRob Herring		};
237*724ba675SRob Herring
238*724ba675SRob Herring		pinctrl_uart8250_3: uart82503grp {
239*724ba675SRob Herring			fsl,pins = <
240*724ba675SRob Herring				MX27_PAD_USBH1_OE_B__GPIO2_27		0x0
241*724ba675SRob Herring			>;
242*724ba675SRob Herring		};
243*724ba675SRob Herring
244*724ba675SRob Herring		pinctrl_uart8250_4: uart82504grp {
245*724ba675SRob Herring			fsl,pins = <
246*724ba675SRob Herring				MX27_PAD_USBH1_RXDM__GPIO2_30		0x0
247*724ba675SRob Herring			>;
248*724ba675SRob Herring		};
249*724ba675SRob Herring
250*724ba675SRob Herring		pinctrl_usbh2: usbh2grp {
251*724ba675SRob Herring			fsl,pins = <
252*724ba675SRob Herring				MX27_PAD_USBH2_CLK__USBH2_CLK		0x0
253*724ba675SRob Herring				MX27_PAD_USBH2_DIR__USBH2_DIR		0x0
254*724ba675SRob Herring				MX27_PAD_USBH2_NXT__USBH2_NXT		0x0
255*724ba675SRob Herring				MX27_PAD_USBH2_STP__USBH2_STP		0x0
256*724ba675SRob Herring				MX27_PAD_CSPI2_SCLK__USBH2_DATA0	0x0
257*724ba675SRob Herring				MX27_PAD_CSPI2_MOSI__USBH2_DATA1	0x0
258*724ba675SRob Herring				MX27_PAD_CSPI2_MISO__USBH2_DATA2	0x0
259*724ba675SRob Herring				MX27_PAD_CSPI2_SS1__USBH2_DATA3		0x0
260*724ba675SRob Herring				MX27_PAD_CSPI2_SS2__USBH2_DATA4		0x0
261*724ba675SRob Herring				MX27_PAD_CSPI1_SS2__USBH2_DATA5		0x0
262*724ba675SRob Herring				MX27_PAD_CSPI2_SS0__USBH2_DATA6		0x0
263*724ba675SRob Herring				MX27_PAD_USBH2_DATA7__USBH2_DATA7	0x0
264*724ba675SRob Herring			>;
265*724ba675SRob Herring		};
266*724ba675SRob Herring
267*724ba675SRob Herring		pinctrl_usbotg: usbotggrp {
268*724ba675SRob Herring			fsl,pins = <
269*724ba675SRob Herring				MX27_PAD_USBOTG_CLK__USBOTG_CLK		0x0
270*724ba675SRob Herring				MX27_PAD_USBOTG_DIR__USBOTG_DIR		0x0
271*724ba675SRob Herring				MX27_PAD_USBOTG_NXT__USBOTG_NXT		0x0
272*724ba675SRob Herring				MX27_PAD_USBOTG_STP__USBOTG_STP		0x0
273*724ba675SRob Herring				MX27_PAD_USBOTG_DATA0__USBOTG_DATA0	0x0
274*724ba675SRob Herring				MX27_PAD_USBOTG_DATA1__USBOTG_DATA1	0x0
275*724ba675SRob Herring				MX27_PAD_USBOTG_DATA2__USBOTG_DATA2	0x0
276*724ba675SRob Herring				MX27_PAD_USBOTG_DATA3__USBOTG_DATA3	0x0
277*724ba675SRob Herring				MX27_PAD_USBOTG_DATA4__USBOTG_DATA4	0x0
278*724ba675SRob Herring				MX27_PAD_USBOTG_DATA5__USBOTG_DATA5	0x0
279*724ba675SRob Herring				MX27_PAD_USBOTG_DATA6__USBOTG_DATA6	0x0
280*724ba675SRob Herring				MX27_PAD_USBOTG_DATA7__USBOTG_DATA7	0x0
281*724ba675SRob Herring			>;
282*724ba675SRob Herring		};
283*724ba675SRob Herring	};
284*724ba675SRob Herring};
285