1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0-or-later 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru> 4*724ba675SRob Herring */ 5*724ba675SRob Herring 6*724ba675SRob Herring/dts-v1/; 7*724ba675SRob Herring#include "imx1.dtsi" 8*724ba675SRob Herring 9*724ba675SRob Herring/ { 10*724ba675SRob Herring model = "Freescale MX1 ADS"; 11*724ba675SRob Herring compatible = "fsl,imx1ads", "fsl,imx1"; 12*724ba675SRob Herring 13*724ba675SRob Herring chosen { 14*724ba675SRob Herring stdout-path = &uart1; 15*724ba675SRob Herring }; 16*724ba675SRob Herring 17*724ba675SRob Herring memory@8000000 { 18*724ba675SRob Herring device_type = "memory"; 19*724ba675SRob Herring reg = <0x08000000 0x04000000>; 20*724ba675SRob Herring }; 21*724ba675SRob Herring}; 22*724ba675SRob Herring 23*724ba675SRob Herring&cspi1 { 24*724ba675SRob Herring pinctrl-0 = <&pinctrl_cspi1>; 25*724ba675SRob Herring cs-gpios = <&gpio3 15 GPIO_ACTIVE_LOW>; 26*724ba675SRob Herring status = "okay"; 27*724ba675SRob Herring}; 28*724ba675SRob Herring 29*724ba675SRob Herring&i2c { 30*724ba675SRob Herring pinctrl-names = "default"; 31*724ba675SRob Herring pinctrl-0 = <&pinctrl_i2c>; 32*724ba675SRob Herring status = "okay"; 33*724ba675SRob Herring 34*724ba675SRob Herring extgpio0: pcf8575@22 { 35*724ba675SRob Herring compatible = "nxp,pcf8575"; 36*724ba675SRob Herring reg = <0x22>; 37*724ba675SRob Herring gpio-controller; 38*724ba675SRob Herring #gpio-cells = <2>; 39*724ba675SRob Herring }; 40*724ba675SRob Herring 41*724ba675SRob Herring extgpio1: pcf8575@24 { 42*724ba675SRob Herring compatible = "nxp,pcf8575"; 43*724ba675SRob Herring reg = <0x24>; 44*724ba675SRob Herring gpio-controller; 45*724ba675SRob Herring #gpio-cells = <2>; 46*724ba675SRob Herring }; 47*724ba675SRob Herring}; 48*724ba675SRob Herring 49*724ba675SRob Herring&uart1 { 50*724ba675SRob Herring pinctrl-names = "default"; 51*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart1>; 52*724ba675SRob Herring uart-has-rtscts; 53*724ba675SRob Herring status = "okay"; 54*724ba675SRob Herring}; 55*724ba675SRob Herring 56*724ba675SRob Herring&uart2 { 57*724ba675SRob Herring pinctrl-names = "default"; 58*724ba675SRob Herring pinctrl-0 = <&pinctrl_uart2>; 59*724ba675SRob Herring uart-has-rtscts; 60*724ba675SRob Herring status = "okay"; 61*724ba675SRob Herring}; 62*724ba675SRob Herring 63*724ba675SRob Herring&weim { 64*724ba675SRob Herring pinctrl-names = "default"; 65*724ba675SRob Herring pinctrl-0 = <&pinctrl_weim>; 66*724ba675SRob Herring status = "okay"; 67*724ba675SRob Herring 68*724ba675SRob Herring nor: nor@0,0 { 69*724ba675SRob Herring compatible = "cfi-flash"; 70*724ba675SRob Herring reg = <0 0x00000000 0x02000000>; 71*724ba675SRob Herring bank-width = <4>; 72*724ba675SRob Herring fsl,weim-cs-timing = <0x00003e00 0x00000801>; 73*724ba675SRob Herring #address-cells = <1>; 74*724ba675SRob Herring #size-cells = <1>; 75*724ba675SRob Herring }; 76*724ba675SRob Herring}; 77*724ba675SRob Herring 78*724ba675SRob Herring&iomuxc { 79*724ba675SRob Herring imx1-ads { 80*724ba675SRob Herring pinctrl_cspi1: cspi1grp { 81*724ba675SRob Herring fsl,pins = < 82*724ba675SRob Herring MX1_PAD_SPI1_MISO__SPI1_MISO 0x0 83*724ba675SRob Herring MX1_PAD_SPI1_MOSI__SPI1_MOSI 0x0 84*724ba675SRob Herring MX1_PAD_SPI1_RDY__SPI1_RDY 0x0 85*724ba675SRob Herring MX1_PAD_SPI1_SCLK__SPI1_SCLK 0x0 86*724ba675SRob Herring MX1_PAD_SPI1_SS__GPIO3_15 0x0 87*724ba675SRob Herring >; 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring pinctrl_i2c: i2cgrp { 91*724ba675SRob Herring fsl,pins = < 92*724ba675SRob Herring MX1_PAD_I2C_SCL__I2C_SCL 0x0 93*724ba675SRob Herring MX1_PAD_I2C_SDA__I2C_SDA 0x0 94*724ba675SRob Herring >; 95*724ba675SRob Herring }; 96*724ba675SRob Herring 97*724ba675SRob Herring pinctrl_uart1: uart1grp { 98*724ba675SRob Herring fsl,pins = < 99*724ba675SRob Herring MX1_PAD_UART1_TXD__UART1_TXD 0x0 100*724ba675SRob Herring MX1_PAD_UART1_RXD__UART1_RXD 0x0 101*724ba675SRob Herring MX1_PAD_UART1_CTS__UART1_CTS 0x0 102*724ba675SRob Herring MX1_PAD_UART1_RTS__UART1_RTS 0x0 103*724ba675SRob Herring >; 104*724ba675SRob Herring }; 105*724ba675SRob Herring 106*724ba675SRob Herring pinctrl_uart2: uart2grp { 107*724ba675SRob Herring fsl,pins = < 108*724ba675SRob Herring MX1_PAD_UART2_TXD__UART2_TXD 0x0 109*724ba675SRob Herring MX1_PAD_UART2_RXD__UART2_RXD 0x0 110*724ba675SRob Herring MX1_PAD_UART2_CTS__UART2_CTS 0x0 111*724ba675SRob Herring MX1_PAD_UART2_RTS__UART2_RTS 0x0 112*724ba675SRob Herring >; 113*724ba675SRob Herring }; 114*724ba675SRob Herring 115*724ba675SRob Herring pinctrl_weim: weimgrp { 116*724ba675SRob Herring fsl,pins = < 117*724ba675SRob Herring MX1_PAD_A0__A0 0x0 118*724ba675SRob Herring MX1_PAD_A16__A16 0x0 119*724ba675SRob Herring MX1_PAD_A17__A17 0x0 120*724ba675SRob Herring MX1_PAD_A18__A18 0x0 121*724ba675SRob Herring MX1_PAD_A19__A19 0x0 122*724ba675SRob Herring MX1_PAD_A20__A20 0x0 123*724ba675SRob Herring MX1_PAD_A21__A21 0x0 124*724ba675SRob Herring MX1_PAD_A22__A22 0x0 125*724ba675SRob Herring MX1_PAD_A23__A23 0x0 126*724ba675SRob Herring MX1_PAD_A24__A24 0x0 127*724ba675SRob Herring MX1_PAD_BCLK__BCLK 0x0 128*724ba675SRob Herring MX1_PAD_CS4__CS4 0x0 129*724ba675SRob Herring MX1_PAD_DTACK__DTACK 0x0 130*724ba675SRob Herring MX1_PAD_ECB__ECB 0x0 131*724ba675SRob Herring MX1_PAD_LBA__LBA 0x0 132*724ba675SRob Herring >; 133*724ba675SRob Herring }; 134*724ba675SRob Herring }; 135*724ba675SRob Herring}; 136