1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Device Tree file for Marvell Armada 395 GP board 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (C) 2016 Marvell 6*724ba675SRob Herring * 7*724ba675SRob Herring * Grzegorz Jaszczyk <jaz@semihalf.com> 8*724ba675SRob Herring */ 9*724ba675SRob Herring 10*724ba675SRob Herring/dts-v1/; 11*724ba675SRob Herring#include "armada-395.dtsi" 12*724ba675SRob Herring 13*724ba675SRob Herring/ { 14*724ba675SRob Herring model = "Marvell Armada 395 GP Board"; 15*724ba675SRob Herring compatible = "marvell,a395-gp", "marvell,armada395", 16*724ba675SRob Herring "marvell,armada390"; 17*724ba675SRob Herring 18*724ba675SRob Herring chosen { 19*724ba675SRob Herring stdout-path = "serial0:115200n8"; 20*724ba675SRob Herring }; 21*724ba675SRob Herring 22*724ba675SRob Herring memory { 23*724ba675SRob Herring device_type = "memory"; 24*724ba675SRob Herring reg = <0x00000000 0x40000000>; /* 1 GB */ 25*724ba675SRob Herring }; 26*724ba675SRob Herring 27*724ba675SRob Herring soc { 28*724ba675SRob Herring ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 29*724ba675SRob Herring MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000>; 30*724ba675SRob Herring 31*724ba675SRob Herring internal-regs { 32*724ba675SRob Herring i2c@11000 { 33*724ba675SRob Herring status = "okay"; 34*724ba675SRob Herring clock-frequency = <100000>; 35*724ba675SRob Herring 36*724ba675SRob Herring eeprom@57 { 37*724ba675SRob Herring compatible = "atmel,24c64"; 38*724ba675SRob Herring reg = <0x57>; 39*724ba675SRob Herring }; 40*724ba675SRob Herring }; 41*724ba675SRob Herring 42*724ba675SRob Herring serial@12000 { 43*724ba675SRob Herring /* 44*724ba675SRob Herring * Exported on the micro USB connector CON17 45*724ba675SRob Herring * through an FTDI 46*724ba675SRob Herring */ 47*724ba675SRob Herring status = "okay"; 48*724ba675SRob Herring }; 49*724ba675SRob Herring 50*724ba675SRob Herring /* CON1 */ 51*724ba675SRob Herring usb@58000 { 52*724ba675SRob Herring status = "okay"; 53*724ba675SRob Herring }; 54*724ba675SRob Herring 55*724ba675SRob Herring /* CON2 */ 56*724ba675SRob Herring sata@a8000 { 57*724ba675SRob Herring status = "okay"; 58*724ba675SRob Herring }; 59*724ba675SRob Herring 60*724ba675SRob Herring /* CON18 */ 61*724ba675SRob Herring sdhci@d8000 { 62*724ba675SRob Herring clock-frequency = <200000000>; 63*724ba675SRob Herring broken-cd; 64*724ba675SRob Herring wp-inverted; 65*724ba675SRob Herring bus-width = <8>; 66*724ba675SRob Herring status = "okay"; 67*724ba675SRob Herring no-1-8-v; 68*724ba675SRob Herring }; 69*724ba675SRob Herring 70*724ba675SRob Herring /* CON4 */ 71*724ba675SRob Herring usb3@f0000 { 72*724ba675SRob Herring status = "okay"; 73*724ba675SRob Herring }; 74*724ba675SRob Herring }; 75*724ba675SRob Herring 76*724ba675SRob Herring pcie { 77*724ba675SRob Herring status = "okay"; 78*724ba675SRob Herring 79*724ba675SRob Herring /* 80*724ba675SRob Herring * The two PCIe units are accessible through 81*724ba675SRob Herring * mini PCIe slot on the board. 82*724ba675SRob Herring */ 83*724ba675SRob Herring 84*724ba675SRob Herring /* CON7 */ 85*724ba675SRob Herring pcie@2,0 { 86*724ba675SRob Herring /* Port 1, Lane 0 */ 87*724ba675SRob Herring status = "okay"; 88*724ba675SRob Herring }; 89*724ba675SRob Herring 90*724ba675SRob Herring /* CON8 */ 91*724ba675SRob Herring pcie@4,0 { 92*724ba675SRob Herring /* Port 3, Lane 0 */ 93*724ba675SRob Herring status = "okay"; 94*724ba675SRob Herring }; 95*724ba675SRob Herring }; 96*724ba675SRob Herring }; 97*724ba675SRob Herring}; 98*724ba675SRob Herring 99*724ba675SRob Herring&nand_controller { 100*724ba675SRob Herring status = "okay"; 101*724ba675SRob Herring pinctrl-0 = <&nand_pins>; 102*724ba675SRob Herring pinctrl-names = "default"; 103*724ba675SRob Herring 104*724ba675SRob Herring nand@0 { 105*724ba675SRob Herring reg = <0>; 106*724ba675SRob Herring label = "pxa3xx_nand-0"; 107*724ba675SRob Herring nand-rb = <0>; 108*724ba675SRob Herring marvell,nand-keep-config; 109*724ba675SRob Herring nand-on-flash-bbt; 110*724ba675SRob Herring nand-ecc-strength = <4>; 111*724ba675SRob Herring nand-ecc-step-size = <512>; 112*724ba675SRob Herring 113*724ba675SRob Herring partitions { 114*724ba675SRob Herring compatible = "fixed-partitions"; 115*724ba675SRob Herring #address-cells = <1>; 116*724ba675SRob Herring #size-cells = <1>; 117*724ba675SRob Herring 118*724ba675SRob Herring partition@0 { 119*724ba675SRob Herring label = "U-Boot"; 120*724ba675SRob Herring reg = <0x00000000 0x00600000>; 121*724ba675SRob Herring read-only; 122*724ba675SRob Herring }; 123*724ba675SRob Herring 124*724ba675SRob Herring partition@800000 { 125*724ba675SRob Herring label = "uImage"; 126*724ba675SRob Herring reg = <0x00600000 0x00400000>; 127*724ba675SRob Herring read-only; 128*724ba675SRob Herring }; 129*724ba675SRob Herring 130*724ba675SRob Herring partition@1000000 { 131*724ba675SRob Herring label = "Root"; 132*724ba675SRob Herring reg = <0x00a00000 0x3f600000>; 133*724ba675SRob Herring }; 134*724ba675SRob Herring }; 135*724ba675SRob Herring }; 136*724ba675SRob Herring}; 137