1*724ba675SRob Herring// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Device Tree file for Marvell Armada 388 Reference Design board 4*724ba675SRob Herring * (RD-88F6820-AP) 5*724ba675SRob Herring * 6*724ba675SRob Herring * Copyright (C) 2014 Marvell 7*724ba675SRob Herring * 8*724ba675SRob Herring * Gregory CLEMENT <gregory.clement@free-electrons.com> 9*724ba675SRob Herring * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 10*724ba675SRob Herring */ 11*724ba675SRob Herring 12*724ba675SRob Herring/dts-v1/; 13*724ba675SRob Herring#include "armada-388.dtsi" 14*724ba675SRob Herring 15*724ba675SRob Herring/ { 16*724ba675SRob Herring model = "Marvell Armada 385 Reference Design"; 17*724ba675SRob Herring compatible = "marvell,a385-rd", "marvell,armada388", 18*724ba675SRob Herring "marvell,armada385","marvell,armada380"; 19*724ba675SRob Herring 20*724ba675SRob Herring chosen { 21*724ba675SRob Herring stdout-path = "serial0:115200n8"; 22*724ba675SRob Herring }; 23*724ba675SRob Herring 24*724ba675SRob Herring memory { 25*724ba675SRob Herring device_type = "memory"; 26*724ba675SRob Herring reg = <0x00000000 0x10000000>; /* 256 MB */ 27*724ba675SRob Herring }; 28*724ba675SRob Herring 29*724ba675SRob Herring soc { 30*724ba675SRob Herring ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 31*724ba675SRob Herring MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000 32*724ba675SRob Herring MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000 33*724ba675SRob Herring MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000>; 34*724ba675SRob Herring 35*724ba675SRob Herring internal-regs { 36*724ba675SRob Herring i2c@11000 { 37*724ba675SRob Herring status = "okay"; 38*724ba675SRob Herring clock-frequency = <100000>; 39*724ba675SRob Herring }; 40*724ba675SRob Herring 41*724ba675SRob Herring sdhci@d8000 { 42*724ba675SRob Herring pinctrl-names = "default"; 43*724ba675SRob Herring pinctrl-0 = <&sdhci_pins>; 44*724ba675SRob Herring broken-cd; 45*724ba675SRob Herring no-1-8-v; 46*724ba675SRob Herring wp-inverted; 47*724ba675SRob Herring bus-width = <8>; 48*724ba675SRob Herring status = "okay"; 49*724ba675SRob Herring }; 50*724ba675SRob Herring 51*724ba675SRob Herring serial@12000 { 52*724ba675SRob Herring status = "okay"; 53*724ba675SRob Herring }; 54*724ba675SRob Herring 55*724ba675SRob Herring ethernet@30000 { 56*724ba675SRob Herring status = "okay"; 57*724ba675SRob Herring phy = <&phy0>; 58*724ba675SRob Herring phy-mode = "rgmii-id"; 59*724ba675SRob Herring }; 60*724ba675SRob Herring 61*724ba675SRob Herring ethernet@70000 { 62*724ba675SRob Herring status = "okay"; 63*724ba675SRob Herring phy = <&phy1>; 64*724ba675SRob Herring phy-mode = "rgmii-id"; 65*724ba675SRob Herring }; 66*724ba675SRob Herring 67*724ba675SRob Herring 68*724ba675SRob Herring mdio@72004 { 69*724ba675SRob Herring phy0: ethernet-phy@0 { 70*724ba675SRob Herring reg = <0>; 71*724ba675SRob Herring }; 72*724ba675SRob Herring 73*724ba675SRob Herring phy1: ethernet-phy@1 { 74*724ba675SRob Herring reg = <1>; 75*724ba675SRob Herring }; 76*724ba675SRob Herring }; 77*724ba675SRob Herring 78*724ba675SRob Herring usb3@f0000 { 79*724ba675SRob Herring status = "okay"; 80*724ba675SRob Herring }; 81*724ba675SRob Herring }; 82*724ba675SRob Herring 83*724ba675SRob Herring pcie { 84*724ba675SRob Herring status = "okay"; 85*724ba675SRob Herring /* 86*724ba675SRob Herring * One PCIe units is accessible through 87*724ba675SRob Herring * standard PCIe slot on the board. 88*724ba675SRob Herring */ 89*724ba675SRob Herring pcie@1,0 { 90*724ba675SRob Herring /* Port 0, Lane 0 */ 91*724ba675SRob Herring status = "okay"; 92*724ba675SRob Herring }; 93*724ba675SRob Herring }; 94*724ba675SRob Herring }; 95*724ba675SRob Herring}; 96*724ba675SRob Herring 97*724ba675SRob Herring&spi0 { 98*724ba675SRob Herring status = "okay"; 99*724ba675SRob Herring 100*724ba675SRob Herring flash@0 { 101*724ba675SRob Herring #address-cells = <1>; 102*724ba675SRob Herring #size-cells = <1>; 103*724ba675SRob Herring compatible = "st,m25p128", "jedec,spi-nor"; 104*724ba675SRob Herring reg = <0>; /* Chip select 0 */ 105*724ba675SRob Herring spi-max-frequency = <108000000>; 106*724ba675SRob Herring }; 107*724ba675SRob Herring}; 108*724ba675SRob Herring 109