1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2724ba675SRob Herring/dts-v1/; 3724ba675SRob Herring#include "aspeed-g4.dtsi" 4724ba675SRob Herring#include <dt-bindings/gpio/aspeed-gpio.h> 5724ba675SRob Herring 6724ba675SRob Herring/ { 7724ba675SRob Herring model = "Quanta Q71L BMC"; 8724ba675SRob Herring compatible = "quanta,q71l-bmc", "aspeed,ast2400"; 9724ba675SRob Herring 10724ba675SRob Herring aliases { 11724ba675SRob Herring i2c14 = &i2c_pcie2; 12724ba675SRob Herring i2c15 = &i2c_pcie3; 13724ba675SRob Herring i2c16 = &i2c_pcie6; 14724ba675SRob Herring i2c17 = &i2c_pcie7; 15724ba675SRob Herring i2c18 = &i2c_pcie1; 16724ba675SRob Herring i2c19 = &i2c_pcie4; 17724ba675SRob Herring i2c20 = &i2c_pcie5; 18724ba675SRob Herring i2c21 = &i2c_pcie8; 19724ba675SRob Herring i2c22 = &i2c_pcie9; 20724ba675SRob Herring i2c23 = &i2c_pcie10; 21724ba675SRob Herring i2c24 = &i2c_ssd1; 22724ba675SRob Herring i2c25 = &i2c_ssd2; 23724ba675SRob Herring i2c26 = &i2c_psu4; 24724ba675SRob Herring i2c27 = &i2c_psu1; 25724ba675SRob Herring i2c28 = &i2c_psu3; 26724ba675SRob Herring i2c29 = &i2c_psu2; 27724ba675SRob Herring }; 28724ba675SRob Herring 29724ba675SRob Herring chosen { 30724ba675SRob Herring stdout-path = &uart5; 31724ba675SRob Herring bootargs = "console=ttyS4,115200 earlycon"; 32724ba675SRob Herring }; 33724ba675SRob Herring 34724ba675SRob Herring memory@40000000 { 35724ba675SRob Herring reg = <0x40000000 0x8000000>; 36724ba675SRob Herring }; 37724ba675SRob Herring 38724ba675SRob Herring reserved-memory { 39724ba675SRob Herring #address-cells = <1>; 40724ba675SRob Herring #size-cells = <1>; 41724ba675SRob Herring ranges; 42724ba675SRob Herring 43724ba675SRob Herring vga_memory: framebuffer@47800000 { 44724ba675SRob Herring no-map; 45724ba675SRob Herring reg = <0x47800000 0x00800000>; /* 8MB */ 46724ba675SRob Herring }; 47724ba675SRob Herring }; 48724ba675SRob Herring 49724ba675SRob Herring leds { 50724ba675SRob Herring compatible = "gpio-leds"; 51724ba675SRob Herring 52724ba675SRob Herring heartbeat { 53724ba675SRob Herring gpios = <&gpio ASPEED_GPIO(B, 0) GPIO_ACTIVE_LOW>; 54724ba675SRob Herring }; 55724ba675SRob Herring 56724ba675SRob Herring power { 57724ba675SRob Herring gpios = <&gpio ASPEED_GPIO(B, 2) GPIO_ACTIVE_LOW>; 58724ba675SRob Herring }; 59724ba675SRob Herring 60724ba675SRob Herring identify { 61724ba675SRob Herring gpios = <&gpio ASPEED_GPIO(B, 3) GPIO_ACTIVE_LOW>; 62724ba675SRob Herring }; 63724ba675SRob Herring }; 64724ba675SRob Herring 65724ba675SRob Herring iio-hwmon { 66724ba675SRob Herring compatible = "iio-hwmon"; 67724ba675SRob Herring io-channels = <&adc 0>, <&adc 1>, <&adc 2>, <&adc 3>, 68724ba675SRob Herring <&adc 4>, <&adc 5>, <&adc 6>, <&adc 7>, 69724ba675SRob Herring <&adc 8>, <&adc 9>, <&adc 10>; 70724ba675SRob Herring }; 71724ba675SRob Herring 72724ba675SRob Herring iio-hwmon-battery { 73724ba675SRob Herring compatible = "iio-hwmon"; 74724ba675SRob Herring io-channels = <&adc 11>; 75724ba675SRob Herring }; 76724ba675SRob Herring 77724ba675SRob Herring i2c1mux: i2cmux { 78724ba675SRob Herring compatible = "i2c-mux-gpio"; 79724ba675SRob Herring #address-cells = <1>; 80724ba675SRob Herring #size-cells = <0>; 81724ba675SRob Herring 82724ba675SRob Herring /* mux-gpios = <&sgpio 10 GPIO_ACTIVE_HIGH> */ 83724ba675SRob Herring i2c-parent = <&i2c1>; 84724ba675SRob Herring }; 85724ba675SRob Herring}; 86724ba675SRob Herring 87724ba675SRob Herring&fmc { 88724ba675SRob Herring status = "okay"; 89724ba675SRob Herring flash@0 { 90724ba675SRob Herring status = "okay"; 91724ba675SRob Herring label = "bmc"; 92724ba675SRob Herring m25p,fast-read; 93724ba675SRob Herring#include "openbmc-flash-layout.dtsi" 94724ba675SRob Herring }; 95724ba675SRob Herring}; 96724ba675SRob Herring 97724ba675SRob Herring&spi { 98724ba675SRob Herring status = "okay"; 99724ba675SRob Herring pinctrl-names = "default"; 100724ba675SRob Herring pinctrl-0 = <&pinctrl_spi1_default>; 101724ba675SRob Herring 102724ba675SRob Herring flash@0 { 103724ba675SRob Herring status = "okay"; 104724ba675SRob Herring m25p,fast-read; 105724ba675SRob Herring label = "pnor"; 106724ba675SRob Herring }; 107724ba675SRob Herring}; 108724ba675SRob Herring 109724ba675SRob Herring&pinctrl { 110724ba675SRob Herring pinctrl-names = "default"; 111724ba675SRob Herring pinctrl-0 = <&pinctrl_vgahs_default &pinctrl_vgavs_default 112724ba675SRob Herring &pinctrl_ddcclk_default &pinctrl_ddcdat_default>; 113724ba675SRob Herring}; 114724ba675SRob Herring 115724ba675SRob Herring&p2a { 116724ba675SRob Herring status = "okay"; 117724ba675SRob Herring memory-region = <&vga_memory>; 118724ba675SRob Herring}; 119724ba675SRob Herring 120724ba675SRob Herring&ibt { 121724ba675SRob Herring status = "okay"; 122724ba675SRob Herring}; 123724ba675SRob Herring 124724ba675SRob Herring&lpc_ctrl { 125724ba675SRob Herring status = "okay"; 126724ba675SRob Herring}; 127724ba675SRob Herring 128724ba675SRob Herring&lpc_snoop { 129724ba675SRob Herring status = "okay"; 130724ba675SRob Herring snoop-ports = <0x80>; 131724ba675SRob Herring}; 132724ba675SRob Herring 133724ba675SRob Herring&mac0 { 134724ba675SRob Herring status = "okay"; 135724ba675SRob Herring pinctrl-names = "default"; 136724ba675SRob Herring pinctrl-0 = <&pinctrl_rmii1_default>; 137724ba675SRob Herring use-ncsi; 138724ba675SRob Herring}; 139724ba675SRob Herring 140724ba675SRob Herring&mac1 { 141724ba675SRob Herring status = "okay"; 142724ba675SRob Herring pinctrl-names = "default"; 143724ba675SRob Herring pinctrl-0 = <&pinctrl_rgmii2_default &pinctrl_mdio2_default>; 144724ba675SRob Herring}; 145724ba675SRob Herring 146724ba675SRob Herring&uart1 { 147724ba675SRob Herring status = "okay"; 148724ba675SRob Herring}; 149724ba675SRob Herring 150724ba675SRob Herring&uart5 { 151724ba675SRob Herring status = "okay"; 152724ba675SRob Herring}; 153724ba675SRob Herring 154724ba675SRob Herring&i2c0 { 155724ba675SRob Herring status = "okay"; 156724ba675SRob Herring}; 157724ba675SRob Herring 158724ba675SRob Herring&i2c1 { 159724ba675SRob Herring status = "okay"; 160724ba675SRob Herring 161724ba675SRob Herring /* temp2 inlet */ 162724ba675SRob Herring tmp75@4c { 163724ba675SRob Herring compatible = "ti,tmp75"; 164724ba675SRob Herring reg = <0x4c>; 165724ba675SRob Herring }; 166724ba675SRob Herring 167724ba675SRob Herring /* temp3 */ 168724ba675SRob Herring tmp75@4e { 169724ba675SRob Herring compatible = "ti,tmp75"; 170724ba675SRob Herring reg = <0x4e>; 171724ba675SRob Herring }; 172724ba675SRob Herring 173724ba675SRob Herring /* temp1 */ 174724ba675SRob Herring tmp75@4f { 175724ba675SRob Herring compatible = "ti,tmp75"; 176724ba675SRob Herring reg = <0x4f>; 177724ba675SRob Herring }; 178724ba675SRob Herring 179724ba675SRob Herring /* Baseboard FRU */ 180724ba675SRob Herring eeprom@54 { 181724ba675SRob Herring compatible = "atmel,24c64"; 182724ba675SRob Herring reg = <0x54>; 183724ba675SRob Herring }; 184724ba675SRob Herring 185724ba675SRob Herring /* FP FRU */ 186724ba675SRob Herring eeprom@57 { 187724ba675SRob Herring compatible = "atmel,24c64"; 188724ba675SRob Herring reg = <0x57>; 189724ba675SRob Herring }; 190724ba675SRob Herring}; 191724ba675SRob Herring 192724ba675SRob Herring&i2c2 { 193724ba675SRob Herring status = "okay"; 194724ba675SRob Herring 195724ba675SRob Herring /* 0: PCIe Slot 2, 196724ba675SRob Herring * Slot 3, 197724ba675SRob Herring * Slot 6, 198724ba675SRob Herring * Slot 7 199724ba675SRob Herring */ 200*4b46d86cSGeert Uytterhoeven i2c-mux@74 { 201724ba675SRob Herring compatible = "nxp,pca9546"; 202724ba675SRob Herring reg = <0x74>; 203724ba675SRob Herring #address-cells = <1>; 204724ba675SRob Herring #size-cells = <0>; 205724ba675SRob Herring i2c-mux-idle-disconnect; /* may use mux@77 next. */ 206724ba675SRob Herring 207724ba675SRob Herring i2c_pcie2: i2c@0 { 208724ba675SRob Herring #address-cells = <1>; 209724ba675SRob Herring #size-cells = <0>; 210724ba675SRob Herring reg = <0>; 211724ba675SRob Herring }; 212724ba675SRob Herring 213724ba675SRob Herring i2c_pcie3: i2c@1 { 214724ba675SRob Herring #address-cells = <1>; 215724ba675SRob Herring #size-cells = <0>; 216724ba675SRob Herring reg = <1>; 217724ba675SRob Herring }; 218724ba675SRob Herring 219724ba675SRob Herring i2c_pcie6: i2c@2 { 220724ba675SRob Herring #address-cells = <1>; 221724ba675SRob Herring #size-cells = <0>; 222724ba675SRob Herring reg = <2>; 223724ba675SRob Herring }; 224724ba675SRob Herring 225724ba675SRob Herring i2c_pcie7: i2c@3 { 226724ba675SRob Herring #address-cells = <1>; 227724ba675SRob Herring #size-cells = <0>; 228724ba675SRob Herring reg = <3>; 229724ba675SRob Herring }; 230724ba675SRob Herring }; 231724ba675SRob Herring 232724ba675SRob Herring /* 0: PCIe Slot 1, 233724ba675SRob Herring * Slot 4, 234724ba675SRob Herring * Slot 5, 235724ba675SRob Herring * Slot 8, 236724ba675SRob Herring * Slot 9, 237724ba675SRob Herring * Slot 10, 238724ba675SRob Herring * SSD 1, 239724ba675SRob Herring * SSD 2 240724ba675SRob Herring */ 241*4b46d86cSGeert Uytterhoeven i2c-mux@77 { 242724ba675SRob Herring compatible = "nxp,pca9548"; 243724ba675SRob Herring #address-cells = <1>; 244724ba675SRob Herring #size-cells = <0>; 245724ba675SRob Herring reg = <0x77>; 246724ba675SRob Herring i2c-mux-idle-disconnect; /* may use mux@74 next. */ 247724ba675SRob Herring 248724ba675SRob Herring i2c_pcie1: i2c@0 { 249724ba675SRob Herring #address-cells = <1>; 250724ba675SRob Herring #size-cells = <0>; 251724ba675SRob Herring reg = <0>; 252724ba675SRob Herring }; 253724ba675SRob Herring 254724ba675SRob Herring i2c_pcie4: i2c@1 { 255724ba675SRob Herring #address-cells = <1>; 256724ba675SRob Herring #size-cells = <0>; 257724ba675SRob Herring reg = <1>; 258724ba675SRob Herring }; 259724ba675SRob Herring 260724ba675SRob Herring i2c_pcie5: i2c@2 { 261724ba675SRob Herring #address-cells = <1>; 262724ba675SRob Herring #size-cells = <0>; 263724ba675SRob Herring reg = <2>; 264724ba675SRob Herring }; 265724ba675SRob Herring 266724ba675SRob Herring i2c_pcie8: i2c@3 { 267724ba675SRob Herring #address-cells = <1>; 268724ba675SRob Herring #size-cells = <0>; 269724ba675SRob Herring reg = <3>; 270724ba675SRob Herring }; 271724ba675SRob Herring 272724ba675SRob Herring i2c_pcie9: i2c@4 { 273724ba675SRob Herring #address-cells = <1>; 274724ba675SRob Herring #size-cells = <0>; 275724ba675SRob Herring reg = <4>; 276724ba675SRob Herring }; 277724ba675SRob Herring 278724ba675SRob Herring i2c_pcie10: i2c@5 { 279724ba675SRob Herring #address-cells = <1>; 280724ba675SRob Herring #size-cells = <0>; 281724ba675SRob Herring reg = <5>; 282724ba675SRob Herring }; 283724ba675SRob Herring 284724ba675SRob Herring i2c_ssd1: i2c@6 { 285724ba675SRob Herring #address-cells = <1>; 286724ba675SRob Herring #size-cells = <0>; 287724ba675SRob Herring reg = <6>; 288724ba675SRob Herring }; 289724ba675SRob Herring 290724ba675SRob Herring i2c_ssd2: i2c@7 { 291724ba675SRob Herring #address-cells = <1>; 292724ba675SRob Herring #size-cells = <0>; 293724ba675SRob Herring reg = <7>; 294724ba675SRob Herring }; 295724ba675SRob Herring }; 296724ba675SRob Herring}; 297724ba675SRob Herring 298724ba675SRob Herring&i2c3 { 299724ba675SRob Herring status = "okay"; 300724ba675SRob Herring 301724ba675SRob Herring /* BIOS FRU */ 302724ba675SRob Herring eeprom@56 { 303724ba675SRob Herring compatible = "atmel,24c64"; 304724ba675SRob Herring reg = <0x56>; 305724ba675SRob Herring }; 306724ba675SRob Herring}; 307724ba675SRob Herring 308724ba675SRob Herring&i2c4 { 309724ba675SRob Herring status = "okay"; 310724ba675SRob Herring}; 311724ba675SRob Herring 312724ba675SRob Herring&i2c5 { 313724ba675SRob Herring status = "okay"; 314724ba675SRob Herring}; 315724ba675SRob Herring 316724ba675SRob Herring&i2c6 { 317724ba675SRob Herring status = "okay"; 318724ba675SRob Herring}; 319724ba675SRob Herring 320724ba675SRob Herring&i2c7 { 321724ba675SRob Herring status = "okay"; 322724ba675SRob Herring 323724ba675SRob Herring /* 0: PSU4 324724ba675SRob Herring * PSU1 325724ba675SRob Herring * PSU3 326724ba675SRob Herring * PSU2 327724ba675SRob Herring */ 328*4b46d86cSGeert Uytterhoeven i2c-mux@70 { 329724ba675SRob Herring compatible = "nxp,pca9546"; 330724ba675SRob Herring reg = <0x70>; 331724ba675SRob Herring #address-cells = <1>; 332724ba675SRob Herring #size-cells = <0>; 333724ba675SRob Herring 334724ba675SRob Herring i2c_psu4: i2c@0 { 335724ba675SRob Herring #address-cells = <1>; 336724ba675SRob Herring #size-cells = <0>; 337724ba675SRob Herring reg = <0>; 338724ba675SRob Herring 339724ba675SRob Herring psu@59 { 340724ba675SRob Herring compatible = "pmbus"; 341724ba675SRob Herring reg = <0x59>; 342724ba675SRob Herring }; 343724ba675SRob Herring }; 344724ba675SRob Herring 345724ba675SRob Herring i2c_psu1: i2c@1 { 346724ba675SRob Herring #address-cells = <1>; 347724ba675SRob Herring #size-cells = <0>; 348724ba675SRob Herring reg = <1>; 349724ba675SRob Herring 350724ba675SRob Herring psu@58 { 351724ba675SRob Herring compatible = "pmbus"; 352724ba675SRob Herring reg = <0x58>; 353724ba675SRob Herring }; 354724ba675SRob Herring }; 355724ba675SRob Herring 356724ba675SRob Herring i2c_psu3: i2c@2 { 357724ba675SRob Herring #address-cells = <1>; 358724ba675SRob Herring #size-cells = <0>; 359724ba675SRob Herring reg = <2>; 360724ba675SRob Herring 361724ba675SRob Herring psu@58 { 362724ba675SRob Herring compatible = "pmbus"; 363724ba675SRob Herring reg = <0x58>; 364724ba675SRob Herring }; 365724ba675SRob Herring }; 366724ba675SRob Herring 367724ba675SRob Herring i2c_psu2: i2c@3 { 368724ba675SRob Herring #address-cells = <1>; 369724ba675SRob Herring #size-cells = <0>; 370724ba675SRob Herring reg = <3>; 371724ba675SRob Herring 372724ba675SRob Herring psu@59 { 373724ba675SRob Herring compatible = "pmbus"; 374724ba675SRob Herring reg = <0x59>; 375724ba675SRob Herring }; 376724ba675SRob Herring }; 377724ba675SRob Herring }; 378724ba675SRob Herring 379724ba675SRob Herring /* PDB FRU */ 380724ba675SRob Herring eeprom@52 { 381724ba675SRob Herring compatible = "atmel,24c64"; 382724ba675SRob Herring reg = <0x52>; 383724ba675SRob Herring }; 384724ba675SRob Herring}; 385724ba675SRob Herring 386724ba675SRob Herring&i2c8 { 387724ba675SRob Herring status = "okay"; 388724ba675SRob Herring 389724ba675SRob Herring /* BMC FRU */ 390724ba675SRob Herring eeprom@50 { 391724ba675SRob Herring compatible = "atmel,24c64"; 392724ba675SRob Herring reg = <0x50>; 393724ba675SRob Herring }; 394724ba675SRob Herring}; 395724ba675SRob Herring 396724ba675SRob Herring&vuart { 397724ba675SRob Herring status = "okay"; 398724ba675SRob Herring}; 399724ba675SRob Herring 400724ba675SRob Herring&wdt2 { 401724ba675SRob Herring status = "okay"; 402724ba675SRob Herring}; 403724ba675SRob Herring 404724ba675SRob Herring&adc { 405724ba675SRob Herring status = "okay"; 406724ba675SRob Herring}; 407724ba675SRob Herring 408724ba675SRob Herring&pwm_tacho { 409724ba675SRob Herring status = "okay"; 410724ba675SRob Herring 411724ba675SRob Herring pinctrl-names = "default"; 412724ba675SRob Herring pinctrl-0 = <&pinctrl_pwm0_default 413724ba675SRob Herring &pinctrl_pwm1_default 414724ba675SRob Herring &pinctrl_pwm2_default 415724ba675SRob Herring &pinctrl_pwm3_default>; 416724ba675SRob Herring 417724ba675SRob Herring fan@0 { 418724ba675SRob Herring reg = <0x00>; 419724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x00>; 420724ba675SRob Herring }; 421724ba675SRob Herring 422724ba675SRob Herring fan@1 { 423724ba675SRob Herring reg = <0x01>; 424724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x01>; 425724ba675SRob Herring }; 426724ba675SRob Herring 427724ba675SRob Herring fan@2 { 428724ba675SRob Herring reg = <0x02>; 429724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x02>; 430724ba675SRob Herring }; 431724ba675SRob Herring 432724ba675SRob Herring fan@3 { 433724ba675SRob Herring reg = <0x03>; 434724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x03>; 435724ba675SRob Herring }; 436724ba675SRob Herring 437724ba675SRob Herring fan@4 { 438724ba675SRob Herring reg = <0x00>; 439724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x04>; 440724ba675SRob Herring }; 441724ba675SRob Herring 442724ba675SRob Herring fan@5 { 443724ba675SRob Herring reg = <0x01>; 444724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x05>; 445724ba675SRob Herring }; 446724ba675SRob Herring 447724ba675SRob Herring fan@6 { 448724ba675SRob Herring reg = <0x02>; 449724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x06>; 450724ba675SRob Herring }; 451724ba675SRob Herring 452724ba675SRob Herring fan@7 { 453724ba675SRob Herring reg = <0x03>; 454724ba675SRob Herring aspeed,fan-tach-ch = /bits/ 8 <0x07>; 455724ba675SRob Herring }; 456724ba675SRob Herring}; 457724ba675SRob Herring 458724ba675SRob Herring&i2c1mux { 459724ba675SRob Herring i2c@0 { 460724ba675SRob Herring reg = <0>; 461724ba675SRob Herring #address-cells = <1>; 462724ba675SRob Herring #size-cells = <0>; 463724ba675SRob Herring 464724ba675SRob Herring /* Memory Riser 1 FRU */ 465724ba675SRob Herring eeprom@50 { 466724ba675SRob Herring compatible = "atmel,24c02"; 467724ba675SRob Herring reg = <0x50>; 468724ba675SRob Herring }; 469724ba675SRob Herring 470724ba675SRob Herring /* Memory Riser 2 FRU */ 471724ba675SRob Herring eeprom@51 { 472724ba675SRob Herring compatible = "atmel,24c02"; 473724ba675SRob Herring reg = <0x51>; 474724ba675SRob Herring }; 475724ba675SRob Herring 476724ba675SRob Herring /* Memory Riser 3 FRU */ 477724ba675SRob Herring eeprom@52 { 478724ba675SRob Herring compatible = "atmel,24c02"; 479724ba675SRob Herring reg = <0x52>; 480724ba675SRob Herring }; 481724ba675SRob Herring 482724ba675SRob Herring /* Memory Riser 4 FRU */ 483724ba675SRob Herring eeprom@53 { 484724ba675SRob Herring compatible = "atmel,24c02"; 485724ba675SRob Herring reg = <0x53>; 486724ba675SRob Herring }; 487724ba675SRob Herring }; 488724ba675SRob Herring 489724ba675SRob Herring i2c@1 { 490724ba675SRob Herring reg = <1>; 491724ba675SRob Herring #address-cells = <1>; 492724ba675SRob Herring #size-cells = <0>; 493724ba675SRob Herring 494724ba675SRob Herring /* Memory Riser 5 FRU */ 495724ba675SRob Herring eeprom@50 { 496724ba675SRob Herring compatible = "atmel,24c02"; 497724ba675SRob Herring reg = <0x50>; 498724ba675SRob Herring }; 499724ba675SRob Herring 500724ba675SRob Herring /* Memory Riser 6 FRU */ 501724ba675SRob Herring eeprom@51 { 502724ba675SRob Herring compatible = "atmel,24c02"; 503724ba675SRob Herring reg = <0x51>; 504724ba675SRob Herring }; 505724ba675SRob Herring 506724ba675SRob Herring /* Memory Riser 7 FRU */ 507724ba675SRob Herring eeprom@52 { 508724ba675SRob Herring compatible = "atmel,24c02"; 509724ba675SRob Herring reg = <0x52>; 510724ba675SRob Herring }; 511724ba675SRob Herring 512724ba675SRob Herring /* Memory Riser 8 FRU */ 513724ba675SRob Herring eeprom@53 { 514724ba675SRob Herring compatible = "atmel,24c02"; 515724ba675SRob Herring reg = <0x53>; 516724ba675SRob Herring }; 517724ba675SRob Herring }; 518724ba675SRob Herring}; 519