xref: /linux/scripts/dtc/include-prefixes/arm/allwinner/sun8i-a33.dtsi (revision 621cde16e49b3ecf7d59a8106a20aaebfb4a59a9)
1724ba675SRob Herring/*
2724ba675SRob Herring * Copyright 2014 Chen-Yu Tsai
3724ba675SRob Herring *
4724ba675SRob Herring * Chen-Yu Tsai <wens@csie.org>
5724ba675SRob Herring *
6724ba675SRob Herring * This file is dual-licensed: you can use it either under the terms
7724ba675SRob Herring * of the GPL or the X11 license, at your option. Note that this dual
8724ba675SRob Herring * licensing only applies to this file, and not this project as a
9724ba675SRob Herring * whole.
10724ba675SRob Herring *
11724ba675SRob Herring *  a) This file is free software; you can redistribute it and/or
12724ba675SRob Herring *     modify it under the terms of the GNU General Public License as
13724ba675SRob Herring *     published by the Free Software Foundation; either version 2 of the
14724ba675SRob Herring *     License, or (at your option) any later version.
15724ba675SRob Herring *
16724ba675SRob Herring *     This file is distributed in the hope that it will be useful,
17724ba675SRob Herring *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18724ba675SRob Herring *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19724ba675SRob Herring *     GNU General Public License for more details.
20724ba675SRob Herring *
21724ba675SRob Herring * Or, alternatively,
22724ba675SRob Herring *
23724ba675SRob Herring *  b) Permission is hereby granted, free of charge, to any person
24724ba675SRob Herring *     obtaining a copy of this software and associated documentation
25724ba675SRob Herring *     files (the "Software"), to deal in the Software without
26724ba675SRob Herring *     restriction, including without limitation the rights to use,
27724ba675SRob Herring *     copy, modify, merge, publish, distribute, sublicense, and/or
28724ba675SRob Herring *     sell copies of the Software, and to permit persons to whom the
29724ba675SRob Herring *     Software is furnished to do so, subject to the following
30724ba675SRob Herring *     conditions:
31724ba675SRob Herring *
32724ba675SRob Herring *     The above copyright notice and this permission notice shall be
33724ba675SRob Herring *     included in all copies or substantial portions of the Software.
34724ba675SRob Herring *
35724ba675SRob Herring *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36724ba675SRob Herring *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37724ba675SRob Herring *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38724ba675SRob Herring *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39724ba675SRob Herring *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40724ba675SRob Herring *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41724ba675SRob Herring *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42724ba675SRob Herring *     OTHER DEALINGS IN THE SOFTWARE.
43724ba675SRob Herring */
44724ba675SRob Herring
45724ba675SRob Herring#include "sun8i-a23-a33.dtsi"
46724ba675SRob Herring#include <dt-bindings/thermal/thermal.h>
47724ba675SRob Herring
48724ba675SRob Herring/ {
49724ba675SRob Herring	cpu0_opp_table: opp-table-cpu {
50724ba675SRob Herring		compatible = "operating-points-v2";
51724ba675SRob Herring		opp-shared;
52724ba675SRob Herring
53724ba675SRob Herring		opp-120000000 {
54724ba675SRob Herring			opp-hz = /bits/ 64 <120000000>;
55724ba675SRob Herring			opp-microvolt = <1040000>;
56724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
57724ba675SRob Herring		};
58724ba675SRob Herring
59724ba675SRob Herring		opp-240000000 {
60724ba675SRob Herring			opp-hz = /bits/ 64 <240000000>;
61724ba675SRob Herring			opp-microvolt = <1040000>;
62724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
63724ba675SRob Herring		};
64724ba675SRob Herring
65724ba675SRob Herring		opp-312000000 {
66724ba675SRob Herring			opp-hz = /bits/ 64 <312000000>;
67724ba675SRob Herring			opp-microvolt = <1040000>;
68724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
69724ba675SRob Herring		};
70724ba675SRob Herring
71724ba675SRob Herring		opp-408000000 {
72724ba675SRob Herring			opp-hz = /bits/ 64 <408000000>;
73724ba675SRob Herring			opp-microvolt = <1040000>;
74724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
75724ba675SRob Herring		};
76724ba675SRob Herring
77724ba675SRob Herring		opp-480000000 {
78724ba675SRob Herring			opp-hz = /bits/ 64 <480000000>;
79724ba675SRob Herring			opp-microvolt = <1040000>;
80724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
81724ba675SRob Herring		};
82724ba675SRob Herring
83724ba675SRob Herring		opp-504000000 {
84724ba675SRob Herring			opp-hz = /bits/ 64 <504000000>;
85724ba675SRob Herring			opp-microvolt = <1040000>;
86724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
87724ba675SRob Herring		};
88724ba675SRob Herring
89724ba675SRob Herring		opp-600000000 {
90724ba675SRob Herring			opp-hz = /bits/ 64 <600000000>;
91724ba675SRob Herring			opp-microvolt = <1040000>;
92724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
93724ba675SRob Herring		};
94724ba675SRob Herring
95724ba675SRob Herring		opp-648000000 {
96724ba675SRob Herring			opp-hz = /bits/ 64 <648000000>;
97724ba675SRob Herring			opp-microvolt = <1040000>;
98724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
99724ba675SRob Herring		};
100724ba675SRob Herring
101724ba675SRob Herring		opp-720000000 {
102724ba675SRob Herring			opp-hz = /bits/ 64 <720000000>;
103724ba675SRob Herring			opp-microvolt = <1100000>;
104724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
105724ba675SRob Herring		};
106724ba675SRob Herring
107724ba675SRob Herring		opp-816000000 {
108724ba675SRob Herring			opp-hz = /bits/ 64 <816000000>;
109724ba675SRob Herring			opp-microvolt = <1100000>;
110724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
111724ba675SRob Herring		};
112724ba675SRob Herring
113724ba675SRob Herring		opp-912000000 {
114724ba675SRob Herring			opp-hz = /bits/ 64 <912000000>;
115724ba675SRob Herring			opp-microvolt = <1200000>;
116724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
117724ba675SRob Herring		};
118724ba675SRob Herring
119724ba675SRob Herring		opp-1008000000 {
120724ba675SRob Herring			opp-hz = /bits/ 64 <1008000000>;
121724ba675SRob Herring			opp-microvolt = <1200000>;
122724ba675SRob Herring			clock-latency-ns = <244144>; /* 8 32k periods */
123724ba675SRob Herring		};
124724ba675SRob Herring	};
125724ba675SRob Herring
126724ba675SRob Herring	cpus {
127724ba675SRob Herring		cpu@0 {
128724ba675SRob Herring			clocks = <&ccu CLK_CPUX>;
129724ba675SRob Herring			clock-names = "cpu";
130724ba675SRob Herring			operating-points-v2 = <&cpu0_opp_table>;
131724ba675SRob Herring			#cooling-cells = <2>;
132724ba675SRob Herring		};
133724ba675SRob Herring
134724ba675SRob Herring		cpu1: cpu@1 {
135724ba675SRob Herring			clocks = <&ccu CLK_CPUX>;
136724ba675SRob Herring			clock-names = "cpu";
137724ba675SRob Herring			operating-points-v2 = <&cpu0_opp_table>;
138724ba675SRob Herring			#cooling-cells = <2>;
139724ba675SRob Herring		};
140724ba675SRob Herring
141724ba675SRob Herring		cpu2: cpu@2 {
142724ba675SRob Herring			compatible = "arm,cortex-a7";
143724ba675SRob Herring			device_type = "cpu";
144724ba675SRob Herring			reg = <2>;
145724ba675SRob Herring			clocks = <&ccu CLK_CPUX>;
146724ba675SRob Herring			clock-names = "cpu";
147724ba675SRob Herring			operating-points-v2 = <&cpu0_opp_table>;
148724ba675SRob Herring			#cooling-cells = <2>;
149724ba675SRob Herring		};
150724ba675SRob Herring
151724ba675SRob Herring		cpu3: cpu@3 {
152724ba675SRob Herring			compatible = "arm,cortex-a7";
153724ba675SRob Herring			device_type = "cpu";
154724ba675SRob Herring			reg = <3>;
155724ba675SRob Herring			clocks = <&ccu CLK_CPUX>;
156724ba675SRob Herring			clock-names = "cpu";
157724ba675SRob Herring			operating-points-v2 = <&cpu0_opp_table>;
158724ba675SRob Herring			#cooling-cells = <2>;
159724ba675SRob Herring		};
160724ba675SRob Herring	};
161724ba675SRob Herring
162724ba675SRob Herring	iio-hwmon {
163724ba675SRob Herring		compatible = "iio-hwmon";
164724ba675SRob Herring		io-channels = <&ths>;
165724ba675SRob Herring	};
166724ba675SRob Herring
167724ba675SRob Herring	mali_opp_table: opp-table-gpu {
168724ba675SRob Herring		compatible = "operating-points-v2";
169724ba675SRob Herring
170724ba675SRob Herring		opp-144000000 {
171724ba675SRob Herring			opp-hz = /bits/ 64 <144000000>;
172724ba675SRob Herring		};
173724ba675SRob Herring
174724ba675SRob Herring		opp-240000000 {
175724ba675SRob Herring			opp-hz = /bits/ 64 <240000000>;
176724ba675SRob Herring		};
177724ba675SRob Herring
178724ba675SRob Herring		opp-384000000 {
179724ba675SRob Herring			opp-hz = /bits/ 64 <384000000>;
180724ba675SRob Herring		};
181724ba675SRob Herring	};
182724ba675SRob Herring
183724ba675SRob Herring	sound: sound {
184724ba675SRob Herring		compatible = "simple-audio-card";
185724ba675SRob Herring		simple-audio-card,name = "sun8i-a33-audio";
186724ba675SRob Herring		simple-audio-card,format = "i2s";
187724ba675SRob Herring		simple-audio-card,frame-master = <&link_codec>;
188724ba675SRob Herring		simple-audio-card,bitclock-master = <&link_codec>;
189724ba675SRob Herring		simple-audio-card,mclk-fs = <128>;
190724ba675SRob Herring		simple-audio-card,aux-devs = <&codec_analog>;
191724ba675SRob Herring		simple-audio-card,routing =
192724ba675SRob Herring			"Left DAC", "DACL",
193724ba675SRob Herring			"Right DAC", "DACR";
194724ba675SRob Herring		status = "disabled";
195724ba675SRob Herring
196724ba675SRob Herring		simple-audio-card,cpu {
197724ba675SRob Herring			sound-dai = <&dai>;
198724ba675SRob Herring		};
199724ba675SRob Herring
200724ba675SRob Herring		link_codec: simple-audio-card,codec {
201724ba675SRob Herring			sound-dai = <&codec 0>;
202724ba675SRob Herring		};
203724ba675SRob Herring	};
204724ba675SRob Herring
205724ba675SRob Herring	soc {
206724ba675SRob Herring		video-codec@1c0e000 {
207724ba675SRob Herring			compatible = "allwinner,sun8i-a33-video-engine";
208724ba675SRob Herring			reg = <0x01c0e000 0x1000>;
209724ba675SRob Herring			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
210724ba675SRob Herring				 <&ccu CLK_DRAM_VE>;
211724ba675SRob Herring			clock-names = "ahb", "mod", "ram";
212724ba675SRob Herring			resets = <&ccu RST_BUS_VE>;
213724ba675SRob Herring			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
214724ba675SRob Herring			allwinner,sram = <&ve_sram 1>;
215724ba675SRob Herring		};
216724ba675SRob Herring
217724ba675SRob Herring		crypto: crypto-engine@1c15000 {
218724ba675SRob Herring			compatible = "allwinner,sun8i-a33-crypto";
219724ba675SRob Herring			reg = <0x01c15000 0x1000>;
220724ba675SRob Herring			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
221724ba675SRob Herring			clocks = <&ccu CLK_BUS_SS>, <&ccu CLK_SS>;
222724ba675SRob Herring			clock-names = "ahb", "mod";
223724ba675SRob Herring			resets = <&ccu RST_BUS_SS>;
224724ba675SRob Herring			reset-names = "ahb";
225724ba675SRob Herring		};
226724ba675SRob Herring
227724ba675SRob Herring		dai: dai@1c22c00 {
228724ba675SRob Herring			#sound-dai-cells = <0>;
229724ba675SRob Herring			compatible = "allwinner,sun6i-a31-i2s";
230724ba675SRob Herring			reg = <0x01c22c00 0x200>;
231724ba675SRob Herring			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
232724ba675SRob Herring			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
233724ba675SRob Herring			clock-names = "apb", "mod";
234724ba675SRob Herring			resets = <&ccu RST_BUS_CODEC>;
235724ba675SRob Herring			dmas = <&dma 15>, <&dma 15>;
236724ba675SRob Herring			dma-names = "rx", "tx";
237724ba675SRob Herring			status = "disabled";
238724ba675SRob Herring		};
239724ba675SRob Herring
240724ba675SRob Herring		codec: codec@1c22e00 {
241724ba675SRob Herring			#sound-dai-cells = <1>;
242724ba675SRob Herring			compatible = "allwinner,sun8i-a33-codec";
243724ba675SRob Herring			reg = <0x01c22e00 0x400>;
244724ba675SRob Herring			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
245724ba675SRob Herring			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
246724ba675SRob Herring			clock-names = "bus", "mod";
247724ba675SRob Herring			status = "disabled";
248724ba675SRob Herring		};
249724ba675SRob Herring
250724ba675SRob Herring		ths: ths@1c25000 {
251724ba675SRob Herring			compatible = "allwinner,sun8i-a33-ths";
252724ba675SRob Herring			reg = <0x01c25000 0x100>;
253724ba675SRob Herring			#thermal-sensor-cells = <0>;
254724ba675SRob Herring			#io-channel-cells = <0>;
255724ba675SRob Herring		};
256724ba675SRob Herring
257724ba675SRob Herring		dsi: dsi@1ca0000 {
258724ba675SRob Herring			compatible = "allwinner,sun6i-a31-mipi-dsi";
259724ba675SRob Herring			reg = <0x01ca0000 0x1000>;
260724ba675SRob Herring			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
261724ba675SRob Herring			clocks = <&ccu CLK_BUS_MIPI_DSI>,
262724ba675SRob Herring				 <&ccu CLK_DSI_SCLK>;
263724ba675SRob Herring			clock-names = "bus", "mod";
264724ba675SRob Herring			resets = <&ccu RST_BUS_MIPI_DSI>;
265724ba675SRob Herring			phys = <&dphy>;
266724ba675SRob Herring			phy-names = "dphy";
267724ba675SRob Herring			status = "disabled";
268724ba675SRob Herring			#address-cells = <1>;
269724ba675SRob Herring			#size-cells = <0>;
270724ba675SRob Herring
271724ba675SRob Herring			port {
272724ba675SRob Herring				dsi_in_tcon0: endpoint {
273724ba675SRob Herring					remote-endpoint = <&tcon0_out_dsi>;
274724ba675SRob Herring				};
275724ba675SRob Herring			};
276724ba675SRob Herring		};
277724ba675SRob Herring
278724ba675SRob Herring		dphy: d-phy@1ca1000 {
279724ba675SRob Herring			compatible = "allwinner,sun6i-a31-mipi-dphy";
280724ba675SRob Herring			reg = <0x01ca1000 0x1000>;
281724ba675SRob Herring			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
282724ba675SRob Herring			clocks = <&ccu CLK_BUS_MIPI_DSI>,
283724ba675SRob Herring				 <&ccu CLK_DSI_DPHY>;
284724ba675SRob Herring			clock-names = "bus", "mod";
285724ba675SRob Herring			resets = <&ccu RST_BUS_MIPI_DSI>;
286724ba675SRob Herring			status = "disabled";
287724ba675SRob Herring			#phy-cells = <0>;
288724ba675SRob Herring		};
289724ba675SRob Herring	};
290724ba675SRob Herring
291724ba675SRob Herring	thermal-zones {
292724ba675SRob Herring		cpu-thermal {
293724ba675SRob Herring			/* milliseconds */
294724ba675SRob Herring			polling-delay-passive = <250>;
295724ba675SRob Herring			polling-delay = <1000>;
296724ba675SRob Herring			thermal-sensors = <&ths>;
297724ba675SRob Herring
298724ba675SRob Herring			cooling-maps {
299724ba675SRob Herring				map0 {
300724ba675SRob Herring					trip = <&cpu_alert0>;
301724ba675SRob Herring					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
302724ba675SRob Herring							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
303724ba675SRob Herring							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
304724ba675SRob Herring							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
305724ba675SRob Herring				};
306724ba675SRob Herring				map1 {
307724ba675SRob Herring					trip = <&cpu_alert1>;
308724ba675SRob Herring					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
309724ba675SRob Herring							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
310724ba675SRob Herring							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
311724ba675SRob Herring							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
312724ba675SRob Herring				};
313724ba675SRob Herring
314724ba675SRob Herring				map2 {
315724ba675SRob Herring					trip = <&gpu_alert0>;
316724ba675SRob Herring					cooling-device = <&mali 1 THERMAL_NO_LIMIT>;
317724ba675SRob Herring				};
318724ba675SRob Herring
319724ba675SRob Herring				map3 {
320724ba675SRob Herring					trip = <&gpu_alert1>;
321724ba675SRob Herring					cooling-device = <&mali 2 THERMAL_NO_LIMIT>;
322724ba675SRob Herring				};
323724ba675SRob Herring			};
324724ba675SRob Herring
325724ba675SRob Herring			trips {
326*0f47ef3fSKrzysztof Kozlowski				cpu_alert0: cpu-alert0 {
327724ba675SRob Herring					/* milliCelsius */
328724ba675SRob Herring					temperature = <75000>;
329724ba675SRob Herring					hysteresis = <2000>;
330724ba675SRob Herring					type = "passive";
331724ba675SRob Herring				};
332724ba675SRob Herring
333*0f47ef3fSKrzysztof Kozlowski				gpu_alert0: gpu-alert0 {
334724ba675SRob Herring					/* milliCelsius */
335724ba675SRob Herring					temperature = <85000>;
336724ba675SRob Herring					hysteresis = <2000>;
337724ba675SRob Herring					type = "passive";
338724ba675SRob Herring				};
339724ba675SRob Herring
340*0f47ef3fSKrzysztof Kozlowski				cpu_alert1: cpu-alert1 {
341724ba675SRob Herring					/* milliCelsius */
342724ba675SRob Herring					temperature = <90000>;
343724ba675SRob Herring					hysteresis = <2000>;
344724ba675SRob Herring					type = "hot";
345724ba675SRob Herring				};
346724ba675SRob Herring
347*0f47ef3fSKrzysztof Kozlowski				gpu_alert1: gpu-alert1 {
348724ba675SRob Herring					/* milliCelsius */
349724ba675SRob Herring					temperature = <95000>;
350724ba675SRob Herring					hysteresis = <2000>;
351724ba675SRob Herring					type = "hot";
352724ba675SRob Herring				};
353724ba675SRob Herring
354*0f47ef3fSKrzysztof Kozlowski				cpu_crit: cpu-crit {
355724ba675SRob Herring					/* milliCelsius */
356724ba675SRob Herring					temperature = <110000>;
357724ba675SRob Herring					hysteresis = <2000>;
358724ba675SRob Herring					type = "critical";
359724ba675SRob Herring				};
360724ba675SRob Herring			};
361724ba675SRob Herring		};
362724ba675SRob Herring	};
363724ba675SRob Herring};
364724ba675SRob Herring
365724ba675SRob Herring&be0 {
366724ba675SRob Herring	compatible = "allwinner,sun8i-a33-display-backend";
367724ba675SRob Herring	/* A33 has an extra "SAT" module packed inside the display backend */
368724ba675SRob Herring	reg = <0x01e60000 0x10000>, <0x01e80000 0x1000>;
369724ba675SRob Herring	reg-names = "be", "sat";
370724ba675SRob Herring	clocks = <&ccu CLK_BUS_DE_BE>, <&ccu CLK_DE_BE>,
371724ba675SRob Herring		 <&ccu CLK_DRAM_DE_BE>, <&ccu CLK_BUS_SAT>;
372724ba675SRob Herring	clock-names = "ahb", "mod",
373724ba675SRob Herring		      "ram", "sat";
374724ba675SRob Herring	resets = <&ccu RST_BUS_DE_BE>, <&ccu RST_BUS_SAT>;
375724ba675SRob Herring	reset-names = "be", "sat";
376724ba675SRob Herring};
377724ba675SRob Herring
378724ba675SRob Herring&ccu {
379724ba675SRob Herring	compatible = "allwinner,sun8i-a33-ccu";
380724ba675SRob Herring};
381724ba675SRob Herring
382724ba675SRob Herring&de {
383724ba675SRob Herring	compatible = "allwinner,sun8i-a33-display-engine";
384724ba675SRob Herring};
385724ba675SRob Herring
386724ba675SRob Herring&drc0 {
387724ba675SRob Herring	compatible = "allwinner,sun8i-a33-drc";
388724ba675SRob Herring};
389724ba675SRob Herring
390724ba675SRob Herring&fe0 {
391724ba675SRob Herring	compatible = "allwinner,sun8i-a33-display-frontend";
392724ba675SRob Herring};
393724ba675SRob Herring
394724ba675SRob Herring&mali {
395724ba675SRob Herring	operating-points-v2 = <&mali_opp_table>;
396724ba675SRob Herring};
397724ba675SRob Herring
398724ba675SRob Herring&pio {
399724ba675SRob Herring	compatible = "allwinner,sun8i-a33-pinctrl";
400724ba675SRob Herring	interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
401724ba675SRob Herring		     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
402724ba675SRob Herring
403724ba675SRob Herring	uart0_pb_pins: uart0-pb-pins {
404724ba675SRob Herring		pins = "PB0", "PB1";
405724ba675SRob Herring		function = "uart0";
406724ba675SRob Herring	};
407724ba675SRob Herring
408724ba675SRob Herring};
409724ba675SRob Herring
410724ba675SRob Herring&tcon0 {
411724ba675SRob Herring	compatible = "allwinner,sun8i-a33-tcon";
412724ba675SRob Herring};
413724ba675SRob Herring
414724ba675SRob Herring&tcon0_out {
415724ba675SRob Herring	#address-cells = <1>;
416724ba675SRob Herring	#size-cells = <0>;
417724ba675SRob Herring
418724ba675SRob Herring	tcon0_out_dsi: endpoint@1 {
419724ba675SRob Herring		reg = <1>;
420724ba675SRob Herring		remote-endpoint = <&dsi_in_tcon0>;
421724ba675SRob Herring	};
422724ba675SRob Herring};
423724ba675SRob Herring
424724ba675SRob Herring&usb_otg {
425724ba675SRob Herring	compatible = "allwinner,sun8i-a33-musb";
426724ba675SRob Herring};
427724ba675SRob Herring
428724ba675SRob Herring&usbphy {
429724ba675SRob Herring	compatible = "allwinner,sun8i-a33-usb-phy";
430724ba675SRob Herring	reg = <0x01c19400 0x14>, <0x01c1a800 0x4>;
431724ba675SRob Herring	reg-names = "phy_ctrl", "pmu1";
432724ba675SRob Herring};
433