xref: /linux/lib/crypto/arm/sha512-armv4.pl (revision 13150742b09e720fdf021de14cd2b98b37415a89)
1*24c91b62SEric Biggers#!/usr/bin/env perl
2*24c91b62SEric Biggers# SPDX-License-Identifier: GPL-2.0
3*24c91b62SEric Biggers
4*24c91b62SEric Biggers# This code is taken from the OpenSSL project but the author (Andy Polyakov)
5*24c91b62SEric Biggers# has relicensed it under the GPLv2. Therefore this program is free software;
6*24c91b62SEric Biggers# you can redistribute it and/or modify it under the terms of the GNU General
7*24c91b62SEric Biggers# Public License version 2 as published by the Free Software Foundation.
8*24c91b62SEric Biggers#
9*24c91b62SEric Biggers# The original headers, including the original license headers, are
10*24c91b62SEric Biggers# included below for completeness.
11*24c91b62SEric Biggers
12*24c91b62SEric Biggers# ====================================================================
13*24c91b62SEric Biggers# Written by Andy Polyakov <appro@openssl.org> for the OpenSSL
14*24c91b62SEric Biggers# project. The module is, however, dual licensed under OpenSSL and
15*24c91b62SEric Biggers# CRYPTOGAMS licenses depending on where you obtain it. For further
16*24c91b62SEric Biggers# details see https://www.openssl.org/~appro/cryptogams/.
17*24c91b62SEric Biggers# ====================================================================
18*24c91b62SEric Biggers
19*24c91b62SEric Biggers# SHA512 block procedure for ARMv4. September 2007.
20*24c91b62SEric Biggers
21*24c91b62SEric Biggers# This code is ~4.5 (four and a half) times faster than code generated
22*24c91b62SEric Biggers# by gcc 3.4 and it spends ~72 clock cycles per byte [on single-issue
23*24c91b62SEric Biggers# Xscale PXA250 core].
24*24c91b62SEric Biggers#
25*24c91b62SEric Biggers# July 2010.
26*24c91b62SEric Biggers#
27*24c91b62SEric Biggers# Rescheduling for dual-issue pipeline resulted in 6% improvement on
28*24c91b62SEric Biggers# Cortex A8 core and ~40 cycles per processed byte.
29*24c91b62SEric Biggers
30*24c91b62SEric Biggers# February 2011.
31*24c91b62SEric Biggers#
32*24c91b62SEric Biggers# Profiler-assisted and platform-specific optimization resulted in 7%
33*24c91b62SEric Biggers# improvement on Coxtex A8 core and ~38 cycles per byte.
34*24c91b62SEric Biggers
35*24c91b62SEric Biggers# March 2011.
36*24c91b62SEric Biggers#
37*24c91b62SEric Biggers# Add NEON implementation. On Cortex A8 it was measured to process
38*24c91b62SEric Biggers# one byte in 23.3 cycles or ~60% faster than integer-only code.
39*24c91b62SEric Biggers
40*24c91b62SEric Biggers# August 2012.
41*24c91b62SEric Biggers#
42*24c91b62SEric Biggers# Improve NEON performance by 12% on Snapdragon S4. In absolute
43*24c91b62SEric Biggers# terms it's 22.6 cycles per byte, which is disappointing result.
44*24c91b62SEric Biggers# Technical writers asserted that 3-way S4 pipeline can sustain
45*24c91b62SEric Biggers# multiple NEON instructions per cycle, but dual NEON issue could
46*24c91b62SEric Biggers# not be observed, see https://www.openssl.org/~appro/Snapdragon-S4.html
47*24c91b62SEric Biggers# for further details. On side note Cortex-A15 processes one byte in
48*24c91b62SEric Biggers# 16 cycles.
49*24c91b62SEric Biggers
50*24c91b62SEric Biggers# Byte order [in]dependence. =========================================
51*24c91b62SEric Biggers#
52*24c91b62SEric Biggers# Originally caller was expected to maintain specific *dword* order in
53*24c91b62SEric Biggers# h[0-7], namely with most significant dword at *lower* address, which
54*24c91b62SEric Biggers# was reflected in below two parameters as 0 and 4. Now caller is
55*24c91b62SEric Biggers# expected to maintain native byte order for whole 64-bit values.
56*24c91b62SEric Biggers$hi="HI";
57*24c91b62SEric Biggers$lo="LO";
58*24c91b62SEric Biggers# ====================================================================
59*24c91b62SEric Biggers
60*24c91b62SEric Biggerswhile (($output=shift) && ($output!~/^\w[\w\-]*\.\w+$/)) {}
61*24c91b62SEric Biggersopen STDOUT,">$output";
62*24c91b62SEric Biggers
63*24c91b62SEric Biggers$ctx="r0";	# parameter block
64*24c91b62SEric Biggers$inp="r1";
65*24c91b62SEric Biggers$len="r2";
66*24c91b62SEric Biggers
67*24c91b62SEric Biggers$Tlo="r3";
68*24c91b62SEric Biggers$Thi="r4";
69*24c91b62SEric Biggers$Alo="r5";
70*24c91b62SEric Biggers$Ahi="r6";
71*24c91b62SEric Biggers$Elo="r7";
72*24c91b62SEric Biggers$Ehi="r8";
73*24c91b62SEric Biggers$t0="r9";
74*24c91b62SEric Biggers$t1="r10";
75*24c91b62SEric Biggers$t2="r11";
76*24c91b62SEric Biggers$t3="r12";
77*24c91b62SEric Biggers############	r13 is stack pointer
78*24c91b62SEric Biggers$Ktbl="r14";
79*24c91b62SEric Biggers############	r15 is program counter
80*24c91b62SEric Biggers
81*24c91b62SEric Biggers$Aoff=8*0;
82*24c91b62SEric Biggers$Boff=8*1;
83*24c91b62SEric Biggers$Coff=8*2;
84*24c91b62SEric Biggers$Doff=8*3;
85*24c91b62SEric Biggers$Eoff=8*4;
86*24c91b62SEric Biggers$Foff=8*5;
87*24c91b62SEric Biggers$Goff=8*6;
88*24c91b62SEric Biggers$Hoff=8*7;
89*24c91b62SEric Biggers$Xoff=8*8;
90*24c91b62SEric Biggers
91*24c91b62SEric Biggerssub BODY_00_15() {
92*24c91b62SEric Biggersmy $magic = shift;
93*24c91b62SEric Biggers$code.=<<___;
94*24c91b62SEric Biggers	@ Sigma1(x)	(ROTR((x),14) ^ ROTR((x),18)  ^ ROTR((x),41))
95*24c91b62SEric Biggers	@ LO		lo>>14^hi<<18 ^ lo>>18^hi<<14 ^ hi>>9^lo<<23
96*24c91b62SEric Biggers	@ HI		hi>>14^lo<<18 ^ hi>>18^lo<<14 ^ lo>>9^hi<<23
97*24c91b62SEric Biggers	mov	$t0,$Elo,lsr#14
98*24c91b62SEric Biggers	str	$Tlo,[sp,#$Xoff+0]
99*24c91b62SEric Biggers	mov	$t1,$Ehi,lsr#14
100*24c91b62SEric Biggers	str	$Thi,[sp,#$Xoff+4]
101*24c91b62SEric Biggers	eor	$t0,$t0,$Ehi,lsl#18
102*24c91b62SEric Biggers	ldr	$t2,[sp,#$Hoff+0]	@ h.lo
103*24c91b62SEric Biggers	eor	$t1,$t1,$Elo,lsl#18
104*24c91b62SEric Biggers	ldr	$t3,[sp,#$Hoff+4]	@ h.hi
105*24c91b62SEric Biggers	eor	$t0,$t0,$Elo,lsr#18
106*24c91b62SEric Biggers	eor	$t1,$t1,$Ehi,lsr#18
107*24c91b62SEric Biggers	eor	$t0,$t0,$Ehi,lsl#14
108*24c91b62SEric Biggers	eor	$t1,$t1,$Elo,lsl#14
109*24c91b62SEric Biggers	eor	$t0,$t0,$Ehi,lsr#9
110*24c91b62SEric Biggers	eor	$t1,$t1,$Elo,lsr#9
111*24c91b62SEric Biggers	eor	$t0,$t0,$Elo,lsl#23
112*24c91b62SEric Biggers	eor	$t1,$t1,$Ehi,lsl#23	@ Sigma1(e)
113*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t0
114*24c91b62SEric Biggers	ldr	$t0,[sp,#$Foff+0]	@ f.lo
115*24c91b62SEric Biggers	adc	$Thi,$Thi,$t1		@ T += Sigma1(e)
116*24c91b62SEric Biggers	ldr	$t1,[sp,#$Foff+4]	@ f.hi
117*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t2
118*24c91b62SEric Biggers	ldr	$t2,[sp,#$Goff+0]	@ g.lo
119*24c91b62SEric Biggers	adc	$Thi,$Thi,$t3		@ T += h
120*24c91b62SEric Biggers	ldr	$t3,[sp,#$Goff+4]	@ g.hi
121*24c91b62SEric Biggers
122*24c91b62SEric Biggers	eor	$t0,$t0,$t2
123*24c91b62SEric Biggers	str	$Elo,[sp,#$Eoff+0]
124*24c91b62SEric Biggers	eor	$t1,$t1,$t3
125*24c91b62SEric Biggers	str	$Ehi,[sp,#$Eoff+4]
126*24c91b62SEric Biggers	and	$t0,$t0,$Elo
127*24c91b62SEric Biggers	str	$Alo,[sp,#$Aoff+0]
128*24c91b62SEric Biggers	and	$t1,$t1,$Ehi
129*24c91b62SEric Biggers	str	$Ahi,[sp,#$Aoff+4]
130*24c91b62SEric Biggers	eor	$t0,$t0,$t2
131*24c91b62SEric Biggers	ldr	$t2,[$Ktbl,#$lo]	@ K[i].lo
132*24c91b62SEric Biggers	eor	$t1,$t1,$t3		@ Ch(e,f,g)
133*24c91b62SEric Biggers	ldr	$t3,[$Ktbl,#$hi]	@ K[i].hi
134*24c91b62SEric Biggers
135*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t0
136*24c91b62SEric Biggers	ldr	$Elo,[sp,#$Doff+0]	@ d.lo
137*24c91b62SEric Biggers	adc	$Thi,$Thi,$t1		@ T += Ch(e,f,g)
138*24c91b62SEric Biggers	ldr	$Ehi,[sp,#$Doff+4]	@ d.hi
139*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t2
140*24c91b62SEric Biggers	and	$t0,$t2,#0xff
141*24c91b62SEric Biggers	adc	$Thi,$Thi,$t3		@ T += K[i]
142*24c91b62SEric Biggers	adds	$Elo,$Elo,$Tlo
143*24c91b62SEric Biggers	ldr	$t2,[sp,#$Boff+0]	@ b.lo
144*24c91b62SEric Biggers	adc	$Ehi,$Ehi,$Thi		@ d += T
145*24c91b62SEric Biggers	teq	$t0,#$magic
146*24c91b62SEric Biggers
147*24c91b62SEric Biggers	ldr	$t3,[sp,#$Coff+0]	@ c.lo
148*24c91b62SEric Biggers#if __ARM_ARCH__>=7
149*24c91b62SEric Biggers	it	eq			@ Thumb2 thing, sanity check in ARM
150*24c91b62SEric Biggers#endif
151*24c91b62SEric Biggers	orreq	$Ktbl,$Ktbl,#1
152*24c91b62SEric Biggers	@ Sigma0(x)	(ROTR((x),28) ^ ROTR((x),34) ^ ROTR((x),39))
153*24c91b62SEric Biggers	@ LO		lo>>28^hi<<4  ^ hi>>2^lo<<30 ^ hi>>7^lo<<25
154*24c91b62SEric Biggers	@ HI		hi>>28^lo<<4  ^ lo>>2^hi<<30 ^ lo>>7^hi<<25
155*24c91b62SEric Biggers	mov	$t0,$Alo,lsr#28
156*24c91b62SEric Biggers	mov	$t1,$Ahi,lsr#28
157*24c91b62SEric Biggers	eor	$t0,$t0,$Ahi,lsl#4
158*24c91b62SEric Biggers	eor	$t1,$t1,$Alo,lsl#4
159*24c91b62SEric Biggers	eor	$t0,$t0,$Ahi,lsr#2
160*24c91b62SEric Biggers	eor	$t1,$t1,$Alo,lsr#2
161*24c91b62SEric Biggers	eor	$t0,$t0,$Alo,lsl#30
162*24c91b62SEric Biggers	eor	$t1,$t1,$Ahi,lsl#30
163*24c91b62SEric Biggers	eor	$t0,$t0,$Ahi,lsr#7
164*24c91b62SEric Biggers	eor	$t1,$t1,$Alo,lsr#7
165*24c91b62SEric Biggers	eor	$t0,$t0,$Alo,lsl#25
166*24c91b62SEric Biggers	eor	$t1,$t1,$Ahi,lsl#25	@ Sigma0(a)
167*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t0
168*24c91b62SEric Biggers	and	$t0,$Alo,$t2
169*24c91b62SEric Biggers	adc	$Thi,$Thi,$t1		@ T += Sigma0(a)
170*24c91b62SEric Biggers
171*24c91b62SEric Biggers	ldr	$t1,[sp,#$Boff+4]	@ b.hi
172*24c91b62SEric Biggers	orr	$Alo,$Alo,$t2
173*24c91b62SEric Biggers	ldr	$t2,[sp,#$Coff+4]	@ c.hi
174*24c91b62SEric Biggers	and	$Alo,$Alo,$t3
175*24c91b62SEric Biggers	and	$t3,$Ahi,$t1
176*24c91b62SEric Biggers	orr	$Ahi,$Ahi,$t1
177*24c91b62SEric Biggers	orr	$Alo,$Alo,$t0		@ Maj(a,b,c).lo
178*24c91b62SEric Biggers	and	$Ahi,$Ahi,$t2
179*24c91b62SEric Biggers	adds	$Alo,$Alo,$Tlo
180*24c91b62SEric Biggers	orr	$Ahi,$Ahi,$t3		@ Maj(a,b,c).hi
181*24c91b62SEric Biggers	sub	sp,sp,#8
182*24c91b62SEric Biggers	adc	$Ahi,$Ahi,$Thi		@ h += T
183*24c91b62SEric Biggers	tst	$Ktbl,#1
184*24c91b62SEric Biggers	add	$Ktbl,$Ktbl,#8
185*24c91b62SEric Biggers___
186*24c91b62SEric Biggers}
187*24c91b62SEric Biggers$code=<<___;
188*24c91b62SEric Biggers#ifndef __KERNEL__
189*24c91b62SEric Biggers# include "arm_arch.h"
190*24c91b62SEric Biggers# define VFP_ABI_PUSH	vstmdb	sp!,{d8-d15}
191*24c91b62SEric Biggers# define VFP_ABI_POP	vldmia	sp!,{d8-d15}
192*24c91b62SEric Biggers#else
193*24c91b62SEric Biggers# define __ARM_ARCH__ __LINUX_ARM_ARCH__
194*24c91b62SEric Biggers# define __ARM_MAX_ARCH__ 7
195*24c91b62SEric Biggers# define VFP_ABI_PUSH
196*24c91b62SEric Biggers# define VFP_ABI_POP
197*24c91b62SEric Biggers#endif
198*24c91b62SEric Biggers
199*24c91b62SEric Biggers#ifdef __ARMEL__
200*24c91b62SEric Biggers# define LO 0
201*24c91b62SEric Biggers# define HI 4
202*24c91b62SEric Biggers# define WORD64(hi0,lo0,hi1,lo1)	.word	lo0,hi0, lo1,hi1
203*24c91b62SEric Biggers#else
204*24c91b62SEric Biggers# define HI 0
205*24c91b62SEric Biggers# define LO 4
206*24c91b62SEric Biggers# define WORD64(hi0,lo0,hi1,lo1)	.word	hi0,lo0, hi1,lo1
207*24c91b62SEric Biggers#endif
208*24c91b62SEric Biggers
209*24c91b62SEric Biggers.text
210*24c91b62SEric Biggers#if __ARM_ARCH__<7
211*24c91b62SEric Biggers.code	32
212*24c91b62SEric Biggers#else
213*24c91b62SEric Biggers.syntax unified
214*24c91b62SEric Biggers# ifdef __thumb2__
215*24c91b62SEric Biggers.thumb
216*24c91b62SEric Biggers# else
217*24c91b62SEric Biggers.code   32
218*24c91b62SEric Biggers# endif
219*24c91b62SEric Biggers#endif
220*24c91b62SEric Biggers
221*24c91b62SEric Biggers.type	K512,%object
222*24c91b62SEric Biggers.align	5
223*24c91b62SEric BiggersK512:
224*24c91b62SEric BiggersWORD64(0x428a2f98,0xd728ae22, 0x71374491,0x23ef65cd)
225*24c91b62SEric BiggersWORD64(0xb5c0fbcf,0xec4d3b2f, 0xe9b5dba5,0x8189dbbc)
226*24c91b62SEric BiggersWORD64(0x3956c25b,0xf348b538, 0x59f111f1,0xb605d019)
227*24c91b62SEric BiggersWORD64(0x923f82a4,0xaf194f9b, 0xab1c5ed5,0xda6d8118)
228*24c91b62SEric BiggersWORD64(0xd807aa98,0xa3030242, 0x12835b01,0x45706fbe)
229*24c91b62SEric BiggersWORD64(0x243185be,0x4ee4b28c, 0x550c7dc3,0xd5ffb4e2)
230*24c91b62SEric BiggersWORD64(0x72be5d74,0xf27b896f, 0x80deb1fe,0x3b1696b1)
231*24c91b62SEric BiggersWORD64(0x9bdc06a7,0x25c71235, 0xc19bf174,0xcf692694)
232*24c91b62SEric BiggersWORD64(0xe49b69c1,0x9ef14ad2, 0xefbe4786,0x384f25e3)
233*24c91b62SEric BiggersWORD64(0x0fc19dc6,0x8b8cd5b5, 0x240ca1cc,0x77ac9c65)
234*24c91b62SEric BiggersWORD64(0x2de92c6f,0x592b0275, 0x4a7484aa,0x6ea6e483)
235*24c91b62SEric BiggersWORD64(0x5cb0a9dc,0xbd41fbd4, 0x76f988da,0x831153b5)
236*24c91b62SEric BiggersWORD64(0x983e5152,0xee66dfab, 0xa831c66d,0x2db43210)
237*24c91b62SEric BiggersWORD64(0xb00327c8,0x98fb213f, 0xbf597fc7,0xbeef0ee4)
238*24c91b62SEric BiggersWORD64(0xc6e00bf3,0x3da88fc2, 0xd5a79147,0x930aa725)
239*24c91b62SEric BiggersWORD64(0x06ca6351,0xe003826f, 0x14292967,0x0a0e6e70)
240*24c91b62SEric BiggersWORD64(0x27b70a85,0x46d22ffc, 0x2e1b2138,0x5c26c926)
241*24c91b62SEric BiggersWORD64(0x4d2c6dfc,0x5ac42aed, 0x53380d13,0x9d95b3df)
242*24c91b62SEric BiggersWORD64(0x650a7354,0x8baf63de, 0x766a0abb,0x3c77b2a8)
243*24c91b62SEric BiggersWORD64(0x81c2c92e,0x47edaee6, 0x92722c85,0x1482353b)
244*24c91b62SEric BiggersWORD64(0xa2bfe8a1,0x4cf10364, 0xa81a664b,0xbc423001)
245*24c91b62SEric BiggersWORD64(0xc24b8b70,0xd0f89791, 0xc76c51a3,0x0654be30)
246*24c91b62SEric BiggersWORD64(0xd192e819,0xd6ef5218, 0xd6990624,0x5565a910)
247*24c91b62SEric BiggersWORD64(0xf40e3585,0x5771202a, 0x106aa070,0x32bbd1b8)
248*24c91b62SEric BiggersWORD64(0x19a4c116,0xb8d2d0c8, 0x1e376c08,0x5141ab53)
249*24c91b62SEric BiggersWORD64(0x2748774c,0xdf8eeb99, 0x34b0bcb5,0xe19b48a8)
250*24c91b62SEric BiggersWORD64(0x391c0cb3,0xc5c95a63, 0x4ed8aa4a,0xe3418acb)
251*24c91b62SEric BiggersWORD64(0x5b9cca4f,0x7763e373, 0x682e6ff3,0xd6b2b8a3)
252*24c91b62SEric BiggersWORD64(0x748f82ee,0x5defb2fc, 0x78a5636f,0x43172f60)
253*24c91b62SEric BiggersWORD64(0x84c87814,0xa1f0ab72, 0x8cc70208,0x1a6439ec)
254*24c91b62SEric BiggersWORD64(0x90befffa,0x23631e28, 0xa4506ceb,0xde82bde9)
255*24c91b62SEric BiggersWORD64(0xbef9a3f7,0xb2c67915, 0xc67178f2,0xe372532b)
256*24c91b62SEric BiggersWORD64(0xca273ece,0xea26619c, 0xd186b8c7,0x21c0c207)
257*24c91b62SEric BiggersWORD64(0xeada7dd6,0xcde0eb1e, 0xf57d4f7f,0xee6ed178)
258*24c91b62SEric BiggersWORD64(0x06f067aa,0x72176fba, 0x0a637dc5,0xa2c898a6)
259*24c91b62SEric BiggersWORD64(0x113f9804,0xbef90dae, 0x1b710b35,0x131c471b)
260*24c91b62SEric BiggersWORD64(0x28db77f5,0x23047d84, 0x32caab7b,0x40c72493)
261*24c91b62SEric BiggersWORD64(0x3c9ebe0a,0x15c9bebc, 0x431d67c4,0x9c100d4c)
262*24c91b62SEric BiggersWORD64(0x4cc5d4be,0xcb3e42b6, 0x597f299c,0xfc657e2a)
263*24c91b62SEric BiggersWORD64(0x5fcb6fab,0x3ad6faec, 0x6c44198c,0x4a475817)
264*24c91b62SEric Biggers.size	K512,.-K512
265*24c91b62SEric Biggers#if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
266*24c91b62SEric Biggers.LOPENSSL_armcap:
267*24c91b62SEric Biggers.word	OPENSSL_armcap_P-sha512_block_data_order
268*24c91b62SEric Biggers.skip	32-4
269*24c91b62SEric Biggers#else
270*24c91b62SEric Biggers.skip	32
271*24c91b62SEric Biggers#endif
272*24c91b62SEric Biggers
273*24c91b62SEric Biggers.global	sha512_block_data_order
274*24c91b62SEric Biggers.type	sha512_block_data_order,%function
275*24c91b62SEric Biggerssha512_block_data_order:
276*24c91b62SEric Biggers.Lsha512_block_data_order:
277*24c91b62SEric Biggers#if __ARM_ARCH__<7
278*24c91b62SEric Biggers	sub	r3,pc,#8		@ sha512_block_data_order
279*24c91b62SEric Biggers#else
280*24c91b62SEric Biggers	adr	r3,.Lsha512_block_data_order
281*24c91b62SEric Biggers#endif
282*24c91b62SEric Biggers#if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
283*24c91b62SEric Biggers	ldr	r12,.LOPENSSL_armcap
284*24c91b62SEric Biggers	ldr	r12,[r3,r12]		@ OPENSSL_armcap_P
285*24c91b62SEric Biggers	tst	r12,#1
286*24c91b62SEric Biggers	bne	.LNEON
287*24c91b62SEric Biggers#endif
288*24c91b62SEric Biggers	add	$len,$inp,$len,lsl#7	@ len to point at the end of inp
289*24c91b62SEric Biggers	stmdb	sp!,{r4-r12,lr}
290*24c91b62SEric Biggers	sub	$Ktbl,r3,#672		@ K512
291*24c91b62SEric Biggers	sub	sp,sp,#9*8
292*24c91b62SEric Biggers
293*24c91b62SEric Biggers	ldr	$Elo,[$ctx,#$Eoff+$lo]
294*24c91b62SEric Biggers	ldr	$Ehi,[$ctx,#$Eoff+$hi]
295*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Goff+$lo]
296*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Goff+$hi]
297*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Hoff+$lo]
298*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Hoff+$hi]
299*24c91b62SEric Biggers.Loop:
300*24c91b62SEric Biggers	str	$t0, [sp,#$Goff+0]
301*24c91b62SEric Biggers	str	$t1, [sp,#$Goff+4]
302*24c91b62SEric Biggers	str	$t2, [sp,#$Hoff+0]
303*24c91b62SEric Biggers	str	$t3, [sp,#$Hoff+4]
304*24c91b62SEric Biggers	ldr	$Alo,[$ctx,#$Aoff+$lo]
305*24c91b62SEric Biggers	ldr	$Ahi,[$ctx,#$Aoff+$hi]
306*24c91b62SEric Biggers	ldr	$Tlo,[$ctx,#$Boff+$lo]
307*24c91b62SEric Biggers	ldr	$Thi,[$ctx,#$Boff+$hi]
308*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Coff+$lo]
309*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Coff+$hi]
310*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Doff+$lo]
311*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Doff+$hi]
312*24c91b62SEric Biggers	str	$Tlo,[sp,#$Boff+0]
313*24c91b62SEric Biggers	str	$Thi,[sp,#$Boff+4]
314*24c91b62SEric Biggers	str	$t0, [sp,#$Coff+0]
315*24c91b62SEric Biggers	str	$t1, [sp,#$Coff+4]
316*24c91b62SEric Biggers	str	$t2, [sp,#$Doff+0]
317*24c91b62SEric Biggers	str	$t3, [sp,#$Doff+4]
318*24c91b62SEric Biggers	ldr	$Tlo,[$ctx,#$Foff+$lo]
319*24c91b62SEric Biggers	ldr	$Thi,[$ctx,#$Foff+$hi]
320*24c91b62SEric Biggers	str	$Tlo,[sp,#$Foff+0]
321*24c91b62SEric Biggers	str	$Thi,[sp,#$Foff+4]
322*24c91b62SEric Biggers
323*24c91b62SEric Biggers.L00_15:
324*24c91b62SEric Biggers#if __ARM_ARCH__<7
325*24c91b62SEric Biggers	ldrb	$Tlo,[$inp,#7]
326*24c91b62SEric Biggers	ldrb	$t0, [$inp,#6]
327*24c91b62SEric Biggers	ldrb	$t1, [$inp,#5]
328*24c91b62SEric Biggers	ldrb	$t2, [$inp,#4]
329*24c91b62SEric Biggers	ldrb	$Thi,[$inp,#3]
330*24c91b62SEric Biggers	ldrb	$t3, [$inp,#2]
331*24c91b62SEric Biggers	orr	$Tlo,$Tlo,$t0,lsl#8
332*24c91b62SEric Biggers	ldrb	$t0, [$inp,#1]
333*24c91b62SEric Biggers	orr	$Tlo,$Tlo,$t1,lsl#16
334*24c91b62SEric Biggers	ldrb	$t1, [$inp],#8
335*24c91b62SEric Biggers	orr	$Tlo,$Tlo,$t2,lsl#24
336*24c91b62SEric Biggers	orr	$Thi,$Thi,$t3,lsl#8
337*24c91b62SEric Biggers	orr	$Thi,$Thi,$t0,lsl#16
338*24c91b62SEric Biggers	orr	$Thi,$Thi,$t1,lsl#24
339*24c91b62SEric Biggers#else
340*24c91b62SEric Biggers	ldr	$Tlo,[$inp,#4]
341*24c91b62SEric Biggers	ldr	$Thi,[$inp],#8
342*24c91b62SEric Biggers#ifdef __ARMEL__
343*24c91b62SEric Biggers	rev	$Tlo,$Tlo
344*24c91b62SEric Biggers	rev	$Thi,$Thi
345*24c91b62SEric Biggers#endif
346*24c91b62SEric Biggers#endif
347*24c91b62SEric Biggers___
348*24c91b62SEric Biggers	&BODY_00_15(0x94);
349*24c91b62SEric Biggers$code.=<<___;
350*24c91b62SEric Biggers	tst	$Ktbl,#1
351*24c91b62SEric Biggers	beq	.L00_15
352*24c91b62SEric Biggers	ldr	$t0,[sp,#`$Xoff+8*(16-1)`+0]
353*24c91b62SEric Biggers	ldr	$t1,[sp,#`$Xoff+8*(16-1)`+4]
354*24c91b62SEric Biggers	bic	$Ktbl,$Ktbl,#1
355*24c91b62SEric Biggers.L16_79:
356*24c91b62SEric Biggers	@ sigma0(x)	(ROTR((x),1)  ^ ROTR((x),8)  ^ ((x)>>7))
357*24c91b62SEric Biggers	@ LO		lo>>1^hi<<31  ^ lo>>8^hi<<24 ^ lo>>7^hi<<25
358*24c91b62SEric Biggers	@ HI		hi>>1^lo<<31  ^ hi>>8^lo<<24 ^ hi>>7
359*24c91b62SEric Biggers	mov	$Tlo,$t0,lsr#1
360*24c91b62SEric Biggers	ldr	$t2,[sp,#`$Xoff+8*(16-14)`+0]
361*24c91b62SEric Biggers	mov	$Thi,$t1,lsr#1
362*24c91b62SEric Biggers	ldr	$t3,[sp,#`$Xoff+8*(16-14)`+4]
363*24c91b62SEric Biggers	eor	$Tlo,$Tlo,$t1,lsl#31
364*24c91b62SEric Biggers	eor	$Thi,$Thi,$t0,lsl#31
365*24c91b62SEric Biggers	eor	$Tlo,$Tlo,$t0,lsr#8
366*24c91b62SEric Biggers	eor	$Thi,$Thi,$t1,lsr#8
367*24c91b62SEric Biggers	eor	$Tlo,$Tlo,$t1,lsl#24
368*24c91b62SEric Biggers	eor	$Thi,$Thi,$t0,lsl#24
369*24c91b62SEric Biggers	eor	$Tlo,$Tlo,$t0,lsr#7
370*24c91b62SEric Biggers	eor	$Thi,$Thi,$t1,lsr#7
371*24c91b62SEric Biggers	eor	$Tlo,$Tlo,$t1,lsl#25
372*24c91b62SEric Biggers
373*24c91b62SEric Biggers	@ sigma1(x)	(ROTR((x),19) ^ ROTR((x),61) ^ ((x)>>6))
374*24c91b62SEric Biggers	@ LO		lo>>19^hi<<13 ^ hi>>29^lo<<3 ^ lo>>6^hi<<26
375*24c91b62SEric Biggers	@ HI		hi>>19^lo<<13 ^ lo>>29^hi<<3 ^ hi>>6
376*24c91b62SEric Biggers	mov	$t0,$t2,lsr#19
377*24c91b62SEric Biggers	mov	$t1,$t3,lsr#19
378*24c91b62SEric Biggers	eor	$t0,$t0,$t3,lsl#13
379*24c91b62SEric Biggers	eor	$t1,$t1,$t2,lsl#13
380*24c91b62SEric Biggers	eor	$t0,$t0,$t3,lsr#29
381*24c91b62SEric Biggers	eor	$t1,$t1,$t2,lsr#29
382*24c91b62SEric Biggers	eor	$t0,$t0,$t2,lsl#3
383*24c91b62SEric Biggers	eor	$t1,$t1,$t3,lsl#3
384*24c91b62SEric Biggers	eor	$t0,$t0,$t2,lsr#6
385*24c91b62SEric Biggers	eor	$t1,$t1,$t3,lsr#6
386*24c91b62SEric Biggers	ldr	$t2,[sp,#`$Xoff+8*(16-9)`+0]
387*24c91b62SEric Biggers	eor	$t0,$t0,$t3,lsl#26
388*24c91b62SEric Biggers
389*24c91b62SEric Biggers	ldr	$t3,[sp,#`$Xoff+8*(16-9)`+4]
390*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t0
391*24c91b62SEric Biggers	ldr	$t0,[sp,#`$Xoff+8*16`+0]
392*24c91b62SEric Biggers	adc	$Thi,$Thi,$t1
393*24c91b62SEric Biggers
394*24c91b62SEric Biggers	ldr	$t1,[sp,#`$Xoff+8*16`+4]
395*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t2
396*24c91b62SEric Biggers	adc	$Thi,$Thi,$t3
397*24c91b62SEric Biggers	adds	$Tlo,$Tlo,$t0
398*24c91b62SEric Biggers	adc	$Thi,$Thi,$t1
399*24c91b62SEric Biggers___
400*24c91b62SEric Biggers	&BODY_00_15(0x17);
401*24c91b62SEric Biggers$code.=<<___;
402*24c91b62SEric Biggers#if __ARM_ARCH__>=7
403*24c91b62SEric Biggers	ittt	eq			@ Thumb2 thing, sanity check in ARM
404*24c91b62SEric Biggers#endif
405*24c91b62SEric Biggers	ldreq	$t0,[sp,#`$Xoff+8*(16-1)`+0]
406*24c91b62SEric Biggers	ldreq	$t1,[sp,#`$Xoff+8*(16-1)`+4]
407*24c91b62SEric Biggers	beq	.L16_79
408*24c91b62SEric Biggers	bic	$Ktbl,$Ktbl,#1
409*24c91b62SEric Biggers
410*24c91b62SEric Biggers	ldr	$Tlo,[sp,#$Boff+0]
411*24c91b62SEric Biggers	ldr	$Thi,[sp,#$Boff+4]
412*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Aoff+$lo]
413*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Aoff+$hi]
414*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Boff+$lo]
415*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Boff+$hi]
416*24c91b62SEric Biggers	adds	$t0,$Alo,$t0
417*24c91b62SEric Biggers	str	$t0, [$ctx,#$Aoff+$lo]
418*24c91b62SEric Biggers	adc	$t1,$Ahi,$t1
419*24c91b62SEric Biggers	str	$t1, [$ctx,#$Aoff+$hi]
420*24c91b62SEric Biggers	adds	$t2,$Tlo,$t2
421*24c91b62SEric Biggers	str	$t2, [$ctx,#$Boff+$lo]
422*24c91b62SEric Biggers	adc	$t3,$Thi,$t3
423*24c91b62SEric Biggers	str	$t3, [$ctx,#$Boff+$hi]
424*24c91b62SEric Biggers
425*24c91b62SEric Biggers	ldr	$Alo,[sp,#$Coff+0]
426*24c91b62SEric Biggers	ldr	$Ahi,[sp,#$Coff+4]
427*24c91b62SEric Biggers	ldr	$Tlo,[sp,#$Doff+0]
428*24c91b62SEric Biggers	ldr	$Thi,[sp,#$Doff+4]
429*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Coff+$lo]
430*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Coff+$hi]
431*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Doff+$lo]
432*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Doff+$hi]
433*24c91b62SEric Biggers	adds	$t0,$Alo,$t0
434*24c91b62SEric Biggers	str	$t0, [$ctx,#$Coff+$lo]
435*24c91b62SEric Biggers	adc	$t1,$Ahi,$t1
436*24c91b62SEric Biggers	str	$t1, [$ctx,#$Coff+$hi]
437*24c91b62SEric Biggers	adds	$t2,$Tlo,$t2
438*24c91b62SEric Biggers	str	$t2, [$ctx,#$Doff+$lo]
439*24c91b62SEric Biggers	adc	$t3,$Thi,$t3
440*24c91b62SEric Biggers	str	$t3, [$ctx,#$Doff+$hi]
441*24c91b62SEric Biggers
442*24c91b62SEric Biggers	ldr	$Tlo,[sp,#$Foff+0]
443*24c91b62SEric Biggers	ldr	$Thi,[sp,#$Foff+4]
444*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Eoff+$lo]
445*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Eoff+$hi]
446*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Foff+$lo]
447*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Foff+$hi]
448*24c91b62SEric Biggers	adds	$Elo,$Elo,$t0
449*24c91b62SEric Biggers	str	$Elo,[$ctx,#$Eoff+$lo]
450*24c91b62SEric Biggers	adc	$Ehi,$Ehi,$t1
451*24c91b62SEric Biggers	str	$Ehi,[$ctx,#$Eoff+$hi]
452*24c91b62SEric Biggers	adds	$t2,$Tlo,$t2
453*24c91b62SEric Biggers	str	$t2, [$ctx,#$Foff+$lo]
454*24c91b62SEric Biggers	adc	$t3,$Thi,$t3
455*24c91b62SEric Biggers	str	$t3, [$ctx,#$Foff+$hi]
456*24c91b62SEric Biggers
457*24c91b62SEric Biggers	ldr	$Alo,[sp,#$Goff+0]
458*24c91b62SEric Biggers	ldr	$Ahi,[sp,#$Goff+4]
459*24c91b62SEric Biggers	ldr	$Tlo,[sp,#$Hoff+0]
460*24c91b62SEric Biggers	ldr	$Thi,[sp,#$Hoff+4]
461*24c91b62SEric Biggers	ldr	$t0, [$ctx,#$Goff+$lo]
462*24c91b62SEric Biggers	ldr	$t1, [$ctx,#$Goff+$hi]
463*24c91b62SEric Biggers	ldr	$t2, [$ctx,#$Hoff+$lo]
464*24c91b62SEric Biggers	ldr	$t3, [$ctx,#$Hoff+$hi]
465*24c91b62SEric Biggers	adds	$t0,$Alo,$t0
466*24c91b62SEric Biggers	str	$t0, [$ctx,#$Goff+$lo]
467*24c91b62SEric Biggers	adc	$t1,$Ahi,$t1
468*24c91b62SEric Biggers	str	$t1, [$ctx,#$Goff+$hi]
469*24c91b62SEric Biggers	adds	$t2,$Tlo,$t2
470*24c91b62SEric Biggers	str	$t2, [$ctx,#$Hoff+$lo]
471*24c91b62SEric Biggers	adc	$t3,$Thi,$t3
472*24c91b62SEric Biggers	str	$t3, [$ctx,#$Hoff+$hi]
473*24c91b62SEric Biggers
474*24c91b62SEric Biggers	add	sp,sp,#640
475*24c91b62SEric Biggers	sub	$Ktbl,$Ktbl,#640
476*24c91b62SEric Biggers
477*24c91b62SEric Biggers	teq	$inp,$len
478*24c91b62SEric Biggers	bne	.Loop
479*24c91b62SEric Biggers
480*24c91b62SEric Biggers	add	sp,sp,#8*9		@ destroy frame
481*24c91b62SEric Biggers#if __ARM_ARCH__>=5
482*24c91b62SEric Biggers	ldmia	sp!,{r4-r12,pc}
483*24c91b62SEric Biggers#else
484*24c91b62SEric Biggers	ldmia	sp!,{r4-r12,lr}
485*24c91b62SEric Biggers	tst	lr,#1
486*24c91b62SEric Biggers	moveq	pc,lr			@ be binary compatible with V4, yet
487*24c91b62SEric Biggers	bx	lr			@ interoperable with Thumb ISA:-)
488*24c91b62SEric Biggers#endif
489*24c91b62SEric Biggers.size	sha512_block_data_order,.-sha512_block_data_order
490*24c91b62SEric Biggers___
491*24c91b62SEric Biggers
492*24c91b62SEric Biggers{
493*24c91b62SEric Biggersmy @Sigma0=(28,34,39);
494*24c91b62SEric Biggersmy @Sigma1=(14,18,41);
495*24c91b62SEric Biggersmy @sigma0=(1, 8, 7);
496*24c91b62SEric Biggersmy @sigma1=(19,61,6);
497*24c91b62SEric Biggers
498*24c91b62SEric Biggersmy $Ktbl="r3";
499*24c91b62SEric Biggersmy $cnt="r12";	# volatile register known as ip, intra-procedure-call scratch
500*24c91b62SEric Biggers
501*24c91b62SEric Biggersmy @X=map("d$_",(0..15));
502*24c91b62SEric Biggersmy @V=($A,$B,$C,$D,$E,$F,$G,$H)=map("d$_",(16..23));
503*24c91b62SEric Biggers
504*24c91b62SEric Biggerssub NEON_00_15() {
505*24c91b62SEric Biggersmy $i=shift;
506*24c91b62SEric Biggersmy ($a,$b,$c,$d,$e,$f,$g,$h)=@_;
507*24c91b62SEric Biggersmy ($t0,$t1,$t2,$T1,$K,$Ch,$Maj)=map("d$_",(24..31));	# temps
508*24c91b62SEric Biggers
509*24c91b62SEric Biggers$code.=<<___ if ($i<16 || $i&1);
510*24c91b62SEric Biggers	vshr.u64	$t0,$e,#@Sigma1[0]	@ $i
511*24c91b62SEric Biggers#if $i<16
512*24c91b62SEric Biggers	vld1.64		{@X[$i%16]},[$inp]!	@ handles unaligned
513*24c91b62SEric Biggers#endif
514*24c91b62SEric Biggers	vshr.u64	$t1,$e,#@Sigma1[1]
515*24c91b62SEric Biggers#if $i>0
516*24c91b62SEric Biggers	 vadd.i64	$a,$Maj			@ h+=Maj from the past
517*24c91b62SEric Biggers#endif
518*24c91b62SEric Biggers	vshr.u64	$t2,$e,#@Sigma1[2]
519*24c91b62SEric Biggers___
520*24c91b62SEric Biggers$code.=<<___;
521*24c91b62SEric Biggers	vld1.64		{$K},[$Ktbl,:64]!	@ K[i++]
522*24c91b62SEric Biggers	vsli.64		$t0,$e,#`64-@Sigma1[0]`
523*24c91b62SEric Biggers	vsli.64		$t1,$e,#`64-@Sigma1[1]`
524*24c91b62SEric Biggers	vmov		$Ch,$e
525*24c91b62SEric Biggers	vsli.64		$t2,$e,#`64-@Sigma1[2]`
526*24c91b62SEric Biggers#if $i<16 && defined(__ARMEL__)
527*24c91b62SEric Biggers	vrev64.8	@X[$i],@X[$i]
528*24c91b62SEric Biggers#endif
529*24c91b62SEric Biggers	veor		$t1,$t0
530*24c91b62SEric Biggers	vbsl		$Ch,$f,$g		@ Ch(e,f,g)
531*24c91b62SEric Biggers	vshr.u64	$t0,$a,#@Sigma0[0]
532*24c91b62SEric Biggers	veor		$t2,$t1			@ Sigma1(e)
533*24c91b62SEric Biggers	vadd.i64	$T1,$Ch,$h
534*24c91b62SEric Biggers	vshr.u64	$t1,$a,#@Sigma0[1]
535*24c91b62SEric Biggers	vsli.64		$t0,$a,#`64-@Sigma0[0]`
536*24c91b62SEric Biggers	vadd.i64	$T1,$t2
537*24c91b62SEric Biggers	vshr.u64	$t2,$a,#@Sigma0[2]
538*24c91b62SEric Biggers	vadd.i64	$K,@X[$i%16]
539*24c91b62SEric Biggers	vsli.64		$t1,$a,#`64-@Sigma0[1]`
540*24c91b62SEric Biggers	veor		$Maj,$a,$b
541*24c91b62SEric Biggers	vsli.64		$t2,$a,#`64-@Sigma0[2]`
542*24c91b62SEric Biggers	veor		$h,$t0,$t1
543*24c91b62SEric Biggers	vadd.i64	$T1,$K
544*24c91b62SEric Biggers	vbsl		$Maj,$c,$b		@ Maj(a,b,c)
545*24c91b62SEric Biggers	veor		$h,$t2			@ Sigma0(a)
546*24c91b62SEric Biggers	vadd.i64	$d,$T1
547*24c91b62SEric Biggers	vadd.i64	$Maj,$T1
548*24c91b62SEric Biggers	@ vadd.i64	$h,$Maj
549*24c91b62SEric Biggers___
550*24c91b62SEric Biggers}
551*24c91b62SEric Biggers
552*24c91b62SEric Biggerssub NEON_16_79() {
553*24c91b62SEric Biggersmy $i=shift;
554*24c91b62SEric Biggers
555*24c91b62SEric Biggersif ($i&1)	{ &NEON_00_15($i,@_); return; }
556*24c91b62SEric Biggers
557*24c91b62SEric Biggers# 2x-vectorized, therefore runs every 2nd round
558*24c91b62SEric Biggersmy @X=map("q$_",(0..7));			# view @X as 128-bit vector
559*24c91b62SEric Biggersmy ($t0,$t1,$s0,$s1) = map("q$_",(12..15));	# temps
560*24c91b62SEric Biggersmy ($d0,$d1,$d2) = map("d$_",(24..26));		# temps from NEON_00_15
561*24c91b62SEric Biggersmy $e=@_[4];					# $e from NEON_00_15
562*24c91b62SEric Biggers$i /= 2;
563*24c91b62SEric Biggers$code.=<<___;
564*24c91b62SEric Biggers	vshr.u64	$t0,@X[($i+7)%8],#@sigma1[0]
565*24c91b62SEric Biggers	vshr.u64	$t1,@X[($i+7)%8],#@sigma1[1]
566*24c91b62SEric Biggers	 vadd.i64	@_[0],d30			@ h+=Maj from the past
567*24c91b62SEric Biggers	vshr.u64	$s1,@X[($i+7)%8],#@sigma1[2]
568*24c91b62SEric Biggers	vsli.64		$t0,@X[($i+7)%8],#`64-@sigma1[0]`
569*24c91b62SEric Biggers	vext.8		$s0,@X[$i%8],@X[($i+1)%8],#8	@ X[i+1]
570*24c91b62SEric Biggers	vsli.64		$t1,@X[($i+7)%8],#`64-@sigma1[1]`
571*24c91b62SEric Biggers	veor		$s1,$t0
572*24c91b62SEric Biggers	vshr.u64	$t0,$s0,#@sigma0[0]
573*24c91b62SEric Biggers	veor		$s1,$t1				@ sigma1(X[i+14])
574*24c91b62SEric Biggers	vshr.u64	$t1,$s0,#@sigma0[1]
575*24c91b62SEric Biggers	vadd.i64	@X[$i%8],$s1
576*24c91b62SEric Biggers	vshr.u64	$s1,$s0,#@sigma0[2]
577*24c91b62SEric Biggers	vsli.64		$t0,$s0,#`64-@sigma0[0]`
578*24c91b62SEric Biggers	vsli.64		$t1,$s0,#`64-@sigma0[1]`
579*24c91b62SEric Biggers	vext.8		$s0,@X[($i+4)%8],@X[($i+5)%8],#8	@ X[i+9]
580*24c91b62SEric Biggers	veor		$s1,$t0
581*24c91b62SEric Biggers	vshr.u64	$d0,$e,#@Sigma1[0]		@ from NEON_00_15
582*24c91b62SEric Biggers	vadd.i64	@X[$i%8],$s0
583*24c91b62SEric Biggers	vshr.u64	$d1,$e,#@Sigma1[1]		@ from NEON_00_15
584*24c91b62SEric Biggers	veor		$s1,$t1				@ sigma0(X[i+1])
585*24c91b62SEric Biggers	vshr.u64	$d2,$e,#@Sigma1[2]		@ from NEON_00_15
586*24c91b62SEric Biggers	vadd.i64	@X[$i%8],$s1
587*24c91b62SEric Biggers___
588*24c91b62SEric Biggers	&NEON_00_15(2*$i,@_);
589*24c91b62SEric Biggers}
590*24c91b62SEric Biggers
591*24c91b62SEric Biggers$code.=<<___;
592*24c91b62SEric Biggers#if __ARM_MAX_ARCH__>=7
593*24c91b62SEric Biggers.arch	armv7-a
594*24c91b62SEric Biggers.fpu	neon
595*24c91b62SEric Biggers
596*24c91b62SEric Biggers.global	sha512_block_data_order_neon
597*24c91b62SEric Biggers.type	sha512_block_data_order_neon,%function
598*24c91b62SEric Biggers.align	4
599*24c91b62SEric Biggerssha512_block_data_order_neon:
600*24c91b62SEric Biggers.LNEON:
601*24c91b62SEric Biggers	dmb				@ errata #451034 on early Cortex A8
602*24c91b62SEric Biggers	add	$len,$inp,$len,lsl#7	@ len to point at the end of inp
603*24c91b62SEric Biggers	VFP_ABI_PUSH
604*24c91b62SEric Biggers	adr	$Ktbl,.Lsha512_block_data_order
605*24c91b62SEric Biggers	sub	$Ktbl,$Ktbl,.Lsha512_block_data_order-K512
606*24c91b62SEric Biggers	vldmia	$ctx,{$A-$H}		@ load context
607*24c91b62SEric Biggers.Loop_neon:
608*24c91b62SEric Biggers___
609*24c91b62SEric Biggersfor($i=0;$i<16;$i++)	{ &NEON_00_15($i,@V); unshift(@V,pop(@V)); }
610*24c91b62SEric Biggers$code.=<<___;
611*24c91b62SEric Biggers	mov		$cnt,#4
612*24c91b62SEric Biggers.L16_79_neon:
613*24c91b62SEric Biggers	subs		$cnt,#1
614*24c91b62SEric Biggers___
615*24c91b62SEric Biggersfor(;$i<32;$i++)	{ &NEON_16_79($i,@V); unshift(@V,pop(@V)); }
616*24c91b62SEric Biggers$code.=<<___;
617*24c91b62SEric Biggers	bne		.L16_79_neon
618*24c91b62SEric Biggers
619*24c91b62SEric Biggers	 vadd.i64	$A,d30		@ h+=Maj from the past
620*24c91b62SEric Biggers	vldmia		$ctx,{d24-d31}	@ load context to temp
621*24c91b62SEric Biggers	vadd.i64	q8,q12		@ vectorized accumulate
622*24c91b62SEric Biggers	vadd.i64	q9,q13
623*24c91b62SEric Biggers	vadd.i64	q10,q14
624*24c91b62SEric Biggers	vadd.i64	q11,q15
625*24c91b62SEric Biggers	vstmia		$ctx,{$A-$H}	@ save context
626*24c91b62SEric Biggers	teq		$inp,$len
627*24c91b62SEric Biggers	sub		$Ktbl,#640	@ rewind K512
628*24c91b62SEric Biggers	bne		.Loop_neon
629*24c91b62SEric Biggers
630*24c91b62SEric Biggers	VFP_ABI_POP
631*24c91b62SEric Biggers	ret				@ bx lr
632*24c91b62SEric Biggers.size	sha512_block_data_order_neon,.-sha512_block_data_order_neon
633*24c91b62SEric Biggers#endif
634*24c91b62SEric Biggers___
635*24c91b62SEric Biggers}
636*24c91b62SEric Biggers$code.=<<___;
637*24c91b62SEric Biggers.asciz	"SHA512 block transform for ARMv4/NEON, CRYPTOGAMS by <appro\@openssl.org>"
638*24c91b62SEric Biggers.align	2
639*24c91b62SEric Biggers#if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
640*24c91b62SEric Biggers.comm	OPENSSL_armcap_P,4,4
641*24c91b62SEric Biggers#endif
642*24c91b62SEric Biggers___
643*24c91b62SEric Biggers
644*24c91b62SEric Biggers$code =~ s/\`([^\`]*)\`/eval $1/gem;
645*24c91b62SEric Biggers$code =~ s/\bbx\s+lr\b/.word\t0xe12fff1e/gm;	# make it possible to compile with -march=armv4
646*24c91b62SEric Biggers$code =~ s/\bret\b/bx	lr/gm;
647*24c91b62SEric Biggers
648*24c91b62SEric Biggersopen SELF,$0;
649*24c91b62SEric Biggerswhile(<SELF>) {
650*24c91b62SEric Biggers	next if (/^#!/);
651*24c91b62SEric Biggers	last if (!s/^#/@/ and !/^$/);
652*24c91b62SEric Biggers	print;
653*24c91b62SEric Biggers}
654*24c91b62SEric Biggersclose SELF;
655*24c91b62SEric Biggers
656*24c91b62SEric Biggersprint $code;
657*24c91b62SEric Biggersclose STDOUT; # enforce flush
658