xref: /linux/include/uapi/linux/serial_reg.h (revision ab1c247094e323177a578b38f0325bf79f0317ac)
1e2be04c7SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-1.0+ WITH Linux-syscall-note */
2607ca46eSDavid Howells /*
3607ca46eSDavid Howells  * include/linux/serial_reg.h
4607ca46eSDavid Howells  *
5607ca46eSDavid Howells  * Copyright (C) 1992, 1994 by Theodore Ts'o.
6607ca46eSDavid Howells  *
7607ca46eSDavid Howells  * Redistribution of this file is permitted under the terms of the GNU
8607ca46eSDavid Howells  * Public License (GPL)
9607ca46eSDavid Howells  *
10607ca46eSDavid Howells  * These are the UART port assignments, expressed as offsets from the base
11607ca46eSDavid Howells  * register.  These assignments should hold for any serial port based on
12607ca46eSDavid Howells  * a 8250, 16450, or 16550(A).
13607ca46eSDavid Howells  */
14607ca46eSDavid Howells 
15607ca46eSDavid Howells #ifndef _LINUX_SERIAL_REG_H
16607ca46eSDavid Howells #define _LINUX_SERIAL_REG_H
17607ca46eSDavid Howells 
18607ca46eSDavid Howells /*
19607ca46eSDavid Howells  * DLAB=0
20607ca46eSDavid Howells  */
21607ca46eSDavid Howells #define UART_RX		0	/* In:  Receive buffer */
22607ca46eSDavid Howells #define UART_TX		0	/* Out: Transmit buffer */
23607ca46eSDavid Howells 
24607ca46eSDavid Howells #define UART_IER	1	/* Out: Interrupt Enable Register */
25607ca46eSDavid Howells #define UART_IER_MSI		0x08 /* Enable Modem status interrupt */
26607ca46eSDavid Howells #define UART_IER_RLSI		0x04 /* Enable receiver line status interrupt */
27607ca46eSDavid Howells #define UART_IER_THRI		0x02 /* Enable Transmitter holding register int. */
28607ca46eSDavid Howells #define UART_IER_RDI		0x01 /* Enable receiver data interrupt */
29607ca46eSDavid Howells /*
30607ca46eSDavid Howells  * Sleep mode for ST16650 and TI16750.  For the ST16650, EFR[4]=1
31607ca46eSDavid Howells  */
32607ca46eSDavid Howells #define UART_IERX_SLEEP		0x10 /* Enable sleep mode */
33607ca46eSDavid Howells 
34607ca46eSDavid Howells #define UART_IIR	2	/* In:  Interrupt ID Register */
35607ca46eSDavid Howells #define UART_IIR_NO_INT		0x01 /* No interrupts pending */
36bd5dc09fSFelipe Balbi #define UART_IIR_ID		0x0e /* Mask for the interrupt ID */
37607ca46eSDavid Howells #define UART_IIR_MSI		0x00 /* Modem status interrupt */
38607ca46eSDavid Howells #define UART_IIR_THRI		0x02 /* Transmitter holding register empty */
39607ca46eSDavid Howells #define UART_IIR_RDI		0x04 /* Receiver data interrupt */
40607ca46eSDavid Howells #define UART_IIR_RLSI		0x06 /* Receiver line status interrupt */
41607ca46eSDavid Howells 
42607ca46eSDavid Howells #define UART_IIR_BUSY		0x07 /* DesignWare APB Busy Detect */
43607ca46eSDavid Howells 
44607ca46eSDavid Howells #define UART_IIR_RX_TIMEOUT	0x0c /* OMAP RX Timeout interrupt */
45607ca46eSDavid Howells #define UART_IIR_XOFF		0x10 /* OMAP XOFF/Special Character */
46607ca46eSDavid Howells #define UART_IIR_CTS_RTS_DSR	0x20 /* OMAP CTS/RTS/DSR Change */
47afd216caSIlpo Järvinen #define UART_IIR_64BYTE_FIFO	0x20 /* 16750 64 bytes FIFO */
483398cc4fSIlpo Järvinen #define UART_IIR_FIFO_ENABLED	0xc0 /* FIFOs enabled / port type identification */
493398cc4fSIlpo Järvinen #define  UART_IIR_FIFO_ENABLED_8250	0x00	/* 8250: no FIFO */
503398cc4fSIlpo Järvinen #define  UART_IIR_FIFO_ENABLED_16550	0x80	/* 16550: (broken/unusable) FIFO */
513398cc4fSIlpo Järvinen #define  UART_IIR_FIFO_ENABLED_16550A	0xc0	/* 16550A: FIFO enabled */
52*2ff477b7SAndy Shevchenko #define  UART_IIR_FIFO_ENABLED_16750	0xe0	/* 16750: 64 bytes FIFO enabled */
53607ca46eSDavid Howells 
54607ca46eSDavid Howells #define UART_FCR	2	/* Out: FIFO Control Register */
55607ca46eSDavid Howells #define UART_FCR_ENABLE_FIFO	0x01 /* Enable the FIFO */
56607ca46eSDavid Howells #define UART_FCR_CLEAR_RCVR	0x02 /* Clear the RCVR FIFO */
57607ca46eSDavid Howells #define UART_FCR_CLEAR_XMIT	0x04 /* Clear the XMIT FIFO */
58607ca46eSDavid Howells #define UART_FCR_DMA_SELECT	0x08 /* For DMA applications */
59607ca46eSDavid Howells /*
60607ca46eSDavid Howells  * Note: The FIFO trigger levels are chip specific:
61607ca46eSDavid Howells  *	RX:76 = 00  01  10  11	TX:54 = 00  01  10  11
62607ca46eSDavid Howells  * PC16550D:	 1   4   8  14		xx  xx  xx  xx
63607ca46eSDavid Howells  * TI16C550A:	 1   4   8  14          xx  xx  xx  xx
64607ca46eSDavid Howells  * TI16C550C:	 1   4   8  14          xx  xx  xx  xx
65607ca46eSDavid Howells  * ST16C550:	 1   4   8  14		xx  xx  xx  xx
66607ca46eSDavid Howells  * ST16C650:	 8  16  24  28		16   8  24  30	PORT_16650V2
67607ca46eSDavid Howells  * NS16C552:	 1   4   8  14		xx  xx  xx  xx
68607ca46eSDavid Howells  * ST16C654:	 8  16  56  60		 8  16  32  56	PORT_16654
69607ca46eSDavid Howells  * TI16C750:	 1  16  32  56		xx  xx  xx  xx	PORT_16750
70607ca46eSDavid Howells  * TI16C752:	 8  16  56  60		 8  16  32  56
71d7aff291SMaciej W. Rozycki  * OX16C950:	16  32 112 120		16  32  64 112	PORT_16C950
72607ca46eSDavid Howells  * Tegra:	 1   4   8  14		16   8   4   1	PORT_TEGRA
73607ca46eSDavid Howells  */
74607ca46eSDavid Howells #define UART_FCR_R_TRIG_00	0x00
75607ca46eSDavid Howells #define UART_FCR_R_TRIG_01	0x40
76607ca46eSDavid Howells #define UART_FCR_R_TRIG_10	0x80
77607ca46eSDavid Howells #define UART_FCR_R_TRIG_11	0xc0
78607ca46eSDavid Howells #define UART_FCR_T_TRIG_00	0x00
79607ca46eSDavid Howells #define UART_FCR_T_TRIG_01	0x10
80607ca46eSDavid Howells #define UART_FCR_T_TRIG_10	0x20
81607ca46eSDavid Howells #define UART_FCR_T_TRIG_11	0x30
82607ca46eSDavid Howells 
83607ca46eSDavid Howells #define UART_FCR_TRIGGER_MASK	0xC0 /* Mask for the FIFO trigger range */
84607ca46eSDavid Howells #define UART_FCR_TRIGGER_1	0x00 /* Mask for trigger set at 1 */
85607ca46eSDavid Howells #define UART_FCR_TRIGGER_4	0x40 /* Mask for trigger set at 4 */
86607ca46eSDavid Howells #define UART_FCR_TRIGGER_8	0x80 /* Mask for trigger set at 8 */
87607ca46eSDavid Howells #define UART_FCR_TRIGGER_14	0xC0 /* Mask for trigger set at 14 */
88607ca46eSDavid Howells /* 16650 definitions */
89607ca46eSDavid Howells #define UART_FCR6_R_TRIGGER_8	0x00 /* Mask for receive trigger set at 1 */
90607ca46eSDavid Howells #define UART_FCR6_R_TRIGGER_16	0x40 /* Mask for receive trigger set at 4 */
91607ca46eSDavid Howells #define UART_FCR6_R_TRIGGER_24  0x80 /* Mask for receive trigger set at 8 */
92607ca46eSDavid Howells #define UART_FCR6_R_TRIGGER_28	0xC0 /* Mask for receive trigger set at 14 */
93607ca46eSDavid Howells #define UART_FCR6_T_TRIGGER_16	0x00 /* Mask for transmit trigger set at 16 */
94607ca46eSDavid Howells #define UART_FCR6_T_TRIGGER_8	0x10 /* Mask for transmit trigger set at 8 */
95607ca46eSDavid Howells #define UART_FCR6_T_TRIGGER_24  0x20 /* Mask for transmit trigger set at 24 */
96607ca46eSDavid Howells #define UART_FCR6_T_TRIGGER_30	0x30 /* Mask for transmit trigger set at 30 */
97fddceb8bSVijay Rai #define UART_FCR7_64BYTE	0x20 /* Go into 64 byte mode (TI16C750 and
98fddceb8bSVijay Rai 					some Freescale UARTs) */
99607ca46eSDavid Howells 
100aef9a7bdSYoshihiro YUNOMAE #define UART_FCR_R_TRIG_SHIFT		6
101aef9a7bdSYoshihiro YUNOMAE #define UART_FCR_R_TRIG_BITS(x)		\
102aef9a7bdSYoshihiro YUNOMAE 	(((x) & UART_FCR_TRIGGER_MASK) >> UART_FCR_R_TRIG_SHIFT)
103aef9a7bdSYoshihiro YUNOMAE #define UART_FCR_R_TRIG_MAX_STATE	4
104aef9a7bdSYoshihiro YUNOMAE 
105607ca46eSDavid Howells #define UART_LCR	3	/* Out: Line Control Register */
106607ca46eSDavid Howells /*
107607ca46eSDavid Howells  * Note: if the word length is 5 bits (UART_LCR_WLEN5), then setting
108607ca46eSDavid Howells  * UART_LCR_STOP will select 1.5 stop bits, not 2 stop bits.
109607ca46eSDavid Howells  */
110607ca46eSDavid Howells #define UART_LCR_DLAB		0x80 /* Divisor latch access bit */
111607ca46eSDavid Howells #define UART_LCR_SBC		0x40 /* Set break control */
112607ca46eSDavid Howells #define UART_LCR_SPAR		0x20 /* Stick parity (?) */
113607ca46eSDavid Howells #define UART_LCR_EPAR		0x10 /* Even parity select */
114607ca46eSDavid Howells #define UART_LCR_PARITY		0x08 /* Parity Enable */
115607ca46eSDavid Howells #define UART_LCR_STOP		0x04 /* Stop bits: 0=1 bit, 1=2 bits */
116607ca46eSDavid Howells #define UART_LCR_WLEN5		0x00 /* Wordlength: 5 bits */
117607ca46eSDavid Howells #define UART_LCR_WLEN6		0x01 /* Wordlength: 6 bits */
118607ca46eSDavid Howells #define UART_LCR_WLEN7		0x02 /* Wordlength: 7 bits */
119607ca46eSDavid Howells #define UART_LCR_WLEN8		0x03 /* Wordlength: 8 bits */
120607ca46eSDavid Howells 
121607ca46eSDavid Howells /*
122607ca46eSDavid Howells  * Access to some registers depends on register access / configuration
123607ca46eSDavid Howells  * mode.
124607ca46eSDavid Howells  */
125607ca46eSDavid Howells #define UART_LCR_CONF_MODE_A	UART_LCR_DLAB	/* Configutation mode A */
126607ca46eSDavid Howells #define UART_LCR_CONF_MODE_B	0xBF		/* Configutation mode B */
127607ca46eSDavid Howells 
128607ca46eSDavid Howells #define UART_MCR	4	/* Out: Modem Control Register */
129607ca46eSDavid Howells #define UART_MCR_CLKSEL		0x80 /* Divide clock by 4 (TI16C752, EFR[4]=1) */
130607ca46eSDavid Howells #define UART_MCR_TCRTLR		0x40 /* Access TCR/TLR (TI16C752, EFR[4]=1) */
131607ca46eSDavid Howells #define UART_MCR_XONANY		0x20 /* Enable Xon Any (TI16C752, EFR[4]=1) */
132607ca46eSDavid Howells #define UART_MCR_AFE		0x20 /* Enable auto-RTS/CTS (TI16C550C/TI16C750) */
133607ca46eSDavid Howells #define UART_MCR_LOOP		0x10 /* Enable loopback test mode */
134607ca46eSDavid Howells #define UART_MCR_OUT2		0x08 /* Out2 complement */
135607ca46eSDavid Howells #define UART_MCR_OUT1		0x04 /* Out1 complement */
136607ca46eSDavid Howells #define UART_MCR_RTS		0x02 /* RTS complement */
137607ca46eSDavid Howells #define UART_MCR_DTR		0x01 /* DTR complement */
138607ca46eSDavid Howells 
139607ca46eSDavid Howells #define UART_LSR	5	/* In:  Line Status Register */
140607ca46eSDavid Howells #define UART_LSR_FIFOE		0x80 /* Fifo error */
141607ca46eSDavid Howells #define UART_LSR_TEMT		0x40 /* Transmitter empty */
142607ca46eSDavid Howells #define UART_LSR_THRE		0x20 /* Transmit-hold-register empty */
143607ca46eSDavid Howells #define UART_LSR_BI		0x10 /* Break interrupt indicator */
144607ca46eSDavid Howells #define UART_LSR_FE		0x08 /* Frame error indicator */
145607ca46eSDavid Howells #define UART_LSR_PE		0x04 /* Parity error indicator */
146607ca46eSDavid Howells #define UART_LSR_OE		0x02 /* Overrun error indicator */
147607ca46eSDavid Howells #define UART_LSR_DR		0x01 /* Receiver data ready */
148e23ee9d2SIlpo Järvinen #define UART_LSR_BRK_ERROR_BITS	(UART_LSR_BI|UART_LSR_FE|UART_LSR_PE|UART_LSR_OE)
149607ca46eSDavid Howells 
150607ca46eSDavid Howells #define UART_MSR	6	/* In:  Modem Status Register */
151607ca46eSDavid Howells #define UART_MSR_DCD		0x80 /* Data Carrier Detect */
152607ca46eSDavid Howells #define UART_MSR_RI		0x40 /* Ring Indicator */
153607ca46eSDavid Howells #define UART_MSR_DSR		0x20 /* Data Set Ready */
154607ca46eSDavid Howells #define UART_MSR_CTS		0x10 /* Clear to Send */
155607ca46eSDavid Howells #define UART_MSR_DDCD		0x08 /* Delta DCD */
156607ca46eSDavid Howells #define UART_MSR_TERI		0x04 /* Trailing edge ring indicator */
157607ca46eSDavid Howells #define UART_MSR_DDSR		0x02 /* Delta DSR */
158607ca46eSDavid Howells #define UART_MSR_DCTS		0x01 /* Delta CTS */
159e23ee9d2SIlpo Järvinen #define UART_MSR_ANY_DELTA	(UART_MSR_DDCD|UART_MSR_TERI|UART_MSR_DDSR|UART_MSR_DCTS)
160607ca46eSDavid Howells 
161607ca46eSDavid Howells #define UART_SCR	7	/* I/O: Scratch Register */
162607ca46eSDavid Howells 
163607ca46eSDavid Howells /*
164607ca46eSDavid Howells  * DLAB=1
165607ca46eSDavid Howells  */
166607ca46eSDavid Howells #define UART_DLL	0	/* Out: Divisor Latch Low */
167607ca46eSDavid Howells #define UART_DLM	1	/* Out: Divisor Latch High */
1686263368cSEd Blake #define UART_DIV_MAX	0xFFFF	/* Max divisor value */
169607ca46eSDavid Howells 
170607ca46eSDavid Howells /*
171607ca46eSDavid Howells  * LCR=0xBF (or DLAB=1 for 16C660)
172607ca46eSDavid Howells  */
173607ca46eSDavid Howells #define UART_EFR	2	/* I/O: Extended Features Register */
174607ca46eSDavid Howells #define UART_XR_EFR	9	/* I/O: Extended Features Register (XR17D15x) */
175607ca46eSDavid Howells #define UART_EFR_CTS		0x80 /* CTS flow control */
176607ca46eSDavid Howells #define UART_EFR_RTS		0x40 /* RTS flow control */
177607ca46eSDavid Howells #define UART_EFR_SCD		0x20 /* Special character detect */
178607ca46eSDavid Howells #define UART_EFR_ECB		0x10 /* Enhanced control bit */
179607ca46eSDavid Howells /*
180607ca46eSDavid Howells  * the low four bits control software flow control
181607ca46eSDavid Howells  */
182607ca46eSDavid Howells 
183607ca46eSDavid Howells /*
184607ca46eSDavid Howells  * LCR=0xBF, TI16C752, ST16650, ST16650A, ST16654
185607ca46eSDavid Howells  */
186607ca46eSDavid Howells #define UART_XON1	4	/* I/O: Xon character 1 */
187607ca46eSDavid Howells #define UART_XON2	5	/* I/O: Xon character 2 */
188607ca46eSDavid Howells #define UART_XOFF1	6	/* I/O: Xoff character 1 */
189607ca46eSDavid Howells #define UART_XOFF2	7	/* I/O: Xoff character 2 */
190607ca46eSDavid Howells 
191607ca46eSDavid Howells /*
192607ca46eSDavid Howells  * EFR[4]=1 MCR[6]=1, TI16C752
193607ca46eSDavid Howells  */
194607ca46eSDavid Howells #define UART_TI752_TCR	6	/* I/O: transmission control register */
195607ca46eSDavid Howells #define UART_TI752_TLR	7	/* I/O: trigger level register */
196607ca46eSDavid Howells 
197607ca46eSDavid Howells /*
198607ca46eSDavid Howells  * LCR=0xBF, XR16C85x
199607ca46eSDavid Howells  */
200607ca46eSDavid Howells #define UART_TRG	0	/* FCTR bit 7 selects Rx or Tx
201607ca46eSDavid Howells 				 * In: Fifo count
202607ca46eSDavid Howells 				 * Out: Fifo custom trigger levels */
203607ca46eSDavid Howells /*
204607ca46eSDavid Howells  * These are the definitions for the Programmable Trigger Register
205607ca46eSDavid Howells  */
206607ca46eSDavid Howells #define UART_TRG_1		0x01
207607ca46eSDavid Howells #define UART_TRG_4		0x04
208607ca46eSDavid Howells #define UART_TRG_8		0x08
209607ca46eSDavid Howells #define UART_TRG_16		0x10
210607ca46eSDavid Howells #define UART_TRG_32		0x20
211607ca46eSDavid Howells #define UART_TRG_64		0x40
212607ca46eSDavid Howells #define UART_TRG_96		0x60
213607ca46eSDavid Howells #define UART_TRG_120		0x78
214607ca46eSDavid Howells #define UART_TRG_128		0x80
215607ca46eSDavid Howells 
216607ca46eSDavid Howells #define UART_FCTR	1	/* Feature Control Register */
217607ca46eSDavid Howells #define UART_FCTR_RTS_NODELAY	0x00  /* RTS flow control delay */
218607ca46eSDavid Howells #define UART_FCTR_RTS_4DELAY	0x01
219607ca46eSDavid Howells #define UART_FCTR_RTS_6DELAY	0x02
220607ca46eSDavid Howells #define UART_FCTR_RTS_8DELAY	0x03
221607ca46eSDavid Howells #define UART_FCTR_IRDA		0x04  /* IrDa data encode select */
222607ca46eSDavid Howells #define UART_FCTR_TX_INT	0x08  /* Tx interrupt type select */
223607ca46eSDavid Howells #define UART_FCTR_TRGA		0x00  /* Tx/Rx 550 trigger table select */
224607ca46eSDavid Howells #define UART_FCTR_TRGB		0x10  /* Tx/Rx 650 trigger table select */
225607ca46eSDavid Howells #define UART_FCTR_TRGC		0x20  /* Tx/Rx 654 trigger table select */
226607ca46eSDavid Howells #define UART_FCTR_TRGD		0x30  /* Tx/Rx 850 programmable trigger select */
227607ca46eSDavid Howells #define UART_FCTR_SCR_SWAP	0x40  /* Scratch pad register swap */
228607ca46eSDavid Howells #define UART_FCTR_RX		0x00  /* Programmable trigger mode select */
229607ca46eSDavid Howells #define UART_FCTR_TX		0x80  /* Programmable trigger mode select */
230607ca46eSDavid Howells 
231607ca46eSDavid Howells /*
232607ca46eSDavid Howells  * LCR=0xBF, FCTR[6]=1
233607ca46eSDavid Howells  */
234607ca46eSDavid Howells #define UART_EMSR	7	/* Extended Mode Select Register */
235607ca46eSDavid Howells #define UART_EMSR_FIFO_COUNT	0x01  /* Rx/Tx select */
236607ca46eSDavid Howells #define UART_EMSR_ALT_COUNT	0x02  /* Alternating count select */
237607ca46eSDavid Howells 
238607ca46eSDavid Howells /*
239607ca46eSDavid Howells  * The Intel XScale on-chip UARTs define these bits
240607ca46eSDavid Howells  */
241607ca46eSDavid Howells #define UART_IER_DMAE	0x80	/* DMA Requests Enable */
242607ca46eSDavid Howells #define UART_IER_UUE	0x40	/* UART Unit Enable */
243607ca46eSDavid Howells #define UART_IER_NRZE	0x20	/* NRZ coding Enable */
244607ca46eSDavid Howells #define UART_IER_RTOIE	0x10	/* Receiver Time Out Interrupt Enable */
245607ca46eSDavid Howells 
246607ca46eSDavid Howells #define UART_IIR_TOD	0x08	/* Character Timeout Indication Detected */
247607ca46eSDavid Howells 
248607ca46eSDavid Howells #define UART_FCR_PXAR1	0x00	/* receive FIFO threshold = 1 */
249607ca46eSDavid Howells #define UART_FCR_PXAR8	0x40	/* receive FIFO threshold = 8 */
250607ca46eSDavid Howells #define UART_FCR_PXAR16	0x80	/* receive FIFO threshold = 16 */
251607ca46eSDavid Howells #define UART_FCR_PXAR32	0xc0	/* receive FIFO threshold = 32 */
252607ca46eSDavid Howells 
253607ca46eSDavid Howells /*
254607ca46eSDavid Howells  * These register definitions are for the 16C950
255607ca46eSDavid Howells  */
256607ca46eSDavid Howells #define UART_ASR	0x01	/* Additional Status Register */
257607ca46eSDavid Howells #define UART_RFL	0x03	/* Receiver FIFO level */
258607ca46eSDavid Howells #define UART_TFL 	0x04	/* Transmitter FIFO level */
259607ca46eSDavid Howells #define UART_ICR	0x05	/* Index Control Register */
260607ca46eSDavid Howells 
261607ca46eSDavid Howells /* The 16950 ICR registers */
262607ca46eSDavid Howells #define UART_ACR	0x00	/* Additional Control Register */
263607ca46eSDavid Howells #define UART_CPR	0x01	/* Clock Prescalar Register */
264607ca46eSDavid Howells #define UART_TCR	0x02	/* Times Clock Register */
265607ca46eSDavid Howells #define UART_CKS	0x03	/* Clock Select Register */
266607ca46eSDavid Howells #define UART_TTL	0x04	/* Transmitter Interrupt Trigger Level */
267607ca46eSDavid Howells #define UART_RTL	0x05	/* Receiver Interrupt Trigger Level */
268607ca46eSDavid Howells #define UART_FCL	0x06	/* Flow Control Level Lower */
269607ca46eSDavid Howells #define UART_FCH	0x07	/* Flow Control Level Higher */
270607ca46eSDavid Howells #define UART_ID1	0x08	/* ID #1 */
271607ca46eSDavid Howells #define UART_ID2	0x09	/* ID #2 */
272607ca46eSDavid Howells #define UART_ID3	0x0A	/* ID #3 */
273607ca46eSDavid Howells #define UART_REV	0x0B	/* Revision */
274607ca46eSDavid Howells #define UART_CSR	0x0C	/* Channel Software Reset */
275607ca46eSDavid Howells #define UART_NMR	0x0D	/* Nine-bit Mode Register */
276607ca46eSDavid Howells #define UART_CTR	0xFF
277607ca46eSDavid Howells 
278607ca46eSDavid Howells /*
279607ca46eSDavid Howells  * The 16C950 Additional Control Register
280607ca46eSDavid Howells  */
281607ca46eSDavid Howells #define UART_ACR_RXDIS	0x01	/* Receiver disable */
282607ca46eSDavid Howells #define UART_ACR_TXDIS	0x02	/* Transmitter disable */
283607ca46eSDavid Howells #define UART_ACR_DSRFC	0x04	/* DSR Flow Control */
284607ca46eSDavid Howells #define UART_ACR_TLENB	0x20	/* 950 trigger levels enable */
285607ca46eSDavid Howells #define UART_ACR_ICRRD	0x40	/* ICR Read enable */
286607ca46eSDavid Howells #define UART_ACR_ASREN	0x80	/* Additional status enable */
287607ca46eSDavid Howells 
288607ca46eSDavid Howells 
289607ca46eSDavid Howells 
290607ca46eSDavid Howells /*
291607ca46eSDavid Howells  * These definitions are for the RSA-DV II/S card, from
292607ca46eSDavid Howells  *
293607ca46eSDavid Howells  * Kiyokazu SUTO <suto@ks-and-ks.ne.jp>
294607ca46eSDavid Howells  */
295607ca46eSDavid Howells 
296607ca46eSDavid Howells #define UART_RSA_BASE (-8)
297607ca46eSDavid Howells 
298607ca46eSDavid Howells #define UART_RSA_MSR ((UART_RSA_BASE) + 0) /* I/O: Mode Select Register */
299607ca46eSDavid Howells 
300607ca46eSDavid Howells #define UART_RSA_MSR_SWAP (1 << 0) /* Swap low/high 8 bytes in I/O port addr */
301607ca46eSDavid Howells #define UART_RSA_MSR_FIFO (1 << 2) /* Enable the external FIFO */
302607ca46eSDavid Howells #define UART_RSA_MSR_FLOW (1 << 3) /* Enable the auto RTS/CTS flow control */
303607ca46eSDavid Howells #define UART_RSA_MSR_ITYP (1 << 4) /* Level (1) / Edge triger (0) */
304607ca46eSDavid Howells 
305607ca46eSDavid Howells #define UART_RSA_IER ((UART_RSA_BASE) + 1) /* I/O: Interrupt Enable Register */
306607ca46eSDavid Howells 
307607ca46eSDavid Howells #define UART_RSA_IER_Rx_FIFO_H (1 << 0) /* Enable Rx FIFO half full int. */
308607ca46eSDavid Howells #define UART_RSA_IER_Tx_FIFO_H (1 << 1) /* Enable Tx FIFO half full int. */
309607ca46eSDavid Howells #define UART_RSA_IER_Tx_FIFO_E (1 << 2) /* Enable Tx FIFO empty int. */
310607ca46eSDavid Howells #define UART_RSA_IER_Rx_TOUT (1 << 3) /* Enable char receive timeout int */
311607ca46eSDavid Howells #define UART_RSA_IER_TIMER (1 << 4) /* Enable timer interrupt */
312607ca46eSDavid Howells 
313607ca46eSDavid Howells #define UART_RSA_SRR ((UART_RSA_BASE) + 2) /* IN: Status Read Register */
314607ca46eSDavid Howells 
315607ca46eSDavid Howells #define UART_RSA_SRR_Tx_FIFO_NEMP (1 << 0) /* Tx FIFO is not empty (1) */
316607ca46eSDavid Howells #define UART_RSA_SRR_Tx_FIFO_NHFL (1 << 1) /* Tx FIFO is not half full (1) */
317607ca46eSDavid Howells #define UART_RSA_SRR_Tx_FIFO_NFUL (1 << 2) /* Tx FIFO is not full (1) */
318607ca46eSDavid Howells #define UART_RSA_SRR_Rx_FIFO_NEMP (1 << 3) /* Rx FIFO is not empty (1) */
319607ca46eSDavid Howells #define UART_RSA_SRR_Rx_FIFO_NHFL (1 << 4) /* Rx FIFO is not half full (1) */
320607ca46eSDavid Howells #define UART_RSA_SRR_Rx_FIFO_NFUL (1 << 5) /* Rx FIFO is not full (1) */
321607ca46eSDavid Howells #define UART_RSA_SRR_Rx_TOUT (1 << 6) /* Character reception timeout occurred (1) */
322607ca46eSDavid Howells #define UART_RSA_SRR_TIMER (1 << 7) /* Timer interrupt occurred */
323607ca46eSDavid Howells 
324607ca46eSDavid Howells #define UART_RSA_FRR ((UART_RSA_BASE) + 2) /* OUT: FIFO Reset Register */
325607ca46eSDavid Howells 
326607ca46eSDavid Howells #define UART_RSA_TIVSR ((UART_RSA_BASE) + 3) /* I/O: Timer Interval Value Set Register */
327607ca46eSDavid Howells 
328607ca46eSDavid Howells #define UART_RSA_TCR ((UART_RSA_BASE) + 4) /* OUT: Timer Control Register */
329607ca46eSDavid Howells 
330607ca46eSDavid Howells #define UART_RSA_TCR_SWITCH (1 << 0) /* Timer on */
331607ca46eSDavid Howells 
332607ca46eSDavid Howells /*
333607ca46eSDavid Howells  * The RSA DSV/II board has two fixed clock frequencies.  One is the
334607ca46eSDavid Howells  * standard rate, and the other is 8 times faster.
335607ca46eSDavid Howells  */
336607ca46eSDavid Howells #define SERIAL_RSA_BAUD_BASE (921600)
337607ca46eSDavid Howells #define SERIAL_RSA_BAUD_BASE_LO (SERIAL_RSA_BAUD_BASE / 8)
338607ca46eSDavid Howells 
339a2d6a987SDavid Lechner /* Extra registers for TI DA8xx/66AK2x */
340a2d6a987SDavid Lechner #define UART_DA830_PWREMU_MGMT	12
341a2d6a987SDavid Lechner 
342a2d6a987SDavid Lechner /* PWREMU_MGMT register bits */
343a2d6a987SDavid Lechner #define UART_DA830_PWREMU_MGMT_FREE	(1 << 0)  /* Free-running mode */
344a2d6a987SDavid Lechner #define UART_DA830_PWREMU_MGMT_URRST	(1 << 13) /* Receiver reset/enable */
345a2d6a987SDavid Lechner #define UART_DA830_PWREMU_MGMT_UTRST	(1 << 14) /* Transmitter reset/enable */
346a2d6a987SDavid Lechner 
347607ca46eSDavid Howells /*
348607ca46eSDavid Howells  * Extra serial register definitions for the internal UARTs
349607ca46eSDavid Howells  * in TI OMAP processors.
350607ca46eSDavid Howells  */
351928f81aaSTony Lindgren #define OMAP1_UART1_BASE	0xfffb0000
352928f81aaSTony Lindgren #define OMAP1_UART2_BASE	0xfffb0800
353928f81aaSTony Lindgren #define OMAP1_UART3_BASE	0xfffb9800
354607ca46eSDavid Howells #define UART_OMAP_MDR1		0x08	/* Mode definition register */
355607ca46eSDavid Howells #define UART_OMAP_MDR2		0x09	/* Mode definition register 2 */
356607ca46eSDavid Howells #define UART_OMAP_SCR		0x10	/* Supplementary control register */
357607ca46eSDavid Howells #define UART_OMAP_SSR		0x11	/* Supplementary status register */
358607ca46eSDavid Howells #define UART_OMAP_EBLR		0x12	/* BOF length register */
359607ca46eSDavid Howells #define UART_OMAP_OSC_12M_SEL	0x13	/* OMAP1510 12MHz osc select */
360607ca46eSDavid Howells #define UART_OMAP_MVER		0x14	/* Module version register */
361607ca46eSDavid Howells #define UART_OMAP_SYSC		0x15	/* System configuration register */
362607ca46eSDavid Howells #define UART_OMAP_SYSS		0x16	/* System status register */
363607ca46eSDavid Howells #define UART_OMAP_WER		0x17	/* Wake-up enable register */
36431a17132SSebastian Andrzej Siewior #define UART_OMAP_TX_LVL	0x1a	/* TX FIFO level register */
365607ca46eSDavid Howells 
366607ca46eSDavid Howells /*
367607ca46eSDavid Howells  * These are the definitions for the MDR1 register
368607ca46eSDavid Howells  */
369607ca46eSDavid Howells #define UART_OMAP_MDR1_16X_MODE		0x00	/* UART 16x mode */
370607ca46eSDavid Howells #define UART_OMAP_MDR1_SIR_MODE		0x01	/* SIR mode */
371607ca46eSDavid Howells #define UART_OMAP_MDR1_16X_ABAUD_MODE	0x02	/* UART 16x auto-baud */
372607ca46eSDavid Howells #define UART_OMAP_MDR1_13X_MODE		0x03	/* UART 13x mode */
373607ca46eSDavid Howells #define UART_OMAP_MDR1_MIR_MODE		0x04	/* MIR mode */
374607ca46eSDavid Howells #define UART_OMAP_MDR1_FIR_MODE		0x05	/* FIR mode */
375607ca46eSDavid Howells #define UART_OMAP_MDR1_CIR_MODE		0x06	/* CIR mode */
376607ca46eSDavid Howells #define UART_OMAP_MDR1_DISABLE		0x07	/* Disable (default state) */
377607ca46eSDavid Howells 
378dc96efb7SMatt Schulte /*
3798e5470c9SThor Thayer  * These are definitions for the Altera ALTR_16550_F32/F64/F128
3808e5470c9SThor Thayer  * Normalized from 0x100 to 0x40 because of shift by 2 (32 bit regs).
3818e5470c9SThor Thayer  */
3828e5470c9SThor Thayer #define UART_ALTR_AFR		0x40	/* Additional Features Register */
3838e5470c9SThor Thayer #define UART_ALTR_EN_TXFIFO_LW	0x01	/* Enable the TX FIFO Low Watermark */
3848e5470c9SThor Thayer #define UART_ALTR_TX_LOW	0x41	/* Tx FIFO Low Watermark */
3858e5470c9SThor Thayer 
386607ca46eSDavid Howells #endif /* _LINUX_SERIAL_REG_H */
387607ca46eSDavid Howells 
388