xref: /linux/include/uapi/linux/pci_regs.h (revision ab1c247094e323177a578b38f0325bf79f0317ac)
16f52b16cSGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2607ca46eSDavid Howells /*
3607ca46eSDavid Howells  *	PCI standard defines
4607ca46eSDavid Howells  *	Copyright 1994, Drew Eckhardt
5607ca46eSDavid Howells  *	Copyright 1997--1999 Martin Mares <mj@ucw.cz>
6607ca46eSDavid Howells  *
7607ca46eSDavid Howells  *	For more information, please consult the following manuals (look at
8607ca46eSDavid Howells  *	http://www.pcisig.com/ for how to get them):
9607ca46eSDavid Howells  *
10607ca46eSDavid Howells  *	PCI BIOS Specification
11607ca46eSDavid Howells  *	PCI Local Bus Specification
12607ca46eSDavid Howells  *	PCI to PCI Bridge Specification
13607ca46eSDavid Howells  *	PCI System Design Guide
14607ca46eSDavid Howells  *
15f7625980SBjorn Helgaas  *	For HyperTransport information, please consult the following manuals
1635d0a06dSBjorn Helgaas  *	from http://www.hypertransport.org :
17607ca46eSDavid Howells  *
18f7625980SBjorn Helgaas  *	The HyperTransport I/O Link Specification
19607ca46eSDavid Howells  */
20607ca46eSDavid Howells 
21607ca46eSDavid Howells #ifndef LINUX_PCI_REGS_H
22607ca46eSDavid Howells #define LINUX_PCI_REGS_H
23607ca46eSDavid Howells 
24607ca46eSDavid Howells /*
25cc10385bSWang Sheng-Hui  * Conventional PCI and PCI-X Mode 1 devices have 256 bytes of
26cc10385bSWang Sheng-Hui  * configuration space.  PCI-X Mode 2 and PCIe devices have 4096 bytes of
27cc10385bSWang Sheng-Hui  * configuration space.
28cc10385bSWang Sheng-Hui  */
29cc10385bSWang Sheng-Hui #define PCI_CFG_SPACE_SIZE	256
30cc10385bSWang Sheng-Hui #define PCI_CFG_SPACE_EXP_SIZE	4096
31cc10385bSWang Sheng-Hui 
32cc10385bSWang Sheng-Hui /*
33607ca46eSDavid Howells  * Under PCI, each device has 256 bytes of configuration address space,
34607ca46eSDavid Howells  * of which the first 64 bytes are standardized as follows:
35607ca46eSDavid Howells  */
36607ca46eSDavid Howells #define PCI_STD_HEADER_SIZEOF	64
37c9c13ba4SDenis Efremov #define PCI_STD_NUM_BARS	6	/* Number of standard BARs */
38607ca46eSDavid Howells #define PCI_VENDOR_ID		0x00	/* 16 bits */
39607ca46eSDavid Howells #define PCI_DEVICE_ID		0x02	/* 16 bits */
40607ca46eSDavid Howells #define PCI_COMMAND		0x04	/* 16 bits */
41607ca46eSDavid Howells #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
42607ca46eSDavid Howells #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
43607ca46eSDavid Howells #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
44607ca46eSDavid Howells #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
45607ca46eSDavid Howells #define  PCI_COMMAND_INVALIDATE	0x10	/* Use memory write and invalidate */
46607ca46eSDavid Howells #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
47607ca46eSDavid Howells #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
48607ca46eSDavid Howells #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
49607ca46eSDavid Howells #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
50607ca46eSDavid Howells #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
51607ca46eSDavid Howells #define  PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */
52607ca46eSDavid Howells 
53607ca46eSDavid Howells #define PCI_STATUS		0x06	/* 16 bits */
54d6112f8dSFelipe Balbi #define  PCI_STATUS_IMM_READY	0x01	/* Immediate Readiness */
55607ca46eSDavid Howells #define  PCI_STATUS_INTERRUPT	0x08	/* Interrupt status */
56607ca46eSDavid Howells #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
57f7625980SBjorn Helgaas #define  PCI_STATUS_66MHZ	0x20	/* Support 66 MHz PCI 2.1 bus */
58607ca46eSDavid Howells #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
59607ca46eSDavid Howells #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
60607ca46eSDavid Howells #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
61607ca46eSDavid Howells #define  PCI_STATUS_DEVSEL_MASK	0x600	/* DEVSEL timing */
62607ca46eSDavid Howells #define  PCI_STATUS_DEVSEL_FAST		0x000
63607ca46eSDavid Howells #define  PCI_STATUS_DEVSEL_MEDIUM	0x200
64607ca46eSDavid Howells #define  PCI_STATUS_DEVSEL_SLOW		0x400
65607ca46eSDavid Howells #define  PCI_STATUS_SIG_TARGET_ABORT	0x800 /* Set on target abort */
66607ca46eSDavid Howells #define  PCI_STATUS_REC_TARGET_ABORT	0x1000 /* Master ack of " */
67607ca46eSDavid Howells #define  PCI_STATUS_REC_MASTER_ABORT	0x2000 /* Set on master abort */
68607ca46eSDavid Howells #define  PCI_STATUS_SIG_SYSTEM_ERROR	0x4000 /* Set when we drive SERR */
69607ca46eSDavid Howells #define  PCI_STATUS_DETECTED_PARITY	0x8000 /* Set on parity error */
70607ca46eSDavid Howells 
71607ca46eSDavid Howells #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8 revision */
72607ca46eSDavid Howells #define PCI_REVISION_ID		0x08	/* Revision ID */
73607ca46eSDavid Howells #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
74607ca46eSDavid Howells #define PCI_CLASS_DEVICE	0x0a	/* Device class */
75607ca46eSDavid Howells 
76607ca46eSDavid Howells #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
77607ca46eSDavid Howells #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
78607ca46eSDavid Howells #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
7916270a92SHou Zhiqiang #define  PCI_HEADER_TYPE_MASK		0x7f
80607ca46eSDavid Howells #define  PCI_HEADER_TYPE_NORMAL		0
81607ca46eSDavid Howells #define  PCI_HEADER_TYPE_BRIDGE		1
82607ca46eSDavid Howells #define  PCI_HEADER_TYPE_CARDBUS	2
83bdca03a2SIlpo Järvinen #define  PCI_HEADER_TYPE_MFD		0x80	/* Multi-Function Device (possible) */
84607ca46eSDavid Howells 
85607ca46eSDavid Howells #define PCI_BIST		0x0f	/* 8 bits */
86607ca46eSDavid Howells #define  PCI_BIST_CODE_MASK	0x0f	/* Return result */
87607ca46eSDavid Howells #define  PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
88607ca46eSDavid Howells #define  PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
89607ca46eSDavid Howells 
90607ca46eSDavid Howells /*
91607ca46eSDavid Howells  * Base addresses specify locations in memory or I/O space.
92607ca46eSDavid Howells  * Decoded size can be determined by writing a value of
93607ca46eSDavid Howells  * 0xffffffff to the register, and reading it back.  Only
94607ca46eSDavid Howells  * 1 bits are decoded.
95607ca46eSDavid Howells  */
96607ca46eSDavid Howells #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
97607ca46eSDavid Howells #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
98607ca46eSDavid Howells #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
99607ca46eSDavid Howells #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
100607ca46eSDavid Howells #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
101607ca46eSDavid Howells #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
102607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_SPACE		0x01	/* 0 = memory, 1 = I/O */
103607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_SPACE_IO	0x01
104607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_SPACE_MEMORY	0x00
105607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK	0x06
106607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
107607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
108607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
109607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
110607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fUL)
111607ca46eSDavid Howells #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03UL)
112607ca46eSDavid Howells /* bit 1 is reserved if address_space = 1 */
113607ca46eSDavid Howells 
114607ca46eSDavid Howells /* Header type 0 (normal devices) */
115607ca46eSDavid Howells #define PCI_CARDBUS_CIS		0x28
116607ca46eSDavid Howells #define PCI_SUBSYSTEM_VENDOR_ID	0x2c
117607ca46eSDavid Howells #define PCI_SUBSYSTEM_ID	0x2e
118607ca46eSDavid Howells #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
119607ca46eSDavid Howells #define  PCI_ROM_ADDRESS_ENABLE	0x01
12076dc5268SMatthias Kaehlcke #define PCI_ROM_ADDRESS_MASK	(~0x7ffU)
121607ca46eSDavid Howells 
122607ca46eSDavid Howells #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
123607ca46eSDavid Howells 
124607ca46eSDavid Howells /* 0x35-0x3b are reserved */
125607ca46eSDavid Howells #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
126607ca46eSDavid Howells #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
127607ca46eSDavid Howells #define PCI_MIN_GNT		0x3e	/* 8 bits */
128607ca46eSDavid Howells #define PCI_MAX_LAT		0x3f	/* 8 bits */
129607ca46eSDavid Howells 
130607ca46eSDavid Howells /* Header type 1 (PCI-to-PCI bridges) */
131607ca46eSDavid Howells #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
132607ca46eSDavid Howells #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
133607ca46eSDavid Howells #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
134607ca46eSDavid Howells #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
135607ca46eSDavid Howells #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
136607ca46eSDavid Howells #define PCI_IO_LIMIT		0x1d
137607ca46eSDavid Howells #define  PCI_IO_RANGE_TYPE_MASK	0x0fUL	/* I/O bridging type */
138607ca46eSDavid Howells #define  PCI_IO_RANGE_TYPE_16	0x00
139607ca46eSDavid Howells #define  PCI_IO_RANGE_TYPE_32	0x01
140607ca46eSDavid Howells #define  PCI_IO_RANGE_MASK	(~0x0fUL) /* Standard 4K I/O windows */
141607ca46eSDavid Howells #define  PCI_IO_1K_RANGE_MASK	(~0x03UL) /* Intel 1K I/O windows */
142607ca46eSDavid Howells #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
143607ca46eSDavid Howells #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
144607ca46eSDavid Howells #define PCI_MEMORY_LIMIT	0x22
145607ca46eSDavid Howells #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL
146607ca46eSDavid Howells #define  PCI_MEMORY_RANGE_MASK	(~0x0fUL)
147607ca46eSDavid Howells #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
148607ca46eSDavid Howells #define PCI_PREF_MEMORY_LIMIT	0x26
149607ca46eSDavid Howells #define  PCI_PREF_RANGE_TYPE_MASK 0x0fUL
150607ca46eSDavid Howells #define  PCI_PREF_RANGE_TYPE_32	0x00
151607ca46eSDavid Howells #define  PCI_PREF_RANGE_TYPE_64	0x01
152607ca46eSDavid Howells #define  PCI_PREF_RANGE_MASK	(~0x0fUL)
153607ca46eSDavid Howells #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
154607ca46eSDavid Howells #define PCI_PREF_LIMIT_UPPER32	0x2c
155607ca46eSDavid Howells #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
156607ca46eSDavid Howells #define PCI_IO_LIMIT_UPPER16	0x32
157607ca46eSDavid Howells /* 0x34 same as for htype 0 */
158607ca46eSDavid Howells /* 0x35-0x3b is reserved */
159607ca46eSDavid Howells #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
160607ca46eSDavid Howells /* 0x3c-0x3d are same as for htype 0 */
161607ca46eSDavid Howells #define PCI_BRIDGE_CONTROL	0x3e
162607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
163607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
164607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_ISA	0x04	/* Enable ISA mode */
165607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
166607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_MASTER_ABORT	0x20  /* Report master aborts */
167607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_BUS_RESET	0x40	/* Secondary bus reset */
168607ca46eSDavid Howells #define  PCI_BRIDGE_CTL_FAST_BACK	0x80	/* Fast Back2Back enabled on secondary interface */
169607ca46eSDavid Howells 
170607ca46eSDavid Howells /* Header type 2 (CardBus bridges) */
171607ca46eSDavid Howells #define PCI_CB_CAPABILITY_LIST	0x14
172607ca46eSDavid Howells /* 0x15 reserved */
173607ca46eSDavid Howells #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
174607ca46eSDavid Howells #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
175607ca46eSDavid Howells #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
176607ca46eSDavid Howells #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
177607ca46eSDavid Howells #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
178607ca46eSDavid Howells #define PCI_CB_MEMORY_BASE_0	0x1c
179607ca46eSDavid Howells #define PCI_CB_MEMORY_LIMIT_0	0x20
180607ca46eSDavid Howells #define PCI_CB_MEMORY_BASE_1	0x24
181607ca46eSDavid Howells #define PCI_CB_MEMORY_LIMIT_1	0x28
182607ca46eSDavid Howells #define PCI_CB_IO_BASE_0	0x2c
183607ca46eSDavid Howells #define PCI_CB_IO_BASE_0_HI	0x2e
184607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_0	0x30
185607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_0_HI	0x32
186607ca46eSDavid Howells #define PCI_CB_IO_BASE_1	0x34
187607ca46eSDavid Howells #define PCI_CB_IO_BASE_1_HI	0x36
188607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_1	0x38
189607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_1_HI	0x3a
190607ca46eSDavid Howells #define  PCI_CB_IO_RANGE_MASK	(~0x03UL)
191607ca46eSDavid Howells /* 0x3c-0x3d are same as for htype 0 */
192607ca46eSDavid Howells #define PCI_CB_BRIDGE_CONTROL	0x3e
193607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
194607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_SERR		0x02
195607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_ISA		0x04
196607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_VGA		0x08
197607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT	0x20
198607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
199607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
200607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
201607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
202607ca46eSDavid Howells #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
203607ca46eSDavid Howells #define PCI_CB_SUBSYSTEM_VENDOR_ID	0x40
204607ca46eSDavid Howells #define PCI_CB_SUBSYSTEM_ID		0x42
205607ca46eSDavid Howells #define PCI_CB_LEGACY_MODE_BASE		0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
206607ca46eSDavid Howells /* 0x48-0x7f reserved */
207607ca46eSDavid Howells 
208607ca46eSDavid Howells /* Capability lists */
209607ca46eSDavid Howells 
210607ca46eSDavid Howells #define PCI_CAP_LIST_ID		0	/* Capability ID */
211607ca46eSDavid Howells #define  PCI_CAP_ID_PM		0x01	/* Power Management */
212607ca46eSDavid Howells #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
213607ca46eSDavid Howells #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
214607ca46eSDavid Howells #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
215607ca46eSDavid Howells #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
216607ca46eSDavid Howells #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
217607ca46eSDavid Howells #define  PCI_CAP_ID_PCIX	0x07	/* PCI-X */
218607ca46eSDavid Howells #define  PCI_CAP_ID_HT		0x08	/* HyperTransport */
219f7625980SBjorn Helgaas #define  PCI_CAP_ID_VNDR	0x09	/* Vendor-Specific */
220607ca46eSDavid Howells #define  PCI_CAP_ID_DBG		0x0A	/* Debug port */
221607ca46eSDavid Howells #define  PCI_CAP_ID_CCRC	0x0B	/* CompactPCI Central Resource Control */
222607ca46eSDavid Howells #define  PCI_CAP_ID_SHPC	0x0C	/* PCI Standard Hot-Plug Controller */
223607ca46eSDavid Howells #define  PCI_CAP_ID_SSVID	0x0D	/* Bridge subsystem vendor/device ID */
224607ca46eSDavid Howells #define  PCI_CAP_ID_AGP3	0x0E	/* AGP Target PCI-PCI bridge */
225607ca46eSDavid Howells #define  PCI_CAP_ID_SECDEV	0x0F	/* Secure Device */
226607ca46eSDavid Howells #define  PCI_CAP_ID_EXP		0x10	/* PCI Express */
227607ca46eSDavid Howells #define  PCI_CAP_ID_MSIX	0x11	/* MSI-X */
228607ca46eSDavid Howells #define  PCI_CAP_ID_SATA	0x12	/* SATA Data/Index Conf. */
229607ca46eSDavid Howells #define  PCI_CAP_ID_AF		0x13	/* PCI Advanced Features */
230f80b0ba9SSean O. Stalley #define  PCI_CAP_ID_EA		0x14	/* PCI Enhanced Allocation */
231f80b0ba9SSean O. Stalley #define  PCI_CAP_ID_MAX		PCI_CAP_ID_EA
232607ca46eSDavid Howells #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
233607ca46eSDavid Howells #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
234607ca46eSDavid Howells #define PCI_CAP_SIZEOF		4
235607ca46eSDavid Howells 
236607ca46eSDavid Howells /* Power Management Registers */
237607ca46eSDavid Howells 
238607ca46eSDavid Howells #define PCI_PM_PMC		2	/* PM Capabilities Register */
239607ca46eSDavid Howells #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
240607ca46eSDavid Howells #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
241607ca46eSDavid Howells #define  PCI_PM_CAP_RESERVED    0x0010  /* Reserved field */
242607ca46eSDavid Howells #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
243607ca46eSDavid Howells #define  PCI_PM_CAP_AUX_POWER	0x01C0	/* Auxiliary power support mask */
244607ca46eSDavid Howells #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
245607ca46eSDavid Howells #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
246607ca46eSDavid Howells #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
247607ca46eSDavid Howells #define  PCI_PM_CAP_PME_MASK	0xF800	/* PME Mask of all supported states */
248607ca46eSDavid Howells #define  PCI_PM_CAP_PME_D0	0x0800	/* PME# from D0 */
249607ca46eSDavid Howells #define  PCI_PM_CAP_PME_D1	0x1000	/* PME# from D1 */
250607ca46eSDavid Howells #define  PCI_PM_CAP_PME_D2	0x2000	/* PME# from D2 */
2513789af9aSKrzysztof Wilczyński #define  PCI_PM_CAP_PME_D3hot	0x4000	/* PME# from D3 (hot) */
252607ca46eSDavid Howells #define  PCI_PM_CAP_PME_D3cold	0x8000	/* PME# from D3 (cold) */
253607ca46eSDavid Howells #define  PCI_PM_CAP_PME_SHIFT	11	/* Start of the PME Mask in PMC */
254607ca46eSDavid Howells #define PCI_PM_CTRL		4	/* PM control and status register */
255607ca46eSDavid Howells #define  PCI_PM_CTRL_STATE_MASK	0x0003	/* Current power state (D0 to D3) */
256607ca46eSDavid Howells #define  PCI_PM_CTRL_NO_SOFT_RESET	0x0008	/* No reset for D3hot->D0 */
257607ca46eSDavid Howells #define  PCI_PM_CTRL_PME_ENABLE	0x0100	/* PME pin enable */
258607ca46eSDavid Howells #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
259607ca46eSDavid Howells #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
260607ca46eSDavid Howells #define  PCI_PM_CTRL_PME_STATUS	0x8000	/* PME pin status */
261607ca46eSDavid Howells #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
262607ca46eSDavid Howells #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
263607ca46eSDavid Howells #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
264607ca46eSDavid Howells #define PCI_PM_DATA_REGISTER	7	/* (??) */
265607ca46eSDavid Howells #define PCI_PM_SIZEOF		8
266607ca46eSDavid Howells 
267607ca46eSDavid Howells /* AGP registers */
268607ca46eSDavid Howells 
269607ca46eSDavid Howells #define PCI_AGP_VERSION		2	/* BCD version number */
270607ca46eSDavid Howells #define PCI_AGP_RFU		3	/* Rest of capability flags */
271607ca46eSDavid Howells #define PCI_AGP_STATUS		4	/* Status register */
272607ca46eSDavid Howells #define  PCI_AGP_STATUS_RQ_MASK	0xff000000	/* Maximum number of requests - 1 */
273607ca46eSDavid Howells #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
274607ca46eSDavid Howells #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
275607ca46eSDavid Howells #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
276607ca46eSDavid Howells #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
277607ca46eSDavid Howells #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
278607ca46eSDavid Howells #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
279607ca46eSDavid Howells #define PCI_AGP_COMMAND		8	/* Control register */
280607ca46eSDavid Howells #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
281607ca46eSDavid Howells #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
282607ca46eSDavid Howells #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
283607ca46eSDavid Howells #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
284607ca46eSDavid Howells #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
285607ca46eSDavid Howells #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
286607ca46eSDavid Howells #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 2x rate */
287607ca46eSDavid Howells #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 1x rate */
288607ca46eSDavid Howells #define PCI_AGP_SIZEOF		12
289607ca46eSDavid Howells 
290607ca46eSDavid Howells /* Vital Product Data */
291607ca46eSDavid Howells 
292607ca46eSDavid Howells #define PCI_VPD_ADDR		2	/* Address to access (15 bits!) */
293607ca46eSDavid Howells #define  PCI_VPD_ADDR_MASK	0x7fff	/* Address mask */
294607ca46eSDavid Howells #define  PCI_VPD_ADDR_F		0x8000	/* Write 0, 1 indicates completion */
295607ca46eSDavid Howells #define PCI_VPD_DATA		4	/* 32-bits of data returned here */
296607ca46eSDavid Howells #define PCI_CAP_VPD_SIZEOF	8
297607ca46eSDavid Howells 
298607ca46eSDavid Howells /* Slot Identification */
299607ca46eSDavid Howells 
300607ca46eSDavid Howells #define PCI_SID_ESR		2	/* Expansion Slot Register */
301607ca46eSDavid Howells #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
302607ca46eSDavid Howells #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
303607ca46eSDavid Howells #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
304607ca46eSDavid Howells 
305fb82437fSBaruch Siach /* Message Signaled Interrupt registers */
306607ca46eSDavid Howells 
307fb82437fSBaruch Siach #define PCI_MSI_FLAGS		0x02	/* Message Control */
30824bc69daSBjorn Helgaas #define  PCI_MSI_FLAGS_ENABLE	0x0001	/* MSI feature enabled */
30924bc69daSBjorn Helgaas #define  PCI_MSI_FLAGS_QMASK	0x000e	/* Maximum queue size available */
31024bc69daSBjorn Helgaas #define  PCI_MSI_FLAGS_QSIZE	0x0070	/* Message queue size configured */
31124bc69daSBjorn Helgaas #define  PCI_MSI_FLAGS_64BIT	0x0080	/* 64-bit addresses allowed */
31224bc69daSBjorn Helgaas #define  PCI_MSI_FLAGS_MASKBIT	0x0100	/* Per-vector masking capable */
313607ca46eSDavid Howells #define PCI_MSI_RFU		3	/* Rest of capability flags */
314fb82437fSBaruch Siach #define PCI_MSI_ADDRESS_LO	0x04	/* Lower 32 bits */
315fb82437fSBaruch Siach #define PCI_MSI_ADDRESS_HI	0x08	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
316fb82437fSBaruch Siach #define PCI_MSI_DATA_32		0x08	/* 16 bits of data for 32-bit devices */
317fb82437fSBaruch Siach #define PCI_MSI_MASK_32		0x0c	/* Mask bits register for 32-bit devices */
318fb82437fSBaruch Siach #define PCI_MSI_PENDING_32	0x10	/* Pending intrs for 32-bit devices */
319fb82437fSBaruch Siach #define PCI_MSI_DATA_64		0x0c	/* 16 bits of data for 64-bit devices */
320fb82437fSBaruch Siach #define PCI_MSI_MASK_64		0x10	/* Mask bits register for 64-bit devices */
321fb82437fSBaruch Siach #define PCI_MSI_PENDING_64	0x14	/* Pending intrs for 64-bit devices */
322607ca46eSDavid Howells 
32335d0a06dSBjorn Helgaas /* MSI-X registers (in MSI-X capability) */
32424bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS		2	/* Message Control */
32524bc69daSBjorn Helgaas #define  PCI_MSIX_FLAGS_QSIZE	0x07FF	/* Table size */
32624bc69daSBjorn Helgaas #define  PCI_MSIX_FLAGS_MASKALL	0x4000	/* Mask all vectors for this function */
32724bc69daSBjorn Helgaas #define  PCI_MSIX_FLAGS_ENABLE	0x8000	/* MSI-X enable */
32824bc69daSBjorn Helgaas #define PCI_MSIX_TABLE		4	/* Table offset */
32924bc69daSBjorn Helgaas #define  PCI_MSIX_TABLE_BIR	0x00000007 /* BAR index */
33024bc69daSBjorn Helgaas #define  PCI_MSIX_TABLE_OFFSET	0xfffffff8 /* Offset into specified BAR */
33124bc69daSBjorn Helgaas #define PCI_MSIX_PBA		8	/* Pending Bit Array offset */
33224bc69daSBjorn Helgaas #define  PCI_MSIX_PBA_BIR	0x00000007 /* BAR index */
33324bc69daSBjorn Helgaas #define  PCI_MSIX_PBA_OFFSET	0xfffffff8 /* Offset into specified BAR */
334c9ddbac9SMichael S. Tsirkin #define PCI_MSIX_FLAGS_BIRMASK	PCI_MSIX_PBA_BIR /* deprecated */
335607ca46eSDavid Howells #define PCI_CAP_MSIX_SIZEOF	12	/* size of MSIX registers */
336607ca46eSDavid Howells 
33735d0a06dSBjorn Helgaas /* MSI-X Table entry format (in memory mapped by a BAR) */
338607ca46eSDavid Howells #define PCI_MSIX_ENTRY_SIZE		16
339fb82437fSBaruch Siach #define PCI_MSIX_ENTRY_LOWER_ADDR	0x0  /* Message Address */
340fb82437fSBaruch Siach #define PCI_MSIX_ENTRY_UPPER_ADDR	0x4  /* Message Upper Address */
341fb82437fSBaruch Siach #define PCI_MSIX_ENTRY_DATA		0x8  /* Message Data */
342fb82437fSBaruch Siach #define PCI_MSIX_ENTRY_VECTOR_CTRL	0xc  /* Vector Control */
34335d0a06dSBjorn Helgaas #define  PCI_MSIX_ENTRY_CTRL_MASKBIT	0x00000001
344607ca46eSDavid Howells 
345607ca46eSDavid Howells /* CompactPCI Hotswap Register */
346607ca46eSDavid Howells 
347607ca46eSDavid Howells #define PCI_CHSWP_CSR		2	/* Control and Status Register */
348607ca46eSDavid Howells #define  PCI_CHSWP_DHA		0x01	/* Device Hiding Arm */
349607ca46eSDavid Howells #define  PCI_CHSWP_EIM		0x02	/* ENUM# Signal Mask */
350607ca46eSDavid Howells #define  PCI_CHSWP_PIE		0x04	/* Pending Insert or Extract */
351607ca46eSDavid Howells #define  PCI_CHSWP_LOO		0x08	/* LED On / Off */
352607ca46eSDavid Howells #define  PCI_CHSWP_PI		0x30	/* Programming Interface */
353607ca46eSDavid Howells #define  PCI_CHSWP_EXT		0x40	/* ENUM# status - extraction */
354607ca46eSDavid Howells #define  PCI_CHSWP_INS		0x80	/* ENUM# status - insertion */
355607ca46eSDavid Howells 
356607ca46eSDavid Howells /* PCI Advanced Feature registers */
357607ca46eSDavid Howells 
358607ca46eSDavid Howells #define PCI_AF_LENGTH		2
359607ca46eSDavid Howells #define PCI_AF_CAP		3
360607ca46eSDavid Howells #define  PCI_AF_CAP_TP		0x01
361607ca46eSDavid Howells #define  PCI_AF_CAP_FLR		0x02
362607ca46eSDavid Howells #define PCI_AF_CTRL		4
363607ca46eSDavid Howells #define  PCI_AF_CTRL_FLR	0x01
364607ca46eSDavid Howells #define PCI_AF_STATUS		5
365607ca46eSDavid Howells #define  PCI_AF_STATUS_TP	0x01
366607ca46eSDavid Howells #define PCI_CAP_AF_SIZEOF	6	/* size of AF registers */
367607ca46eSDavid Howells 
368f80b0ba9SSean O. Stalley /* PCI Enhanced Allocation registers */
369f80b0ba9SSean O. Stalley 
370f80b0ba9SSean O. Stalley #define PCI_EA_NUM_ENT		2	/* Number of Capability Entries */
371f80b0ba9SSean O. Stalley #define  PCI_EA_NUM_ENT_MASK	0x3f	/* Num Entries Mask */
372f80b0ba9SSean O. Stalley #define PCI_EA_FIRST_ENT	4	/* First EA Entry in List */
373f80b0ba9SSean O. Stalley #define PCI_EA_FIRST_ENT_BRIDGE	8	/* First EA Entry for Bridges */
374f80b0ba9SSean O. Stalley #define  PCI_EA_ES		0x00000007 /* Entry Size */
37526635112SBjorn Helgaas #define  PCI_EA_BEI		0x000000f0 /* BAR Equivalent Indicator */
3762dbce590SSubbaraya Sundeep 
3772dbce590SSubbaraya Sundeep /* EA fixed Secondary and Subordinate bus numbers for Bridge */
3782dbce590SSubbaraya Sundeep #define PCI_EA_SEC_BUS_MASK	0xff
3792dbce590SSubbaraya Sundeep #define PCI_EA_SUB_BUS_MASK	0xff00
3802dbce590SSubbaraya Sundeep #define PCI_EA_SUB_BUS_SHIFT	8
3812dbce590SSubbaraya Sundeep 
382f80b0ba9SSean O. Stalley /* 0-5 map to BARs 0-5 respectively */
383f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_BAR0		0
384f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_BAR5		5
385f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_BRIDGE		6	/* Resource behind bridge */
386f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_ENI		7	/* Equivalent Not Indicated */
387f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_ROM		8	/* Expansion ROM */
388f80b0ba9SSean O. Stalley /* 9-14 map to VF BARs 0-5 respectively */
389f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_VF_BAR0		9
390f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_VF_BAR5		14
391f80b0ba9SSean O. Stalley #define   PCI_EA_BEI_RESERVED		15	/* Reserved - Treat like ENI */
39226635112SBjorn Helgaas #define  PCI_EA_PP		0x0000ff00	/* Primary Properties */
39326635112SBjorn Helgaas #define  PCI_EA_SP		0x00ff0000	/* Secondary Properties */
394f80b0ba9SSean O. Stalley #define   PCI_EA_P_MEM			0x00	/* Non-Prefetch Memory */
395f80b0ba9SSean O. Stalley #define   PCI_EA_P_MEM_PREFETCH		0x01	/* Prefetchable Memory */
396f80b0ba9SSean O. Stalley #define   PCI_EA_P_IO			0x02	/* I/O Space */
397f80b0ba9SSean O. Stalley #define   PCI_EA_P_VF_MEM_PREFETCH	0x03	/* VF Prefetchable Memory */
398f80b0ba9SSean O. Stalley #define   PCI_EA_P_VF_MEM		0x04	/* VF Non-Prefetch Memory */
399f80b0ba9SSean O. Stalley #define   PCI_EA_P_BRIDGE_MEM		0x05	/* Bridge Non-Prefetch Memory */
400f80b0ba9SSean O. Stalley #define   PCI_EA_P_BRIDGE_MEM_PREFETCH	0x06	/* Bridge Prefetchable Memory */
401f80b0ba9SSean O. Stalley #define   PCI_EA_P_BRIDGE_IO		0x07	/* Bridge I/O Space */
402f80b0ba9SSean O. Stalley /* 0x08-0xfc reserved */
403f80b0ba9SSean O. Stalley #define   PCI_EA_P_MEM_RESERVED		0xfd	/* Reserved Memory */
404f80b0ba9SSean O. Stalley #define   PCI_EA_P_IO_RESERVED		0xfe	/* Reserved I/O Space */
405f80b0ba9SSean O. Stalley #define   PCI_EA_P_UNAVAILABLE		0xff	/* Entry Unavailable */
406f80b0ba9SSean O. Stalley #define  PCI_EA_WRITABLE	0x40000000	/* Writable: 1 = RW, 0 = HwInit */
407f80b0ba9SSean O. Stalley #define  PCI_EA_ENABLE		0x80000000	/* Enable for this entry */
408f80b0ba9SSean O. Stalley #define PCI_EA_BASE		4		/* Base Address Offset */
409f80b0ba9SSean O. Stalley #define PCI_EA_MAX_OFFSET	8		/* MaxOffset (resource length) */
410f80b0ba9SSean O. Stalley /* bit 0 is reserved */
411f80b0ba9SSean O. Stalley #define  PCI_EA_IS_64		0x00000002	/* 64-bit field flag */
412f80b0ba9SSean O. Stalley #define  PCI_EA_FIELD_MASK	0xfffffffc	/* For Base & Max Offset */
413f80b0ba9SSean O. Stalley 
4147793eeabSBjorn Helgaas /* PCI-X registers (Type 0 (non-bridge) devices) */
415607ca46eSDavid Howells 
416607ca46eSDavid Howells #define PCI_X_CMD		2	/* Modes & Features */
417607ca46eSDavid Howells #define  PCI_X_CMD_DPERR_E	0x0001	/* Data Parity Error Recovery Enable */
418607ca46eSDavid Howells #define  PCI_X_CMD_ERO		0x0002	/* Enable Relaxed Ordering */
419607ca46eSDavid Howells #define  PCI_X_CMD_READ_512	0x0000	/* 512 byte maximum read byte count */
420607ca46eSDavid Howells #define  PCI_X_CMD_READ_1K	0x0004	/* 1Kbyte maximum read byte count */
421607ca46eSDavid Howells #define  PCI_X_CMD_READ_2K	0x0008	/* 2Kbyte maximum read byte count */
422607ca46eSDavid Howells #define  PCI_X_CMD_READ_4K	0x000c	/* 4Kbyte maximum read byte count */
423607ca46eSDavid Howells #define  PCI_X_CMD_MAX_READ	0x000c	/* Max Memory Read Byte Count */
424607ca46eSDavid Howells 				/* Max # of outstanding split transactions */
425607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_1	0x0000	/* Max 1 */
426607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_2	0x0010	/* Max 2 */
427607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_3	0x0020	/* Max 3 */
428607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_4	0x0030	/* Max 4 */
429607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_8	0x0040	/* Max 8 */
430607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_12	0x0050	/* Max 12 */
431607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_16	0x0060	/* Max 16 */
432607ca46eSDavid Howells #define  PCI_X_CMD_SPLIT_32	0x0070	/* Max 32 */
433607ca46eSDavid Howells #define  PCI_X_CMD_MAX_SPLIT	0x0070	/* Max Outstanding Split Transactions */
434607ca46eSDavid Howells #define  PCI_X_CMD_VERSION(x)	(((x) >> 12) & 3) /* Version */
435607ca46eSDavid Howells #define PCI_X_STATUS		4	/* PCI-X capabilities */
436607ca46eSDavid Howells #define  PCI_X_STATUS_DEVFN	0x000000ff	/* A copy of devfn */
437607ca46eSDavid Howells #define  PCI_X_STATUS_BUS	0x0000ff00	/* A copy of bus nr */
438607ca46eSDavid Howells #define  PCI_X_STATUS_64BIT	0x00010000	/* 64-bit device */
439607ca46eSDavid Howells #define  PCI_X_STATUS_133MHZ	0x00020000	/* 133 MHz capable */
440607ca46eSDavid Howells #define  PCI_X_STATUS_SPL_DISC	0x00040000	/* Split Completion Discarded */
441607ca46eSDavid Howells #define  PCI_X_STATUS_UNX_SPL	0x00080000	/* Unexpected Split Completion */
442607ca46eSDavid Howells #define  PCI_X_STATUS_COMPLEX	0x00100000	/* Device Complexity */
443607ca46eSDavid Howells #define  PCI_X_STATUS_MAX_READ	0x00600000	/* Designed Max Memory Read Count */
444607ca46eSDavid Howells #define  PCI_X_STATUS_MAX_SPLIT	0x03800000	/* Designed Max Outstanding Split Transactions */
445607ca46eSDavid Howells #define  PCI_X_STATUS_MAX_CUM	0x1c000000	/* Designed Max Cumulative Read Size */
446607ca46eSDavid Howells #define  PCI_X_STATUS_SPL_ERR	0x20000000	/* Rcvd Split Completion Error Msg */
447607ca46eSDavid Howells #define  PCI_X_STATUS_266MHZ	0x40000000	/* 266 MHz capable */
448607ca46eSDavid Howells #define  PCI_X_STATUS_533MHZ	0x80000000	/* 533 MHz capable */
449607ca46eSDavid Howells #define PCI_X_ECC_CSR		8	/* ECC control and status */
450607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V0	8	/* size of registers for Version 0 */
451607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V1	24	/* size for Version 1 */
452607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V2	PCI_CAP_PCIX_SIZEOF_V1	/* Same for v2 */
453607ca46eSDavid Howells 
4547793eeabSBjorn Helgaas /* PCI-X registers (Type 1 (bridge) devices) */
4557793eeabSBjorn Helgaas 
4567793eeabSBjorn Helgaas #define PCI_X_BRIDGE_SSTATUS	2	/* Secondary Status */
4577793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_64BIT	0x0001	/* Secondary AD interface is 64 bits */
4587793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_133MHZ	0x0002	/* 133 MHz capable */
4597793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_FREQ	0x03c0	/* Secondary Bus Mode and Frequency */
4607793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_VERS	0x3000	/* PCI-X Capability Version */
4617793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_V1	0x1000	/* Mode 2, not Mode 1 */
4627793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_V2	0x2000	/* Mode 1 or Modes 1 and 2 */
4637793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_266MHZ	0x4000	/* 266 MHz capable */
4647793eeabSBjorn Helgaas #define  PCI_X_SSTATUS_533MHZ	0x8000	/* 533 MHz capable */
4657793eeabSBjorn Helgaas #define PCI_X_BRIDGE_STATUS	4	/* Bridge Status */
4667793eeabSBjorn Helgaas 
467607ca46eSDavid Howells /* PCI Bridge Subsystem ID registers */
468607ca46eSDavid Howells 
469f7625980SBjorn Helgaas #define PCI_SSVID_VENDOR_ID     4	/* PCI Bridge subsystem vendor ID */
470f7625980SBjorn Helgaas #define PCI_SSVID_DEVICE_ID     6	/* PCI Bridge subsystem device ID */
471607ca46eSDavid Howells 
472607ca46eSDavid Howells /* PCI Express capability registers */
473607ca46eSDavid Howells 
474fb82437fSBaruch Siach #define PCI_EXP_FLAGS		0x02	/* Capabilities register */
475607ca46eSDavid Howells #define  PCI_EXP_FLAGS_VERS	0x000f	/* Capability version */
476607ca46eSDavid Howells #define  PCI_EXP_FLAGS_TYPE	0x00f0	/* Device/Port type */
477607ca46eSDavid Howells #define   PCI_EXP_TYPE_ENDPOINT	   0x0	/* Express Endpoint */
478607ca46eSDavid Howells #define   PCI_EXP_TYPE_LEG_END	   0x1	/* Legacy Endpoint */
479607ca46eSDavid Howells #define   PCI_EXP_TYPE_ROOT_PORT   0x4	/* Root Port */
480607ca46eSDavid Howells #define   PCI_EXP_TYPE_UPSTREAM	   0x5	/* Upstream Port */
481607ca46eSDavid Howells #define   PCI_EXP_TYPE_DOWNSTREAM  0x6	/* Downstream Port */
482fbf501c3SBjorn Helgaas #define   PCI_EXP_TYPE_PCI_BRIDGE  0x7	/* PCIe to PCI/PCI-X Bridge */
483fbf501c3SBjorn Helgaas #define   PCI_EXP_TYPE_PCIE_BRIDGE 0x8	/* PCI/PCI-X to PCIe Bridge */
484607ca46eSDavid Howells #define   PCI_EXP_TYPE_RC_END	   0x9	/* Root Complex Integrated Endpoint */
485607ca46eSDavid Howells #define   PCI_EXP_TYPE_RC_EC	   0xa	/* Root Complex Event Collector */
486607ca46eSDavid Howells #define  PCI_EXP_FLAGS_SLOT	0x0100	/* Slot implemented */
487607ca46eSDavid Howells #define  PCI_EXP_FLAGS_IRQ	0x3e00	/* Interrupt message number */
488fb82437fSBaruch Siach #define PCI_EXP_DEVCAP		0x04	/* Device capabilities */
489c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_PAYLOAD	0x00000007 /* Max_Payload_Size */
490c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_PHANTOM	0x00000018 /* Phantom functions */
491c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_EXT_TAG	0x00000020 /* Extended tags */
492c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_L0S	0x000001c0 /* L0s Acceptable Latency */
493c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_L1	0x00000e00 /* L1 Acceptable Latency */
494c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_ATN_BUT	0x00001000 /* Attention Button Present */
495c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_ATN_IND	0x00002000 /* Attention Indicator Present */
496c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_PWR_IND	0x00004000 /* Power Indicator Present */
497c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_RBER	0x00008000 /* Role-Based Error Reporting */
498c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_PWR_VAL	0x03fc0000 /* Slot Power Limit Value */
499c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP_PWR_SCL	0x0c000000 /* Slot Power Limit Scale */
500607ca46eSDavid Howells #define  PCI_EXP_DEVCAP_FLR     0x10000000 /* Function Level Reset */
501fb82437fSBaruch Siach #define PCI_EXP_DEVCTL		0x08	/* Device Control */
502607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_CERE	0x0001	/* Correctable Error Reporting En. */
503607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_NFERE	0x0002	/* Non-Fatal Error Reporting Enable */
504607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_FERE	0x0004	/* Fatal Error Reporting Enable */
505607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_URRE	0x0008	/* Unsupported Request Reporting En. */
506607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */
507607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_PAYLOAD	0x00e0	/* Max_Payload_Size */
508460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_128B 0x0000 /* 128 Bytes */
509460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_256B 0x0020 /* 256 Bytes */
510460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_512B 0x0040 /* 512 Bytes */
511460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_1024B 0x0060 /* 1024 Bytes */
512460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_2048B 0x0080 /* 2048 Bytes */
513460275f1SPali Rohár #define  PCI_EXP_DEVCTL_PAYLOAD_4096B 0x00a0 /* 4096 Bytes */
514607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_EXT_TAG	0x0100	/* Extended Tag Field Enable */
515607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_PHANTOM	0x0200	/* Phantom Functions Enable */
516607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_AUX_PME	0x0400	/* Auxiliary Power PM Enable */
517607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800  /* Enable No Snoop */
518607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_READRQ	0x7000	/* Max_Read_Request_Size */
5195929b8a3SRafał Miłecki #define  PCI_EXP_DEVCTL_READRQ_128B  0x0000 /* 128 Bytes */
5205929b8a3SRafał Miłecki #define  PCI_EXP_DEVCTL_READRQ_256B  0x1000 /* 256 Bytes */
5215929b8a3SRafał Miłecki #define  PCI_EXP_DEVCTL_READRQ_512B  0x2000 /* 512 Bytes */
5225929b8a3SRafał Miłecki #define  PCI_EXP_DEVCTL_READRQ_1024B 0x3000 /* 1024 Bytes */
523a5724fc3SHeiner Kallweit #define  PCI_EXP_DEVCTL_READRQ_2048B 0x4000 /* 2048 Bytes */
524a5724fc3SHeiner Kallweit #define  PCI_EXP_DEVCTL_READRQ_4096B 0x5000 /* 4096 Bytes */
525607ca46eSDavid Howells #define  PCI_EXP_DEVCTL_BCR_FLR 0x8000  /* Bridge Configuration Retry / FLR */
526fb82437fSBaruch Siach #define PCI_EXP_DEVSTA		0x0a	/* Device Status */
527c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_CED	0x0001	/* Correctable Error Detected */
528c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_NFED	0x0002	/* Non-Fatal Error Detected */
529c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_FED	0x0004	/* Fatal Error Detected */
530c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_URD	0x0008	/* Unsupported Request Detected */
531c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_AUXPD	0x0010	/* AUX Power Detected */
532c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVSTA_TRPND	0x0020	/* Transactions Pending */
533ea5311c7SAlex Williamson #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1	12	/* v1 endpoints without link end here */
534fb82437fSBaruch Siach #define PCI_EXP_LNKCAP		0x0c	/* Link Capabilities */
535607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_SLS	0x0000000f /* Supported Link Speeds */
536c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */
537c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */
53856c1af46SWong Vee Khee #define  PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 /* LNKCAP2 SLS Vector bit 2 */
5391acfb9b7SJay Fang #define  PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004 /* LNKCAP2 SLS Vector bit 3 */
540de76cda2SGustavo Pimentel #define  PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005 /* LNKCAP2 SLS Vector bit 4 */
54134191749SGustavo Pimentel #define  PCI_EXP_LNKCAP_SLS_64_0GB 0x00000006 /* LNKCAP2 SLS Vector bit 5 */
542607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_MLW	0x000003f0 /* Maximum Link Width */
543607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_ASPMS	0x00000c00 /* ASPM Support */
544c6e5f02bSSaheed O. Bolarinwa #define  PCI_EXP_LNKCAP_ASPM_L0S 0x00000400 /* ASPM L0s Support */
545c6e5f02bSSaheed O. Bolarinwa #define  PCI_EXP_LNKCAP_ASPM_L1  0x00000800 /* ASPM L1 Support */
546607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_L0SEL	0x00007000 /* L0s Exit Latency */
547607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_L1EL	0x00038000 /* L1 Exit Latency */
548cb93b186SYijing Wang #define  PCI_EXP_LNKCAP_CLKPM	0x00040000 /* Clock Power Management */
549607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_SDERC	0x00080000 /* Surprise Down Error Reporting Capable */
550607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_DLLLARC	0x00100000 /* Data Link Layer Link Active Reporting Capable */
551607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_LBNC	0x00200000 /* Link Bandwidth Notification Capability */
552607ca46eSDavid Howells #define  PCI_EXP_LNKCAP_PN	0xff000000 /* Port Number */
553fb82437fSBaruch Siach #define PCI_EXP_LNKCTL		0x10	/* Link Control */
554607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_ASPMC	0x0003	/* ASPM Control */
555c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCTL_ASPM_L0S 0x0001	/* L0s Enable */
556c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCTL_ASPM_L1  0x0002	/* L1 Enable */
557607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_RCB	0x0008	/* Read Completion Boundary */
558607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_LD	0x0010	/* Link Disable */
559607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_RL	0x0020	/* Retrain Link */
560607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_CCC	0x0040	/* Common Clock Configuration */
561607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_ES	0x0080	/* Extended Synch */
562c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */
563607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_HAWD	0x0200	/* Hardware Autonomous Width Disable */
564607ca46eSDavid Howells #define  PCI_EXP_LNKCTL_LBMIE	0x0400	/* Link Bandwidth Management Interrupt Enable */
565f7625980SBjorn Helgaas #define  PCI_EXP_LNKCTL_LABIE	0x0800	/* Link Autonomous Bandwidth Interrupt Enable */
566fb82437fSBaruch Siach #define PCI_EXP_LNKSTA		0x12	/* Link Status */
567607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_CLS	0x000f	/* Current Link Speed */
568c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
569c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
57055fdbfe7SJeff Kirsher #define  PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
5711acfb9b7SJay Fang #define  PCI_EXP_LNKSTA_CLS_16_0GB 0x0004 /* Current Link Speed 16.0GT/s */
572de76cda2SGustavo Pimentel #define  PCI_EXP_LNKSTA_CLS_32_0GB 0x0005 /* Current Link Speed 32.0GT/s */
57334191749SGustavo Pimentel #define  PCI_EXP_LNKSTA_CLS_64_0GB 0x0006 /* Current Link Speed 64.0GT/s */
574f7625980SBjorn Helgaas #define  PCI_EXP_LNKSTA_NLW	0x03f0	/* Negotiated Link Width */
57555fdbfe7SJeff Kirsher #define  PCI_EXP_LNKSTA_NLW_X1	0x0010	/* Current Link Width x1 */
57655fdbfe7SJeff Kirsher #define  PCI_EXP_LNKSTA_NLW_X2	0x0020	/* Current Link Width x2 */
57755fdbfe7SJeff Kirsher #define  PCI_EXP_LNKSTA_NLW_X4	0x0040	/* Current Link Width x4 */
57855fdbfe7SJeff Kirsher #define  PCI_EXP_LNKSTA_NLW_X8	0x0080	/* Current Link Width x8 */
579607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_NLW_SHIFT 4	/* start of NLW mask in link status */
580607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_LT	0x0800	/* Link Training */
581607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_SLC	0x1000	/* Slot Clock Configuration */
582607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_DLLLA	0x2000	/* Data Link Layer Link Active */
583607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_LBMS	0x4000	/* Link Bandwidth Management Status */
584607ca46eSDavid Howells #define  PCI_EXP_LNKSTA_LABS	0x8000	/* Link Autonomous Bandwidth Status */
585ea5311c7SAlex Williamson #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1	20	/* v1 endpoints with link end here */
586fb82437fSBaruch Siach #define PCI_EXP_SLTCAP		0x14	/* Slot Capabilities */
587607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_ABP	0x00000001 /* Attention Button Present */
588607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_PCP	0x00000002 /* Power Controller Present */
589607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_MRLSP	0x00000004 /* MRL Sensor Present */
590607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_AIP	0x00000008 /* Attention Indicator Present */
591607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_PIP	0x00000010 /* Power Indicator Present */
592607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_HPS	0x00000020 /* Hot-Plug Surprise */
593607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_HPC	0x00000040 /* Hot-Plug Capable */
594607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_SPLV	0x00007f80 /* Slot Power Limit Value */
595607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_SPLS	0x00018000 /* Slot Power Limit Scale */
596607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_EIP	0x00020000 /* Electromechanical Interlock Present */
597607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_NCCS	0x00040000 /* No Command Completed Support */
598607ca46eSDavid Howells #define  PCI_EXP_SLTCAP_PSN	0xfff80000 /* Physical Slot Number */
599fb82437fSBaruch Siach #define PCI_EXP_SLTCTL		0x18	/* Slot Control */
600607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_ABPE	0x0001	/* Attention Button Pressed Enable */
601607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_PFDE	0x0002	/* Power Fault Detected Enable */
602607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_MRLSCE	0x0004	/* MRL Sensor Changed Enable */
603607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_PDCE	0x0008	/* Presence Detect Changed Enable */
604607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_CCIE	0x0010	/* Command Completed Interrupt Enable */
605607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_HPIE	0x0020	/* Hot-Plug Interrupt Enable */
606607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_AIC	0x00c0	/* Attention Indicator Control */
607106feb2fSDenis Efremov #define  PCI_EXP_SLTCTL_ATTN_IND_SHIFT 6      /* Attention Indicator shift */
608e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_ATTN_IND_ON    0x0040 /* Attention Indicator on */
609e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 /* Attention Indicator blinking */
610e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_ATTN_IND_OFF   0x00c0 /* Attention Indicator off */
611607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_PIC	0x0300	/* Power Indicator Control */
612e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_PWR_IND_ON     0x0100 /* Power Indicator on */
613e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_PWR_IND_BLINK  0x0200 /* Power Indicator blinking */
614e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_PWR_IND_OFF    0x0300 /* Power Indicator off */
615607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_PCC	0x0400	/* Power Controller Control */
616e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_PWR_ON         0x0000 /* Power On */
617e7b4f0d7SBjorn Helgaas #define  PCI_EXP_SLTCTL_PWR_OFF        0x0400 /* Power Off */
618607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_EIC	0x0800	/* Electromechanical Interlock Control */
619607ca46eSDavid Howells #define  PCI_EXP_SLTCTL_DLLSCE	0x1000	/* Data Link Layer State Changed Enable */
620e8e7fbb6SPali Rohár #define  PCI_EXP_SLTCTL_ASPL_DISABLE	0x2000 /* Auto Slot Power Limit Disable */
62120285359SAlexandru Gagniuc #define  PCI_EXP_SLTCTL_IBPD_DISABLE	0x4000 /* In-band PD disable */
622fb82437fSBaruch Siach #define PCI_EXP_SLTSTA		0x1a	/* Slot Status */
623607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_ABP	0x0001	/* Attention Button Pressed */
624607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_PFD	0x0002	/* Power Fault Detected */
625607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_MRLSC	0x0004	/* MRL Sensor Changed */
626607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_PDC	0x0008	/* Presence Detect Changed */
627607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_CC	0x0010	/* Command Completed */
628607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_MRLSS	0x0020	/* MRL Sensor State */
629607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_PDS	0x0040	/* Presence Detect State */
630607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_EIS	0x0080	/* Electromechanical Interlock Status */
631607ca46eSDavid Howells #define  PCI_EXP_SLTSTA_DLLSC	0x0100	/* Data Link Layer State Changed */
632fb82437fSBaruch Siach #define PCI_EXP_RTCTL		0x1c	/* Root Control */
633c0b4b381SBjorn Helgaas #define  PCI_EXP_RTCTL_SECEE	0x0001	/* System Error on Correctable Error */
634c0b4b381SBjorn Helgaas #define  PCI_EXP_RTCTL_SENFEE	0x0002	/* System Error on Non-Fatal Error */
635c0b4b381SBjorn Helgaas #define  PCI_EXP_RTCTL_SEFEE	0x0004	/* System Error on Fatal Error */
636c0b4b381SBjorn Helgaas #define  PCI_EXP_RTCTL_PMEIE	0x0008	/* PME Interrupt Enable */
637c0b4b381SBjorn Helgaas #define  PCI_EXP_RTCTL_CRSSVE	0x0010	/* CRS Software Visibility Enable */
638fb82437fSBaruch Siach #define PCI_EXP_RTCAP		0x1e	/* Root Capabilities */
639f3dbd802SRajat Jain #define  PCI_EXP_RTCAP_CRSVIS	0x0001	/* CRS Software Visibility capability */
640fb82437fSBaruch Siach #define PCI_EXP_RTSTA		0x20	/* Root Status */
641*ec302b11SBjorn Helgaas #define  PCI_EXP_RTSTA_PME_RQ_ID 0x0000ffff /* PME Requester ID */
642c0b4b381SBjorn Helgaas #define  PCI_EXP_RTSTA_PME	0x00010000 /* PME status */
643c0b4b381SBjorn Helgaas #define  PCI_EXP_RTSTA_PENDING	0x00020000 /* PME pending */
644607ca46eSDavid Howells /*
6451b121c24SBjorn Helgaas  * The Device Capabilities 2, Device Status 2, Device Control 2,
6461b121c24SBjorn Helgaas  * Link Capabilities 2, Link Status 2, Link Control 2,
6471b121c24SBjorn Helgaas  * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers
6481b121c24SBjorn Helgaas  * are only present on devices with PCIe Capability version 2.
6491b121c24SBjorn Helgaas  * Use pcie_capability_read_word() and similar interfaces to use them
6501b121c24SBjorn Helgaas  * safely.
651607ca46eSDavid Howells  */
652fb82437fSBaruch Siach #define PCI_EXP_DEVCAP2		0x24	/* Device Capabilities 2 */
653fdabc3feSBjorn Helgaas #define  PCI_EXP_DEVCAP2_COMP_TMOUT_DIS	0x00000010 /* Completion Timeout Disable supported */
654c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP2_ARI		0x00000020 /* Alternative Routing-ID */
6552e0cbc4dSRam Amrani #define  PCI_EXP_DEVCAP2_ATOMIC_ROUTE	0x00000040 /* Atomic Op routing */
656430a2368SJay Cornwall #define  PCI_EXP_DEVCAP2_ATOMIC_COMP32	0x00000080 /* 32b AtomicOp completion */
657430a2368SJay Cornwall #define  PCI_EXP_DEVCAP2_ATOMIC_COMP64	0x00000100 /* 64b AtomicOp completion */
658430a2368SJay Cornwall #define  PCI_EXP_DEVCAP2_ATOMIC_COMP128	0x00000200 /* 128b AtomicOp completion */
659c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP2_LTR		0x00000800 /* Latency tolerance reporting */
660c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP2_OBFF_MASK	0x000c0000 /* OBFF support mechanism */
661c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP2_OBFF_MSG	0x00040000 /* New message signaling */
662c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCAP2_OBFF_WAKE	0x00080000 /* Re-use WAKE# for OBFF */
6637ce3f912SSinan Kaya #define  PCI_EXP_DEVCAP2_EE_PREFIX	0x00200000 /* End-End TLP Prefix */
664fb82437fSBaruch Siach #define PCI_EXP_DEVCTL2		0x28	/* Device Control 2 */
665ad4d35f8SYijing Wang #define  PCI_EXP_DEVCTL2_COMP_TIMEOUT	0x000f	/* Completion Timeout Value */
666fdabc3feSBjorn Helgaas #define  PCI_EXP_DEVCTL2_COMP_TMOUT_DIS	0x0010	/* Completion Timeout Disable */
667ad4d35f8SYijing Wang #define  PCI_EXP_DEVCTL2_ARI		0x0020	/* Alternative Routing-ID */
6682e0cbc4dSRam Amrani #define  PCI_EXP_DEVCTL2_ATOMIC_REQ	0x0040	/* Set Atomic requests */
669f92faabaSAmrani, Ram #define  PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK 0x0080 /* Block atomic egress */
670c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCTL2_IDO_REQ_EN	0x0100	/* Allow IDO for requests */
671c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCTL2_IDO_CMP_EN	0x0200	/* Allow IDO for completions */
672c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCTL2_LTR_EN		0x0400	/* Enable LTR mechanism */
673c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCTL2_OBFF_MSGA_EN	0x2000	/* Enable OBFF Message type A */
674c0b4b381SBjorn Helgaas #define  PCI_EXP_DEVCTL2_OBFF_MSGB_EN	0x4000	/* Enable OBFF Message type B */
675d2ab1fa6SBjorn Helgaas #define  PCI_EXP_DEVCTL2_OBFF_WAKE_EN	0x6000	/* OBFF using WAKE# signaling */
676fb82437fSBaruch Siach #define PCI_EXP_DEVSTA2		0x2a	/* Device Status 2 */
677fb82437fSBaruch Siach #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 0x2c	/* end of v2 EPs w/o link */
678fb82437fSBaruch Siach #define PCI_EXP_LNKCAP2		0x2c	/* Link Capabilities 2 */
679c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCAP2_SLS_2_5GB	0x00000002 /* Supported Speed 2.5GT/s */
6801acfb9b7SJay Fang #define  PCI_EXP_LNKCAP2_SLS_5_0GB	0x00000004 /* Supported Speed 5GT/s */
6811acfb9b7SJay Fang #define  PCI_EXP_LNKCAP2_SLS_8_0GB	0x00000008 /* Supported Speed 8GT/s */
6821acfb9b7SJay Fang #define  PCI_EXP_LNKCAP2_SLS_16_0GB	0x00000010 /* Supported Speed 16GT/s */
683de76cda2SGustavo Pimentel #define  PCI_EXP_LNKCAP2_SLS_32_0GB	0x00000020 /* Supported Speed 32GT/s */
68434191749SGustavo Pimentel #define  PCI_EXP_LNKCAP2_SLS_64_0GB	0x00000040 /* Supported Speed 64GT/s */
685c0b4b381SBjorn Helgaas #define  PCI_EXP_LNKCAP2_CROSSLINK	0x00000100 /* Crosslink supported */
686fb82437fSBaruch Siach #define PCI_EXP_LNKCTL2		0x30	/* Link Control 2 */
687c80851f6SFrederick Lawler #define  PCI_EXP_LNKCTL2_TLS		0x000f
688c80851f6SFrederick Lawler #define  PCI_EXP_LNKCTL2_TLS_2_5GT	0x0001 /* Supported Speed 2.5GT/s */
689c80851f6SFrederick Lawler #define  PCI_EXP_LNKCTL2_TLS_5_0GT	0x0002 /* Supported Speed 5GT/s */
690c80851f6SFrederick Lawler #define  PCI_EXP_LNKCTL2_TLS_8_0GT	0x0003 /* Supported Speed 8GT/s */
691c80851f6SFrederick Lawler #define  PCI_EXP_LNKCTL2_TLS_16_0GT	0x0004 /* Supported Speed 16GT/s */
692de76cda2SGustavo Pimentel #define  PCI_EXP_LNKCTL2_TLS_32_0GT	0x0005 /* Supported Speed 32GT/s */
69334191749SGustavo Pimentel #define  PCI_EXP_LNKCTL2_TLS_64_0GT	0x0006 /* Supported Speed 64GT/s */
694bbdb2f5eSBjorn Helgaas #define  PCI_EXP_LNKCTL2_ENTER_COMP	0x0010 /* Enter Compliance */
695bbdb2f5eSBjorn Helgaas #define  PCI_EXP_LNKCTL2_TX_MARGIN	0x0380 /* Transmit Margin */
696ed22aaaeSDilip Kota #define  PCI_EXP_LNKCTL2_HASD		0x0020 /* HW Autonomous Speed Disable */
697fb82437fSBaruch Siach #define PCI_EXP_LNKSTA2		0x32	/* Link Status 2 */
698248529edSDave Jiang #define  PCI_EXP_LNKSTA2_FLIT		0x0400 /* Flit Mode Status */
699fb82437fSBaruch Siach #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2	0x32	/* end of v2 EPs w/ link */
700fb82437fSBaruch Siach #define PCI_EXP_SLTCAP2		0x34	/* Slot Capabilities 2 */
70120285359SAlexandru Gagniuc #define  PCI_EXP_SLTCAP2_IBPD	0x00000001 /* In-band PD Disable Supported */
702fb82437fSBaruch Siach #define PCI_EXP_SLTCTL2		0x38	/* Slot Control 2 */
703fb82437fSBaruch Siach #define PCI_EXP_SLTSTA2		0x3a	/* Slot Status 2 */
704607ca46eSDavid Howells 
705607ca46eSDavid Howells /* Extended Capabilities (PCI-X 2.0 and Express) */
706607ca46eSDavid Howells #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
707607ca46eSDavid Howells #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
708607ca46eSDavid Howells #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
709607ca46eSDavid Howells 
710607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ERR	0x01	/* Advanced Error Reporting */
711607ca46eSDavid Howells #define PCI_EXT_CAP_ID_VC	0x02	/* Virtual Channel Capability */
712607ca46eSDavid Howells #define PCI_EXT_CAP_ID_DSN	0x03	/* Device Serial Number */
713607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PWR	0x04	/* Power Budgeting */
714607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCLD	0x05	/* Root Complex Link Declaration */
715607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCILC	0x06	/* Root Complex Internal Link Control */
716607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCEC	0x07	/* Root Complex Event Collector */
717607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MFVC	0x08	/* Multi-Function VC Capability */
718607ca46eSDavid Howells #define PCI_EXT_CAP_ID_VC9	0x09	/* same as _VC */
719607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCRB	0x0A	/* Root Complex RB? */
720f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_VNDR	0x0B	/* Vendor-Specific */
721607ca46eSDavid Howells #define PCI_EXT_CAP_ID_CAC	0x0C	/* Config Access - obsolete */
722607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ACS	0x0D	/* Access Control Services */
723607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ARI	0x0E	/* Alternate Routing ID */
724607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ATS	0x0F	/* Address Translation Services */
725607ca46eSDavid Howells #define PCI_EXT_CAP_ID_SRIOV	0x10	/* Single Root I/O Virtualization */
726607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MRIOV	0x11	/* Multi Root I/O Virtualization */
727607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MCAST	0x12	/* Multicast */
728607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PRI	0x13	/* Page Request Interface */
729f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_AMD_XXX	0x14	/* Reserved for AMD */
730f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_REBAR	0x15	/* Resizable BAR */
731f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_DPA	0x16	/* Dynamic Power Allocation */
732f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_TPH	0x17	/* TPH Requester */
733f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_LTR	0x18	/* Latency Tolerance Reporting */
734f7625980SBjorn Helgaas #define PCI_EXT_CAP_ID_SECPCI	0x19	/* Secondary PCIe Capability */
735607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PMUX	0x1A	/* Protocol Multiplexing */
736607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PASID	0x1B	/* Process Address Space ID */
73710126ac1SKeith Busch #define PCI_EXT_CAP_ID_DPC	0x1D	/* Downstream Port Containment */
7380fc1223fSRajat Jain #define PCI_EXT_CAP_ID_L1SS	0x1E	/* L1 PM Substates */
7399bb04a0cSJonathan Yong #define PCI_EXT_CAP_ID_PTM	0x1F	/* Precision Time Measurement */
7401dc2da5cSDavid E. Box #define PCI_EXT_CAP_ID_DVSEC	0x23	/* Designated Vendor-Specific */
741448d5a55SVidya Sagar #define PCI_EXT_CAP_ID_DLF	0x25	/* Data Link Feature */
742448d5a55SVidya Sagar #define PCI_EXT_CAP_ID_PL_16GT	0x26	/* Physical Layer 16.0 GT/s */
7430b3dee60SBen Dooks #define PCI_EXT_CAP_ID_PL_32GT  0x2A    /* Physical Layer 32.0 GT/s */
7449d24322eSJonathan Cameron #define PCI_EXT_CAP_ID_DOE	0x2E	/* Data Object Exchange */
7459d24322eSJonathan Cameron #define PCI_EXT_CAP_ID_MAX	PCI_EXT_CAP_ID_DOE
746607ca46eSDavid Howells 
747607ca46eSDavid Howells #define PCI_EXT_CAP_DSN_SIZEOF	12
748607ca46eSDavid Howells #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40
749607ca46eSDavid Howells 
750607ca46eSDavid Howells /* Advanced Error Reporting */
751fb82437fSBaruch Siach #define PCI_ERR_UNCOR_STATUS	0x04	/* Uncorrectable Error Status */
752846fc709SChen, Gong #define  PCI_ERR_UNC_UND	0x00000001	/* Undefined */
753607ca46eSDavid Howells #define  PCI_ERR_UNC_DLP	0x00000010	/* Data Link Protocol */
754607ca46eSDavid Howells #define  PCI_ERR_UNC_SURPDN	0x00000020	/* Surprise Down */
755607ca46eSDavid Howells #define  PCI_ERR_UNC_POISON_TLP	0x00001000	/* Poisoned TLP */
756607ca46eSDavid Howells #define  PCI_ERR_UNC_FCP	0x00002000	/* Flow Control Protocol */
757607ca46eSDavid Howells #define  PCI_ERR_UNC_COMP_TIME	0x00004000	/* Completion Timeout */
758607ca46eSDavid Howells #define  PCI_ERR_UNC_COMP_ABORT	0x00008000	/* Completer Abort */
759607ca46eSDavid Howells #define  PCI_ERR_UNC_UNX_COMP	0x00010000	/* Unexpected Completion */
760607ca46eSDavid Howells #define  PCI_ERR_UNC_RX_OVER	0x00020000	/* Receiver Overflow */
761607ca46eSDavid Howells #define  PCI_ERR_UNC_MALF_TLP	0x00040000	/* Malformed TLP */
762607ca46eSDavid Howells #define  PCI_ERR_UNC_ECRC	0x00080000	/* ECRC Error Status */
763607ca46eSDavid Howells #define  PCI_ERR_UNC_UNSUP	0x00100000	/* Unsupported Request */
764607ca46eSDavid Howells #define  PCI_ERR_UNC_ACSV	0x00200000	/* ACS Violation */
765607ca46eSDavid Howells #define  PCI_ERR_UNC_INTN	0x00400000	/* internal error */
766607ca46eSDavid Howells #define  PCI_ERR_UNC_MCBTLP	0x00800000	/* MC blocked TLP */
767607ca46eSDavid Howells #define  PCI_ERR_UNC_ATOMEG	0x01000000	/* Atomic egress blocked */
768607ca46eSDavid Howells #define  PCI_ERR_UNC_TLPPRE	0x02000000	/* TLP prefix blocked */
769fb82437fSBaruch Siach #define PCI_ERR_UNCOR_MASK	0x08	/* Uncorrectable Error Mask */
770607ca46eSDavid Howells 	/* Same bits as above */
771fb82437fSBaruch Siach #define PCI_ERR_UNCOR_SEVER	0x0c	/* Uncorrectable Error Severity */
772607ca46eSDavid Howells 	/* Same bits as above */
773fb82437fSBaruch Siach #define PCI_ERR_COR_STATUS	0x10	/* Correctable Error Status */
774607ca46eSDavid Howells #define  PCI_ERR_COR_RCVR	0x00000001	/* Receiver Error Status */
775607ca46eSDavid Howells #define  PCI_ERR_COR_BAD_TLP	0x00000040	/* Bad TLP Status */
776607ca46eSDavid Howells #define  PCI_ERR_COR_BAD_DLLP	0x00000080	/* Bad DLLP Status */
777607ca46eSDavid Howells #define  PCI_ERR_COR_REP_ROLL	0x00000100	/* REPLAY_NUM Rollover */
778607ca46eSDavid Howells #define  PCI_ERR_COR_REP_TIMER	0x00001000	/* Replay Timer Timeout */
779607ca46eSDavid Howells #define  PCI_ERR_COR_ADV_NFAT	0x00002000	/* Advisory Non-Fatal */
780607ca46eSDavid Howells #define  PCI_ERR_COR_INTERNAL	0x00004000	/* Corrected Internal */
781607ca46eSDavid Howells #define  PCI_ERR_COR_LOG_OVER	0x00008000	/* Header Log Overflow */
782fb82437fSBaruch Siach #define PCI_ERR_COR_MASK	0x14	/* Correctable Error Mask */
783607ca46eSDavid Howells 	/* Same bits as above */
784fb82437fSBaruch Siach #define PCI_ERR_CAP		0x18	/* Advanced Error Capabilities & Ctrl*/
785fb82437fSBaruch Siach #define  PCI_ERR_CAP_FEP(x)	((x) & 0x1f)	/* First Error Pointer */
786607ca46eSDavid Howells #define  PCI_ERR_CAP_ECRC_GENC	0x00000020	/* ECRC Generation Capable */
787607ca46eSDavid Howells #define  PCI_ERR_CAP_ECRC_GENE	0x00000040	/* ECRC Generation Enable */
788607ca46eSDavid Howells #define  PCI_ERR_CAP_ECRC_CHKC	0x00000080	/* ECRC Check Capable */
789607ca46eSDavid Howells #define  PCI_ERR_CAP_ECRC_CHKE	0x00000100	/* ECRC Check Enable */
790fb82437fSBaruch Siach #define PCI_ERR_HEADER_LOG	0x1c	/* Header Log Register (16 bytes) */
791fb82437fSBaruch Siach #define PCI_ERR_ROOT_COMMAND	0x2c	/* Root Error Command */
7928fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_CMD_COR_EN	0x00000001 /* Correctable Err Reporting Enable */
7938fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_CMD_NONFATAL_EN	0x00000002 /* Non-Fatal Err Reporting Enable */
7948fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_CMD_FATAL_EN	0x00000004 /* Fatal Err Reporting Enable */
795fb82437fSBaruch Siach #define PCI_ERR_ROOT_STATUS	0x30
796607ca46eSDavid Howells #define  PCI_ERR_ROOT_COR_RCV		0x00000001 /* ERR_COR Received */
7978fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_MULTI_COR_RCV	0x00000002 /* Multiple ERR_COR */
7988fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_UNCOR_RCV		0x00000004 /* ERR_FATAL/NONFATAL */
7998fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_MULTI_UNCOR_RCV	0x00000008 /* Multiple FATAL/NONFATAL */
8008fc614c0SBjorn Helgaas #define  PCI_ERR_ROOT_FIRST_FATAL	0x00000010 /* First UNC is Fatal */
801607ca46eSDavid Howells #define  PCI_ERR_ROOT_NONFATAL_RCV	0x00000020 /* Non-Fatal Received */
802607ca46eSDavid Howells #define  PCI_ERR_ROOT_FATAL_RCV		0x00000040 /* Fatal Received */
8037c950b9eSDongdong Liu #define  PCI_ERR_ROOT_AER_IRQ		0xf8000000 /* Advanced Error Interrupt Message Number */
804fb82437fSBaruch Siach #define PCI_ERR_ROOT_ERR_SRC	0x34	/* Error Source Identification */
805607ca46eSDavid Howells 
806607ca46eSDavid Howells /* Virtual Channel */
807fb82437fSBaruch Siach #define PCI_VC_PORT_CAP1	0x04
808274127a1SAlex Williamson #define  PCI_VC_CAP1_EVCC	0x00000007	/* extended VC count */
809274127a1SAlex Williamson #define  PCI_VC_CAP1_LPEVCC	0x00000070	/* low prio extended VC count */
810274127a1SAlex Williamson #define  PCI_VC_CAP1_ARB_SIZE	0x00000c00
811fb82437fSBaruch Siach #define PCI_VC_PORT_CAP2	0x08
812274127a1SAlex Williamson #define  PCI_VC_CAP2_32_PHASE		0x00000002
813274127a1SAlex Williamson #define  PCI_VC_CAP2_64_PHASE		0x00000004
814274127a1SAlex Williamson #define  PCI_VC_CAP2_128_PHASE		0x00000008
815274127a1SAlex Williamson #define  PCI_VC_CAP2_ARB_OFF		0xff000000
816fb82437fSBaruch Siach #define PCI_VC_PORT_CTRL	0x0c
817425c1b22SAlex Williamson #define  PCI_VC_PORT_CTRL_LOAD_TABLE	0x00000001
818fb82437fSBaruch Siach #define PCI_VC_PORT_STATUS	0x0e
819425c1b22SAlex Williamson #define  PCI_VC_PORT_STATUS_TABLE	0x00000001
820fb82437fSBaruch Siach #define PCI_VC_RES_CAP		0x10
821425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_32_PHASE	0x00000002
822425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_64_PHASE	0x00000004
823425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_128_PHASE	0x00000008
824425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_128_PHASE_TB	0x00000010
825425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_256_PHASE	0x00000020
826425c1b22SAlex Williamson #define  PCI_VC_RES_CAP_ARB_OFF		0xff000000
827fb82437fSBaruch Siach #define PCI_VC_RES_CTRL		0x14
828425c1b22SAlex Williamson #define  PCI_VC_RES_CTRL_LOAD_TABLE	0x00010000
829425c1b22SAlex Williamson #define  PCI_VC_RES_CTRL_ARB_SELECT	0x000e0000
830425c1b22SAlex Williamson #define  PCI_VC_RES_CTRL_ID		0x07000000
831425c1b22SAlex Williamson #define  PCI_VC_RES_CTRL_ENABLE		0x80000000
832fb82437fSBaruch Siach #define PCI_VC_RES_STATUS	0x1a
833425c1b22SAlex Williamson #define  PCI_VC_RES_STATUS_TABLE	0x00000001
834425c1b22SAlex Williamson #define  PCI_VC_RES_STATUS_NEGO		0x00000002
835607ca46eSDavid Howells #define PCI_CAP_VC_BASE_SIZEOF		0x10
836fb82437fSBaruch Siach #define PCI_CAP_VC_PER_VC_SIZEOF	0x0c
837607ca46eSDavid Howells 
838607ca46eSDavid Howells /* Power Budgeting */
839fb82437fSBaruch Siach #define PCI_PWR_DSR		0x04	/* Data Select Register */
840fb82437fSBaruch Siach #define PCI_PWR_DATA		0x08	/* Data Register */
841607ca46eSDavid Howells #define  PCI_PWR_DATA_BASE(x)	((x) & 0xff)	    /* Base Power */
842607ca46eSDavid Howells #define  PCI_PWR_DATA_SCALE(x)	(((x) >> 8) & 3)    /* Data Scale */
843607ca46eSDavid Howells #define  PCI_PWR_DATA_PM_SUB(x)	(((x) >> 10) & 7)   /* PM Sub State */
844607ca46eSDavid Howells #define  PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */
845607ca46eSDavid Howells #define  PCI_PWR_DATA_TYPE(x)	(((x) >> 15) & 7)   /* Type */
846607ca46eSDavid Howells #define  PCI_PWR_DATA_RAIL(x)	(((x) >> 18) & 7)   /* Power Rail */
847fb82437fSBaruch Siach #define PCI_PWR_CAP		0x0c	/* Capability */
848607ca46eSDavid Howells #define  PCI_PWR_CAP_BUDGET(x)	((x) & 1)	/* Included in system budget */
849fb82437fSBaruch Siach #define PCI_EXT_CAP_PWR_SIZEOF	0x10
850607ca46eSDavid Howells 
851c9d659b6SQiuxu Zhuo /* Root Complex Event Collector Endpoint Association  */
852c9d659b6SQiuxu Zhuo #define PCI_RCEC_RCIEP_BITMAP	4	/* Associated Bitmap for RCiEPs */
853c9d659b6SQiuxu Zhuo #define PCI_RCEC_BUSN		8	/* RCEC Associated Bus Numbers */
854c9d659b6SQiuxu Zhuo #define  PCI_RCEC_BUSN_REG_VER	0x02	/* Least version with BUSN present */
855c9d659b6SQiuxu Zhuo #define  PCI_RCEC_BUSN_NEXT(x)	(((x) >> 8) & 0xff)
856c9d659b6SQiuxu Zhuo #define  PCI_RCEC_BUSN_LAST(x)	(((x) >> 16) & 0xff)
857c9d659b6SQiuxu Zhuo 
858607ca46eSDavid Howells /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */
859607ca46eSDavid Howells #define PCI_VNDR_HEADER		4	/* Vendor-Specific Header */
860607ca46eSDavid Howells #define  PCI_VNDR_HEADER_ID(x)	((x) & 0xffff)
861607ca46eSDavid Howells #define  PCI_VNDR_HEADER_REV(x)	(((x) >> 16) & 0xf)
862607ca46eSDavid Howells #define  PCI_VNDR_HEADER_LEN(x)	(((x) >> 20) & 0xfff)
863607ca46eSDavid Howells 
864607ca46eSDavid Howells /*
865f7625980SBjorn Helgaas  * HyperTransport sub capability types
866607ca46eSDavid Howells  *
867607ca46eSDavid Howells  * Unfortunately there are both 3 bit and 5 bit capability types defined
868607ca46eSDavid Howells  * in the HT spec, catering for that is a little messy. You probably don't
869607ca46eSDavid Howells  * want to use these directly, just use pci_find_ht_capability() and it
870607ca46eSDavid Howells  * will do the right thing for you.
871607ca46eSDavid Howells  */
872607ca46eSDavid Howells #define HT_3BIT_CAP_MASK	0xE0
873607ca46eSDavid Howells #define HT_CAPTYPE_SLAVE	0x00	/* Slave/Primary link configuration */
874607ca46eSDavid Howells #define HT_CAPTYPE_HOST		0x20	/* Host/Secondary link configuration */
875607ca46eSDavid Howells 
876607ca46eSDavid Howells #define HT_5BIT_CAP_MASK	0xF8
877607ca46eSDavid Howells #define HT_CAPTYPE_IRQ		0x80	/* IRQ Configuration */
878607ca46eSDavid Howells #define HT_CAPTYPE_REMAPPING_40	0xA0	/* 40 bit address remapping */
879607ca46eSDavid Howells #define HT_CAPTYPE_REMAPPING_64 0xA2	/* 64 bit address remapping */
880607ca46eSDavid Howells #define HT_CAPTYPE_UNITID_CLUMP	0x90	/* Unit ID clumping */
881607ca46eSDavid Howells #define HT_CAPTYPE_EXTCONF	0x98	/* Extended Configuration Space Access */
882607ca46eSDavid Howells #define HT_CAPTYPE_MSI_MAPPING	0xA8	/* MSI Mapping Capability */
883607ca46eSDavid Howells #define  HT_MSI_FLAGS		0x02		/* Offset to flags */
884607ca46eSDavid Howells #define  HT_MSI_FLAGS_ENABLE	0x1		/* Mapping enable */
885607ca46eSDavid Howells #define  HT_MSI_FLAGS_FIXED	0x2		/* Fixed mapping only */
886607ca46eSDavid Howells #define  HT_MSI_FIXED_ADDR	0x00000000FEE00000ULL	/* Fixed addr */
887607ca46eSDavid Howells #define  HT_MSI_ADDR_LO		0x04		/* Offset to low addr bits */
888607ca46eSDavid Howells #define  HT_MSI_ADDR_LO_MASK	0xFFF00000	/* Low address bit mask */
889607ca46eSDavid Howells #define  HT_MSI_ADDR_HI		0x08		/* Offset to high addr bits */
890607ca46eSDavid Howells #define HT_CAPTYPE_DIRECT_ROUTE	0xB0	/* Direct routing configuration */
891607ca46eSDavid Howells #define HT_CAPTYPE_VCSET	0xB8	/* Virtual Channel configuration */
892607ca46eSDavid Howells #define HT_CAPTYPE_ERROR_RETRY	0xC0	/* Retry on error configuration */
893f7625980SBjorn Helgaas #define HT_CAPTYPE_GEN3		0xD0	/* Generation 3 HyperTransport configuration */
894f7625980SBjorn Helgaas #define HT_CAPTYPE_PM		0xE0	/* HyperTransport power management configuration */
895607ca46eSDavid Howells #define HT_CAP_SIZEOF_LONG	28	/* slave & primary */
896607ca46eSDavid Howells #define HT_CAP_SIZEOF_SHORT	24	/* host & secondary */
897607ca46eSDavid Howells 
898607ca46eSDavid Howells /* Alternative Routing-ID Interpretation */
899607ca46eSDavid Howells #define PCI_ARI_CAP		0x04	/* ARI Capability Register */
900607ca46eSDavid Howells #define  PCI_ARI_CAP_MFVC	0x0001	/* MFVC Function Groups Capability */
901607ca46eSDavid Howells #define  PCI_ARI_CAP_ACS	0x0002	/* ACS Function Groups Capability */
902607ca46eSDavid Howells #define  PCI_ARI_CAP_NFN(x)	(((x) >> 8) & 0xff) /* Next Function Number */
903607ca46eSDavid Howells #define PCI_ARI_CTRL		0x06	/* ARI Control Register */
904607ca46eSDavid Howells #define  PCI_ARI_CTRL_MFVC	0x0001	/* MFVC Function Groups Enable */
905607ca46eSDavid Howells #define  PCI_ARI_CTRL_ACS	0x0002	/* ACS Function Groups Enable */
906607ca46eSDavid Howells #define  PCI_ARI_CTRL_FG(x)	(((x) >> 4) & 7) /* Function Group */
907607ca46eSDavid Howells #define PCI_EXT_CAP_ARI_SIZEOF	8
908607ca46eSDavid Howells 
909607ca46eSDavid Howells /* Address Translation Service */
910607ca46eSDavid Howells #define PCI_ATS_CAP		0x04	/* ATS Capability Register */
911607ca46eSDavid Howells #define  PCI_ATS_CAP_QDEP(x)	((x) & 0x1f)	/* Invalidate Queue Depth */
912607ca46eSDavid Howells #define  PCI_ATS_MAX_QDEP	32	/* Max Invalidate Queue Depth */
9138c938ddcSKuppuswamy Sathyanarayanan #define  PCI_ATS_CAP_PAGE_ALIGNED	0x0020 /* Page Aligned Request */
914607ca46eSDavid Howells #define PCI_ATS_CTRL		0x06	/* ATS Control Register */
915607ca46eSDavid Howells #define  PCI_ATS_CTRL_ENABLE	0x8000	/* ATS Enable */
916607ca46eSDavid Howells #define  PCI_ATS_CTRL_STU(x)	((x) & 0x1f)	/* Smallest Translation Unit */
917607ca46eSDavid Howells #define  PCI_ATS_MIN_STU	12	/* shift of minimum STU block */
918607ca46eSDavid Howells #define PCI_EXT_CAP_ATS_SIZEOF	8
919607ca46eSDavid Howells 
920607ca46eSDavid Howells /* Page Request Interface */
921607ca46eSDavid Howells #define PCI_PRI_CTRL		0x04	/* PRI control register */
92235d0a06dSBjorn Helgaas #define  PCI_PRI_CTRL_ENABLE	0x0001	/* Enable */
92335d0a06dSBjorn Helgaas #define  PCI_PRI_CTRL_RESET	0x0002	/* Reset */
924607ca46eSDavid Howells #define PCI_PRI_STATUS		0x06	/* PRI status register */
92535d0a06dSBjorn Helgaas #define  PCI_PRI_STATUS_RF	0x0001	/* Response Failure */
92635d0a06dSBjorn Helgaas #define  PCI_PRI_STATUS_UPRGI	0x0002	/* Unexpected PRG index */
92735d0a06dSBjorn Helgaas #define  PCI_PRI_STATUS_STOPPED	0x0100	/* PRI Stopped */
928e5567f5fSKuppuswamy Sathyanarayanan #define  PCI_PRI_STATUS_PASID	0x8000	/* PRG Response PASID Required */
929607ca46eSDavid Howells #define PCI_PRI_MAX_REQ		0x08	/* PRI max reqs supported */
930607ca46eSDavid Howells #define PCI_PRI_ALLOC_REQ	0x0c	/* PRI max reqs allowed */
931607ca46eSDavid Howells #define PCI_EXT_CAP_PRI_SIZEOF	16
932607ca46eSDavid Howells 
933f7625980SBjorn Helgaas /* Process Address Space ID */
934607ca46eSDavid Howells #define PCI_PASID_CAP		0x04    /* PASID feature register */
935d30fea25SBjorn Helgaas #define  PCI_PASID_CAP_EXEC	0x0002	/* Exec permissions Supported */
936d30fea25SBjorn Helgaas #define  PCI_PASID_CAP_PRIV	0x0004	/* Privilege Mode Supported */
937e0701bd0SBjorn Helgaas #define  PCI_PASID_CAP_WIDTH	0x1f00
938607ca46eSDavid Howells #define PCI_PASID_CTRL		0x06    /* PASID control register */
939d30fea25SBjorn Helgaas #define  PCI_PASID_CTRL_ENABLE	0x0001	/* Enable bit */
940d30fea25SBjorn Helgaas #define  PCI_PASID_CTRL_EXEC	0x0002	/* Exec permissions Enable */
941d30fea25SBjorn Helgaas #define  PCI_PASID_CTRL_PRIV	0x0004	/* Privilege Mode Enable */
942607ca46eSDavid Howells #define PCI_EXT_CAP_PASID_SIZEOF	8
943607ca46eSDavid Howells 
944607ca46eSDavid Howells /* Single Root I/O Virtualization */
945607ca46eSDavid Howells #define PCI_SRIOV_CAP		0x04	/* SR-IOV Capabilities */
94635d0a06dSBjorn Helgaas #define  PCI_SRIOV_CAP_VFM	0x00000001  /* VF Migration Capable */
947607ca46eSDavid Howells #define  PCI_SRIOV_CAP_INTR(x)	((x) >> 21) /* Interrupt Message Number */
948607ca46eSDavid Howells #define PCI_SRIOV_CTRL		0x08	/* SR-IOV Control */
94935d0a06dSBjorn Helgaas #define  PCI_SRIOV_CTRL_VFE	0x0001	/* VF Enable */
95035d0a06dSBjorn Helgaas #define  PCI_SRIOV_CTRL_VFM	0x0002	/* VF Migration Enable */
95135d0a06dSBjorn Helgaas #define  PCI_SRIOV_CTRL_INTR	0x0004	/* VF Migration Interrupt Enable */
95235d0a06dSBjorn Helgaas #define  PCI_SRIOV_CTRL_MSE	0x0008	/* VF Memory Space Enable */
95335d0a06dSBjorn Helgaas #define  PCI_SRIOV_CTRL_ARI	0x0010	/* ARI Capable Hierarchy */
954607ca46eSDavid Howells #define PCI_SRIOV_STATUS	0x0a	/* SR-IOV Status */
95535d0a06dSBjorn Helgaas #define  PCI_SRIOV_STATUS_VFM	0x0001	/* VF Migration Status */
956607ca46eSDavid Howells #define PCI_SRIOV_INITIAL_VF	0x0c	/* Initial VFs */
957607ca46eSDavid Howells #define PCI_SRIOV_TOTAL_VF	0x0e	/* Total VFs */
958607ca46eSDavid Howells #define PCI_SRIOV_NUM_VF	0x10	/* Number of VFs */
959607ca46eSDavid Howells #define PCI_SRIOV_FUNC_LINK	0x12	/* Function Dependency Link */
960607ca46eSDavid Howells #define PCI_SRIOV_VF_OFFSET	0x14	/* First VF Offset */
961607ca46eSDavid Howells #define PCI_SRIOV_VF_STRIDE	0x16	/* Following VF Stride */
962607ca46eSDavid Howells #define PCI_SRIOV_VF_DID	0x1a	/* VF Device ID */
963607ca46eSDavid Howells #define PCI_SRIOV_SUP_PGSIZE	0x1c	/* Supported Page Sizes */
964607ca46eSDavid Howells #define PCI_SRIOV_SYS_PGSIZE	0x20	/* System Page Size */
965607ca46eSDavid Howells #define PCI_SRIOV_BAR		0x24	/* VF BAR0 */
966607ca46eSDavid Howells #define  PCI_SRIOV_NUM_BARS	6	/* Number of VF BARs */
967607ca46eSDavid Howells #define PCI_SRIOV_VFM		0x3c	/* VF Migration State Array Offset*/
968607ca46eSDavid Howells #define  PCI_SRIOV_VFM_BIR(x)	((x) & 7)	/* State BIR */
969607ca46eSDavid Howells #define  PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7)	/* State Offset */
970607ca46eSDavid Howells #define  PCI_SRIOV_VFM_UA	0x0	/* Inactive.Unavailable */
971607ca46eSDavid Howells #define  PCI_SRIOV_VFM_MI	0x1	/* Dormant.MigrateIn */
972607ca46eSDavid Howells #define  PCI_SRIOV_VFM_MO	0x2	/* Active.MigrateOut */
973607ca46eSDavid Howells #define  PCI_SRIOV_VFM_AV	0x3	/* Active.Available */
974fb82437fSBaruch Siach #define PCI_EXT_CAP_SRIOV_SIZEOF 0x40
975607ca46eSDavid Howells 
976607ca46eSDavid Howells #define PCI_LTR_MAX_SNOOP_LAT	0x4
977607ca46eSDavid Howells #define PCI_LTR_MAX_NOSNOOP_LAT	0x6
978607ca46eSDavid Howells #define  PCI_LTR_VALUE_MASK	0x000003ff
979607ca46eSDavid Howells #define  PCI_LTR_SCALE_MASK	0x00001c00
980607ca46eSDavid Howells #define  PCI_LTR_SCALE_SHIFT	10
98192af77caSIlpo Järvinen #define  PCI_LTR_NOSNOOP_VALUE	0x03ff0000 /* Max No-Snoop Latency Value */
98292af77caSIlpo Järvinen #define  PCI_LTR_NOSNOOP_SCALE	0x1c000000 /* Scale for Max Value */
983607ca46eSDavid Howells #define PCI_EXT_CAP_LTR_SIZEOF	8
984607ca46eSDavid Howells 
985607ca46eSDavid Howells /* Access Control Service */
986607ca46eSDavid Howells #define PCI_ACS_CAP		0x04	/* ACS Capability Register */
98735d0a06dSBjorn Helgaas #define  PCI_ACS_SV		0x0001	/* Source Validation */
98835d0a06dSBjorn Helgaas #define  PCI_ACS_TB		0x0002	/* Translation Blocking */
98935d0a06dSBjorn Helgaas #define  PCI_ACS_RR		0x0004	/* P2P Request Redirect */
99035d0a06dSBjorn Helgaas #define  PCI_ACS_CR		0x0008	/* P2P Completion Redirect */
99135d0a06dSBjorn Helgaas #define  PCI_ACS_UF		0x0010	/* Upstream Forwarding */
99235d0a06dSBjorn Helgaas #define  PCI_ACS_EC		0x0020	/* P2P Egress Control */
99335d0a06dSBjorn Helgaas #define  PCI_ACS_DT		0x0040	/* Direct Translated P2P */
994607ca46eSDavid Howells #define PCI_ACS_EGRESS_BITS	0x05	/* ACS Egress Control Vector Size */
995607ca46eSDavid Howells #define PCI_ACS_CTRL		0x06	/* ACS Control Register */
996607ca46eSDavid Howells #define PCI_ACS_EGRESS_CTL_V	0x08	/* ACS Egress Control Vector */
997607ca46eSDavid Howells 
998f7625980SBjorn Helgaas #define PCI_VSEC_HDR		4	/* extended cap - vendor-specific */
999607ca46eSDavid Howells #define  PCI_VSEC_HDR_LEN_SHIFT	20	/* shift for length field */
1000607ca46eSDavid Howells 
1001f7625980SBjorn Helgaas /* SATA capability */
1002607ca46eSDavid Howells #define PCI_SATA_REGS		4	/* SATA REGs specifier */
1003607ca46eSDavid Howells #define  PCI_SATA_REGS_MASK	0xF	/* location - BAR#/inline */
1004607ca46eSDavid Howells #define  PCI_SATA_REGS_INLINE	0xF	/* REGS in config space */
1005607ca46eSDavid Howells #define PCI_SATA_SIZEOF_SHORT	8
1006607ca46eSDavid Howells #define PCI_SATA_SIZEOF_LONG	16
1007607ca46eSDavid Howells 
1008f7625980SBjorn Helgaas /* Resizable BARs */
1009276b738dSChristian König #define PCI_REBAR_CAP		4	/* capability register */
1010276b738dSChristian König #define  PCI_REBAR_CAP_SIZES		0x00FFFFF0  /* supported BAR sizes */
1011607ca46eSDavid Howells #define PCI_REBAR_CTRL		8	/* control register */
1012276b738dSChristian König #define  PCI_REBAR_CTRL_BAR_IDX		0x00000007  /* BAR index */
1013276b738dSChristian König #define  PCI_REBAR_CTRL_NBAR_MASK	0x000000E0  /* # of resizable BARs */
1014276b738dSChristian König #define  PCI_REBAR_CTRL_NBAR_SHIFT	5	    /* shift for # of BARs */
1015276b738dSChristian König #define  PCI_REBAR_CTRL_BAR_SIZE	0x00001F00  /* BAR size */
1016b1277a22SChristian König #define  PCI_REBAR_CTRL_BAR_SHIFT	8	    /* shift for BAR size */
1017607ca46eSDavid Howells 
1018f7625980SBjorn Helgaas /* Dynamic Power Allocation */
1019607ca46eSDavid Howells #define PCI_DPA_CAP		4	/* capability register */
1020607ca46eSDavid Howells #define  PCI_DPA_CAP_SUBSTATE_MASK	0x1F	/* # substates - 1 */
1021607ca46eSDavid Howells #define PCI_DPA_BASE_SIZEOF	16	/* size with 0 substates */
1022607ca46eSDavid Howells 
1023607ca46eSDavid Howells /* TPH Requester */
1024607ca46eSDavid Howells #define PCI_TPH_CAP		4	/* capability register */
1025607ca46eSDavid Howells #define  PCI_TPH_CAP_LOC_MASK	0x600	/* location mask */
1026607ca46eSDavid Howells #define   PCI_TPH_LOC_NONE	0x000	/* no location */
1027607ca46eSDavid Howells #define   PCI_TPH_LOC_CAP	0x200	/* in capability */
1028607ca46eSDavid Howells #define   PCI_TPH_LOC_MSIX	0x400	/* in MSI-X */
1029fb82437fSBaruch Siach #define PCI_TPH_CAP_ST_MASK	0x07FF0000	/* ST table mask */
1030fb82437fSBaruch Siach #define PCI_TPH_CAP_ST_SHIFT	16	/* ST table shift */
1031fb82437fSBaruch Siach #define PCI_TPH_BASE_SIZEOF	0xc	/* size with no ST table */
1032607ca46eSDavid Howells 
103326e51571SKeith Busch /* Downstream Port Containment */
1034fb82437fSBaruch Siach #define PCI_EXP_DPC_CAP			0x04	/* DPC Capability */
103565d5e913SBjorn Helgaas #define PCI_EXP_DPC_IRQ			0x001F	/* Interrupt Message Number */
103665d5e913SBjorn Helgaas #define  PCI_EXP_DPC_CAP_RP_EXT		0x0020	/* Root Port Extensions */
103765d5e913SBjorn Helgaas #define  PCI_EXP_DPC_CAP_POISONED_TLP	0x0040	/* Poisoned TLP Egress Blocking Supported */
103865d5e913SBjorn Helgaas #define  PCI_EXP_DPC_CAP_SW_TRIGGER	0x0080	/* Software Triggering Supported */
103965d5e913SBjorn Helgaas #define  PCI_EXP_DPC_RP_PIO_LOG_SIZE	0x0F00	/* RP PIO Log Size */
104026e51571SKeith Busch #define  PCI_EXP_DPC_CAP_DL_ACTIVE	0x1000	/* ERR_COR signal on DL_Active supported */
104126e51571SKeith Busch 
1042fb82437fSBaruch Siach #define PCI_EXP_DPC_CTL			0x06	/* DPC control */
10436927868eSOza Pawandeep #define  PCI_EXP_DPC_CTL_EN_FATAL	0x0001	/* Enable trigger on ERR_FATAL message */
104465d5e913SBjorn Helgaas #define  PCI_EXP_DPC_CTL_EN_NONFATAL	0x0002	/* Enable trigger on ERR_NONFATAL message */
104565d5e913SBjorn Helgaas #define  PCI_EXP_DPC_CTL_INT_EN		0x0008	/* DPC Interrupt Enable */
104626e51571SKeith Busch 
1047fb82437fSBaruch Siach #define PCI_EXP_DPC_STATUS		0x08	/* DPC Status */
104865d5e913SBjorn Helgaas #define  PCI_EXP_DPC_STATUS_TRIGGER	    0x0001 /* Trigger Status */
104965d5e913SBjorn Helgaas #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN	    0x0006 /* Trigger Reason */
105074f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_UNCOR  0x0000 /* Uncorrectable error */
105174f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_NFE    0x0002 /* Rcvd ERR_NONFATAL */
105274f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_FE     0x0004 /* Rcvd ERR_FATAL */
105374f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_IN_EXT 0x0006 /* Reason in Trig Reason Extension field */
105465d5e913SBjorn Helgaas #define  PCI_EXP_DPC_STATUS_INTERRUPT	    0x0008 /* Interrupt Status */
105565d5e913SBjorn Helgaas #define  PCI_EXP_DPC_RP_BUSY		    0x0010 /* Root Port Busy */
105665d5e913SBjorn Helgaas #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT 0x0060 /* Trig Reason Extension */
105774f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_RP_PIO		0x0000	/* RP PIO error */
105874f0b5ffSIlpo Järvinen #define  PCI_EXP_DPC_STATUS_TRIGGER_RSN_SW_TRIGGER	0x0020	/* DPC SW Trigger bit */
10599a9eec47SBjorn Helgaas #define  PCI_EXP_DPC_RP_PIO_FEP		    0x1f00 /* RP PIO First Err Ptr */
106026e51571SKeith Busch 
1061fb82437fSBaruch Siach #define PCI_EXP_DPC_SOURCE_ID		 0x0A	/* DPC Source Identifier */
106226e51571SKeith Busch 
1063f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_STATUS	 0x0C	/* RP PIO Status */
106465d5e913SBjorn Helgaas #define PCI_EXP_DPC_RP_PIO_MASK		 0x10	/* RP PIO Mask */
1065f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_SEVERITY	 0x14	/* RP PIO Severity */
1066f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_SYSERROR	 0x18	/* RP PIO SysError */
1067f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_EXCEPTION	 0x1C	/* RP PIO Exception */
1068f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_HEADER_LOG	 0x20	/* RP PIO Header Log */
1069f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG	 0x30	/* RP PIO ImpSpec Log */
1070f20c4ea4SDongdong Liu #define PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG 0x34	/* RP PIO TLP Prefix Log */
1071f20c4ea4SDongdong Liu 
10729bb04a0cSJonathan Yong /* Precision Time Measurement */
10739bb04a0cSJonathan Yong #define PCI_PTM_CAP			0x04	    /* PTM Capability */
1074eec097d4SBjorn Helgaas #define  PCI_PTM_CAP_REQ		0x00000001  /* Requester capable */
1075e32e1e26SVidya Sagar #define  PCI_PTM_CAP_RES		0x00000002  /* Responder capable */
10769bb04a0cSJonathan Yong #define  PCI_PTM_CAP_ROOT		0x00000004  /* Root capable */
10778b2ec318SBjorn Helgaas #define  PCI_PTM_GRANULARITY_MASK	0x0000FF00  /* Clock granularity */
10789bb04a0cSJonathan Yong #define PCI_PTM_CTRL			0x08	    /* PTM Control */
10799bb04a0cSJonathan Yong #define  PCI_PTM_CTRL_ENABLE		0x00000001  /* PTM enable */
10809bb04a0cSJonathan Yong #define  PCI_PTM_CTRL_ROOT		0x00000002  /* Root select */
10819bb04a0cSJonathan Yong 
10827f88ba4aSBjorn Helgaas /* ASPM L1 PM Substates */
10837f88ba4aSBjorn Helgaas #define PCI_L1SS_CAP		0x04	/* Capabilities Register */
10847f88ba4aSBjorn Helgaas #define  PCI_L1SS_CAP_PCIPM_L1_2	0x00000001  /* PCI-PM L1.2 Supported */
10857f88ba4aSBjorn Helgaas #define  PCI_L1SS_CAP_PCIPM_L1_1	0x00000002  /* PCI-PM L1.1 Supported */
10867f88ba4aSBjorn Helgaas #define  PCI_L1SS_CAP_ASPM_L1_2		0x00000004  /* ASPM L1.2 Supported */
10877f88ba4aSBjorn Helgaas #define  PCI_L1SS_CAP_ASPM_L1_1		0x00000008  /* ASPM L1.1 Supported */
10887f88ba4aSBjorn Helgaas #define  PCI_L1SS_CAP_L1_PM_SS		0x00000010  /* L1 PM Substates Supported */
1089a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CAP_CM_RESTORE_TIME	0x0000ff00  /* Port Common_Mode_Restore_Time */
1090a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CAP_P_PWR_ON_SCALE	0x00030000  /* Port T_POWER_ON scale */
1091a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CAP_P_PWR_ON_VALUE	0x00f80000  /* Port T_POWER_ON value */
10927f88ba4aSBjorn Helgaas #define PCI_L1SS_CTL1		0x08	/* Control 1 Register */
10937f88ba4aSBjorn Helgaas #define  PCI_L1SS_CTL1_PCIPM_L1_2	0x00000001  /* PCI-PM L1.2 Enable */
10947f88ba4aSBjorn Helgaas #define  PCI_L1SS_CTL1_PCIPM_L1_1	0x00000002  /* PCI-PM L1.1 Enable */
10957f88ba4aSBjorn Helgaas #define  PCI_L1SS_CTL1_ASPM_L1_2	0x00000004  /* ASPM L1.2 Enable */
10967f88ba4aSBjorn Helgaas #define  PCI_L1SS_CTL1_ASPM_L1_1	0x00000008  /* ASPM L1.1 Enable */
1097df8f1058SSaheed O. Bolarinwa #define  PCI_L1SS_CTL1_L1_2_MASK	0x00000005
10987f88ba4aSBjorn Helgaas #define  PCI_L1SS_CTL1_L1SS_MASK	0x0000000f
1099a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CTL1_CM_RESTORE_TIME	0x0000ff00  /* Common_Mode_Restore_Time */
1100a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CTL1_LTR_L12_TH_VALUE	0x03ff0000  /* LTR_L1.2_THRESHOLD_Value */
1101a48f3d5bSBjorn Helgaas #define  PCI_L1SS_CTL1_LTR_L12_TH_SCALE	0xe0000000  /* LTR_L1.2_THRESHOLD_Scale */
11027f88ba4aSBjorn Helgaas #define PCI_L1SS_CTL2		0x0c	/* Control 2 Register */
11031a11074bSIlpo Järvinen #define  PCI_L1SS_CTL2_T_PWR_ON_SCALE	0x00000003  /* T_POWER_ON Scale */
11041a11074bSIlpo Järvinen #define  PCI_L1SS_CTL2_T_PWR_ON_VALUE	0x000000f8  /* T_POWER_ON Value */
11050fc1223fSRajat Jain 
11061dc2da5cSDavid E. Box /* Designated Vendor-Specific (DVSEC, PCI_EXT_CAP_ID_DVSEC) */
11071dc2da5cSDavid E. Box #define PCI_DVSEC_HEADER1		0x4 /* Designated Vendor-Specific Header1 */
110880b3485fSDavid E. Box #define  PCI_DVSEC_HEADER1_VID(x)	((x) & 0xffff)
110980b3485fSDavid E. Box #define  PCI_DVSEC_HEADER1_REV(x)	(((x) >> 16) & 0xf)
111080b3485fSDavid E. Box #define  PCI_DVSEC_HEADER1_LEN(x)	(((x) >> 20) & 0xfff)
11111dc2da5cSDavid E. Box #define PCI_DVSEC_HEADER2		0x8 /* Designated Vendor-Specific Header2 */
111280b3485fSDavid E. Box #define  PCI_DVSEC_HEADER2_ID(x)		((x) & 0xffff)
11131dc2da5cSDavid E. Box 
1114448d5a55SVidya Sagar /* Data Link Feature */
1115448d5a55SVidya Sagar #define PCI_DLF_CAP		0x04	/* Capabilities Register */
1116448d5a55SVidya Sagar #define  PCI_DLF_EXCHANGE_ENABLE	0x80000000  /* Data Link Feature Exchange Enable */
1117448d5a55SVidya Sagar 
1118448d5a55SVidya Sagar /* Physical Layer 16.0 GT/s */
1119448d5a55SVidya Sagar #define PCI_PL_16GT_LE_CTRL	0x20	/* Lane Equalization Control Register */
1120448d5a55SVidya Sagar #define  PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK		0x0000000F
1121448d5a55SVidya Sagar #define  PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK		0x000000F0
1122448d5a55SVidya Sagar #define  PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT	4
1123448d5a55SVidya Sagar 
11249d24322eSJonathan Cameron /* Data Object Exchange */
11259d24322eSJonathan Cameron #define PCI_DOE_CAP		0x04    /* DOE Capabilities Register */
11269d24322eSJonathan Cameron #define  PCI_DOE_CAP_INT_SUP			0x00000001  /* Interrupt Support */
11279d24322eSJonathan Cameron #define  PCI_DOE_CAP_INT_MSG_NUM		0x00000ffe  /* Interrupt Message Number */
11289d24322eSJonathan Cameron #define PCI_DOE_CTRL		0x08    /* DOE Control Register */
11299d24322eSJonathan Cameron #define  PCI_DOE_CTRL_ABORT			0x00000001  /* DOE Abort */
11309d24322eSJonathan Cameron #define  PCI_DOE_CTRL_INT_EN			0x00000002  /* DOE Interrupt Enable */
11319d24322eSJonathan Cameron #define  PCI_DOE_CTRL_GO			0x80000000  /* DOE Go */
11329d24322eSJonathan Cameron #define PCI_DOE_STATUS		0x0c    /* DOE Status Register */
11339d24322eSJonathan Cameron #define  PCI_DOE_STATUS_BUSY			0x00000001  /* DOE Busy */
11349d24322eSJonathan Cameron #define  PCI_DOE_STATUS_INT_STATUS		0x00000002  /* DOE Interrupt Status */
11359d24322eSJonathan Cameron #define  PCI_DOE_STATUS_ERROR			0x00000004  /* DOE Error */
11369d24322eSJonathan Cameron #define  PCI_DOE_STATUS_DATA_OBJECT_READY	0x80000000  /* Data Object Ready */
11379d24322eSJonathan Cameron #define PCI_DOE_WRITE		0x10    /* DOE Write Data Mailbox Register */
11389d24322eSJonathan Cameron #define PCI_DOE_READ		0x14    /* DOE Read Data Mailbox Register */
1139487d828dSIra Weiny #define PCI_DOE_CAP_SIZEOF	0x18	/* Size of DOE register block */
11409d24322eSJonathan Cameron 
11419d24322eSJonathan Cameron /* DOE Data Object - note not actually registers */
11429d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_HEADER_1_VID		0x0000ffff
11439d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_HEADER_1_TYPE		0x00ff0000
11449d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_HEADER_2_LENGTH		0x0003ffff
11459d24322eSJonathan Cameron 
11469d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_DISC_REQ_3_INDEX		0x000000ff
11479d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_VID		0x0000ffff
11489d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_PROTOCOL		0x00ff0000
11499d24322eSJonathan Cameron #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_NEXT_INDEX	0xff000000
11509d24322eSJonathan Cameron 
1151607ca46eSDavid Howells #endif /* LINUX_PCI_REGS_H */
1152