xref: /linux/include/uapi/linux/mdio.h (revision 100c85421b52e41269ada88f7d71a6b8a06c7a11)
1e2be04c7SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2607ca46eSDavid Howells /*
3607ca46eSDavid Howells  * linux/mdio.h: definitions for MDIO (clause 45) transceivers
4607ca46eSDavid Howells  * Copyright 2006-2009 Solarflare Communications Inc.
5607ca46eSDavid Howells  *
6607ca46eSDavid Howells  * This program is free software; you can redistribute it and/or modify it
7607ca46eSDavid Howells  * under the terms of the GNU General Public License version 2 as published
8607ca46eSDavid Howells  * by the Free Software Foundation, incorporated herein by reference.
9607ca46eSDavid Howells  */
10607ca46eSDavid Howells 
11607ca46eSDavid Howells #ifndef _UAPI__LINUX_MDIO_H__
12607ca46eSDavid Howells #define _UAPI__LINUX_MDIO_H__
13607ca46eSDavid Howells 
14607ca46eSDavid Howells #include <linux/types.h>
15607ca46eSDavid Howells #include <linux/mii.h>
16607ca46eSDavid Howells 
17607ca46eSDavid Howells /* MDIO Manageable Devices (MMDs). */
18607ca46eSDavid Howells #define MDIO_MMD_PMAPMD		1	/* Physical Medium Attachment/
19607ca46eSDavid Howells 					 * Physical Medium Dependent */
20607ca46eSDavid Howells #define MDIO_MMD_WIS		2	/* WAN Interface Sublayer */
21607ca46eSDavid Howells #define MDIO_MMD_PCS		3	/* Physical Coding Sublayer */
22607ca46eSDavid Howells #define MDIO_MMD_PHYXS		4	/* PHY Extender Sublayer */
23607ca46eSDavid Howells #define MDIO_MMD_DTEXS		5	/* DTE Extender Sublayer */
24607ca46eSDavid Howells #define MDIO_MMD_TC		6	/* Transmission Convergence */
25607ca46eSDavid Howells #define MDIO_MMD_AN		7	/* Auto-Negotiation */
26607ca46eSDavid Howells #define MDIO_MMD_C22EXT		29	/* Clause 22 extension */
27607ca46eSDavid Howells #define MDIO_MMD_VEND1		30	/* Vendor specific 1 */
28607ca46eSDavid Howells #define MDIO_MMD_VEND2		31	/* Vendor specific 2 */
29607ca46eSDavid Howells 
30607ca46eSDavid Howells /* Generic MDIO registers. */
31607ca46eSDavid Howells #define MDIO_CTRL1		MII_BMCR
32607ca46eSDavid Howells #define MDIO_STAT1		MII_BMSR
33607ca46eSDavid Howells #define MDIO_DEVID1		MII_PHYSID1
34607ca46eSDavid Howells #define MDIO_DEVID2		MII_PHYSID2
35607ca46eSDavid Howells #define MDIO_SPEED		4	/* Speed ability */
36607ca46eSDavid Howells #define MDIO_DEVS1		5	/* Devices in package */
37607ca46eSDavid Howells #define MDIO_DEVS2		6
38607ca46eSDavid Howells #define MDIO_CTRL2		7	/* 10G control 2 */
39607ca46eSDavid Howells #define MDIO_STAT2		8	/* 10G status 2 */
40607ca46eSDavid Howells #define MDIO_PMA_TXDIS		9	/* 10G PMA/PMD transmit disable */
41607ca46eSDavid Howells #define MDIO_PMA_RXDET		10	/* 10G PMA/PMD receive signal detect */
42607ca46eSDavid Howells #define MDIO_PMA_EXTABLE	11	/* 10G PMA/PMD extended ability */
43607ca46eSDavid Howells #define MDIO_PKGID1		14	/* Package identifier */
44607ca46eSDavid Howells #define MDIO_PKGID2		15
45607ca46eSDavid Howells #define MDIO_AN_ADVERTISE	16	/* AN advertising (base page) */
46607ca46eSDavid Howells #define MDIO_AN_LPA		19	/* AN LP abilities (base page) */
47607ca46eSDavid Howells #define MDIO_PCS_EEE_ABLE	20	/* EEE Capability register */
4899b60d56SHeiner Kallweit #define MDIO_PCS_EEE_ABLE2	21	/* EEE Capability register 2 */
497fd8afa8SMaxime Chevallier #define MDIO_PMA_NG_EXTABLE	21	/* 2.5G/5G PMA/PMD extended ability */
50607ca46eSDavid Howells #define MDIO_PCS_EEE_WK_ERR	22	/* EEE wake error counter */
51607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT	24	/* PHY XGXS lane state */
52607ca46eSDavid Howells #define MDIO_AN_EEE_ADV		60	/* EEE advertisement */
53607ca46eSDavid Howells #define MDIO_AN_EEE_LPABLE	61	/* EEE link partner ability */
5499b60d56SHeiner Kallweit #define MDIO_AN_EEE_ADV2	62	/* EEE advertisement 2 */
5599b60d56SHeiner Kallweit #define MDIO_AN_EEE_LPABLE2	63	/* EEE link partner ability 2 */
561cf4e9a6SLuo Jie #define MDIO_AN_CTRL2		64	/* AN THP bypass request control */
57607ca46eSDavid Howells 
58607ca46eSDavid Howells /* Media-dependent registers. */
59607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL	130	/* 10GBASE-T pair swap & polarity */
60607ca46eSDavid Howells #define MDIO_PMA_10GBT_TXPWR	131	/* 10GBASE-T TX power control */
61607ca46eSDavid Howells #define MDIO_PMA_10GBT_SNR	133	/* 10GBASE-T SNR margin, lane A.
62607ca46eSDavid Howells 					 * Lanes B-D are numbered 134-136. */
631cf4e9a6SLuo Jie #define MDIO_PMA_10GBR_FSRT_CSR	147	/* 10GBASE-R fast retrain status and control */
64607ca46eSDavid Howells #define MDIO_PMA_10GBR_FECABLE	170	/* 10GBASE-R FEC ability */
65607ca46eSDavid Howells #define MDIO_PCS_10GBX_STAT1	24	/* 10GBASE-X PCS status 1 */
66607ca46eSDavid Howells #define MDIO_PCS_10GBRT_STAT1	32	/* 10GBASE-R/-T PCS status 1 */
67607ca46eSDavid Howells #define MDIO_PCS_10GBRT_STAT2	33	/* 10GBASE-R/-T PCS status 2 */
68607ca46eSDavid Howells #define MDIO_AN_10GBT_CTRL	32	/* 10GBASE-T auto-negotiation control */
69607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT	33	/* 10GBASE-T auto-negotiation status */
70909b4f2bSAlexandru Tachici #define MDIO_B10L_PMA_CTRL	2294	/* 10BASE-T1L PMA control */
71909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT	2295	/* 10BASE-T1L PMA status */
72909b4f2bSAlexandru Tachici #define MDIO_PCS_10T1L_CTRL	2278	/* 10BASE-T1L PCS control */
733da8ffd8SAlexandru Tachici #define MDIO_PMA_PMD_BT1	18	/* BASE-T1 PMA/PMD extended ability */
741b020e44SAlexandru Tachici #define MDIO_AN_T1_CTRL		512	/* BASE-T1 AN control */
751b020e44SAlexandru Tachici #define MDIO_AN_T1_STAT		513	/* BASE-T1 AN status */
761b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L	514	/* BASE-T1 AN advertisement register [15:0] */
771b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_M	515	/* BASE-T1 AN advertisement register [31:16] */
781b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_H	516	/* BASE-T1 AN advertisement register [47:32] */
791b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L		517	/* BASE-T1 AN LP Base Page ability register [15:0] */
801b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_M		518	/* BASE-T1 AN LP Base Page ability register [31:16] */
811b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_H		519	/* BASE-T1 AN LP Base Page ability register [47:32] */
82022c3f87SOleksij Rempel #define MDIO_AN_10BT1_AN_CTRL	526	/* 10BASE-T1 AN control register */
83022c3f87SOleksij Rempel #define MDIO_AN_10BT1_AN_STAT	527	/* 10BASE-T1 AN status register */
843da8ffd8SAlexandru Tachici #define MDIO_PMA_PMD_BT1_CTRL	2100	/* BASE-T1 PMA/PMD control register */
856f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_CTRL	2304	/* 1000BASE-T1 PCS control register */
866f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_STAT	2305	/* 1000BASE-T1 PCS status register */
87607ca46eSDavid Howells 
88607ca46eSDavid Howells /* LASI (Link Alarm Status Interrupt) registers, defined by XENPAK MSA. */
89607ca46eSDavid Howells #define MDIO_PMA_LASI_RXCTRL	0x9000	/* RX_ALARM control */
90607ca46eSDavid Howells #define MDIO_PMA_LASI_TXCTRL	0x9001	/* TX_ALARM control */
91607ca46eSDavid Howells #define MDIO_PMA_LASI_CTRL	0x9002	/* LASI control */
92607ca46eSDavid Howells #define MDIO_PMA_LASI_RXSTAT	0x9003	/* RX_ALARM status */
93607ca46eSDavid Howells #define MDIO_PMA_LASI_TXSTAT	0x9004	/* TX_ALARM status */
94607ca46eSDavid Howells #define MDIO_PMA_LASI_STAT	0x9005	/* LASI status */
95607ca46eSDavid Howells 
96607ca46eSDavid Howells /* Control register 1. */
97607ca46eSDavid Howells /* Enable extended speed selection */
98607ca46eSDavid Howells #define MDIO_CTRL1_SPEEDSELEXT		(BMCR_SPEED1000 | BMCR_SPEED100)
99607ca46eSDavid Howells /* All speed selection bits */
100607ca46eSDavid Howells #define MDIO_CTRL1_SPEEDSEL		(MDIO_CTRL1_SPEEDSELEXT | 0x003c)
101607ca46eSDavid Howells #define MDIO_CTRL1_FULLDPLX		BMCR_FULLDPLX
102607ca46eSDavid Howells #define MDIO_CTRL1_LPOWER		BMCR_PDOWN
103607ca46eSDavid Howells #define MDIO_CTRL1_RESET		BMCR_RESET
104607ca46eSDavid Howells #define MDIO_PMA_CTRL1_LOOPBACK		0x0001
105607ca46eSDavid Howells #define MDIO_PMA_CTRL1_SPEED1000	BMCR_SPEED1000
106607ca46eSDavid Howells #define MDIO_PMA_CTRL1_SPEED100		BMCR_SPEED100
107607ca46eSDavid Howells #define MDIO_PCS_CTRL1_LOOPBACK		BMCR_LOOPBACK
108607ca46eSDavid Howells #define MDIO_PHYXS_CTRL1_LOOPBACK	BMCR_LOOPBACK
109607ca46eSDavid Howells #define MDIO_AN_CTRL1_RESTART		BMCR_ANRESTART
110607ca46eSDavid Howells #define MDIO_AN_CTRL1_ENABLE		BMCR_ANENABLE
111607ca46eSDavid Howells #define MDIO_AN_CTRL1_XNP		0x2000	/* Enable extended next page */
112607ca46eSDavid Howells #define MDIO_PCS_CTRL1_CLKSTOP_EN	0x400	/* Stop the clock during LPI */
113607ca46eSDavid Howells 
114607ca46eSDavid Howells /* 10 Gb/s */
115607ca46eSDavid Howells #define MDIO_CTRL1_SPEED10G		(MDIO_CTRL1_SPEEDSELEXT | 0x00)
116607ca46eSDavid Howells /* 10PASS-TS/2BASE-TL */
117607ca46eSDavid Howells #define MDIO_CTRL1_SPEED10P2B		(MDIO_CTRL1_SPEEDSELEXT | 0x04)
1187fd8afa8SMaxime Chevallier /* 2.5 Gb/s */
1197fd8afa8SMaxime Chevallier #define MDIO_CTRL1_SPEED2_5G		(MDIO_CTRL1_SPEEDSELEXT | 0x18)
1207fd8afa8SMaxime Chevallier /* 5 Gb/s */
1217fd8afa8SMaxime Chevallier #define MDIO_CTRL1_SPEED5G		(MDIO_CTRL1_SPEEDSELEXT | 0x1c)
122607ca46eSDavid Howells 
123607ca46eSDavid Howells /* Status register 1. */
124607ca46eSDavid Howells #define MDIO_STAT1_LPOWERABLE		0x0002	/* Low-power ability */
125607ca46eSDavid Howells #define MDIO_STAT1_LSTATUS		BMSR_LSTATUS
126607ca46eSDavid Howells #define MDIO_STAT1_FAULT		0x0080	/* Fault */
127607ca46eSDavid Howells #define MDIO_AN_STAT1_LPABLE		0x0001	/* Link partner AN ability */
128607ca46eSDavid Howells #define MDIO_AN_STAT1_ABLE		BMSR_ANEGCAPABLE
129607ca46eSDavid Howells #define MDIO_AN_STAT1_RFAULT		BMSR_RFAULT
130607ca46eSDavid Howells #define MDIO_AN_STAT1_COMPLETE		BMSR_ANEGCOMPLETE
131607ca46eSDavid Howells #define MDIO_AN_STAT1_PAGE		0x0040	/* Page received */
132607ca46eSDavid Howells #define MDIO_AN_STAT1_XNP		0x0080	/* Extended next page status */
133607ca46eSDavid Howells 
134607ca46eSDavid Howells /* Speed register. */
135607ca46eSDavid Howells #define MDIO_SPEED_10G			0x0001	/* 10G capable */
136607ca46eSDavid Howells #define MDIO_PMA_SPEED_2B		0x0002	/* 2BASE-TL capable */
137607ca46eSDavid Howells #define MDIO_PMA_SPEED_10P		0x0004	/* 10PASS-TS capable */
138607ca46eSDavid Howells #define MDIO_PMA_SPEED_1000		0x0010	/* 1000M capable */
139607ca46eSDavid Howells #define MDIO_PMA_SPEED_100		0x0020	/* 100M capable */
140607ca46eSDavid Howells #define MDIO_PMA_SPEED_10		0x0040	/* 10M capable */
1416c06c88fSMarek Behún #define MDIO_PMA_SPEED_2_5G		0x2000	/* 2.5G capable */
1426c06c88fSMarek Behún #define MDIO_PMA_SPEED_5G		0x4000	/* 5G capable */
143607ca46eSDavid Howells #define MDIO_PCS_SPEED_10P2B		0x0002	/* 10PASS-TS/2BASE-TL capable */
14453f111cbSMarek Behún #define MDIO_PCS_SPEED_2_5G		0x0040	/* 2.5G capable */
14553f111cbSMarek Behún #define MDIO_PCS_SPEED_5G		0x0080	/* 5G capable */
146607ca46eSDavid Howells 
147607ca46eSDavid Howells /* Device present registers. */
148607ca46eSDavid Howells #define MDIO_DEVS_PRESENT(devad)	(1 << (devad))
1493b5e74e0SHeiner Kallweit #define MDIO_DEVS_C22PRESENT		MDIO_DEVS_PRESENT(0)
150607ca46eSDavid Howells #define MDIO_DEVS_PMAPMD		MDIO_DEVS_PRESENT(MDIO_MMD_PMAPMD)
151607ca46eSDavid Howells #define MDIO_DEVS_WIS			MDIO_DEVS_PRESENT(MDIO_MMD_WIS)
152607ca46eSDavid Howells #define MDIO_DEVS_PCS			MDIO_DEVS_PRESENT(MDIO_MMD_PCS)
153607ca46eSDavid Howells #define MDIO_DEVS_PHYXS			MDIO_DEVS_PRESENT(MDIO_MMD_PHYXS)
154607ca46eSDavid Howells #define MDIO_DEVS_DTEXS			MDIO_DEVS_PRESENT(MDIO_MMD_DTEXS)
155607ca46eSDavid Howells #define MDIO_DEVS_TC			MDIO_DEVS_PRESENT(MDIO_MMD_TC)
156607ca46eSDavid Howells #define MDIO_DEVS_AN			MDIO_DEVS_PRESENT(MDIO_MMD_AN)
157607ca46eSDavid Howells #define MDIO_DEVS_C22EXT		MDIO_DEVS_PRESENT(MDIO_MMD_C22EXT)
158998a8a83SHeiner Kallweit #define MDIO_DEVS_VEND1			MDIO_DEVS_PRESENT(MDIO_MMD_VEND1)
159998a8a83SHeiner Kallweit #define MDIO_DEVS_VEND2			MDIO_DEVS_PRESENT(MDIO_MMD_VEND2)
160607ca46eSDavid Howells 
161607ca46eSDavid Howells /* Control register 2. */
162607ca46eSDavid Howells #define MDIO_PMA_CTRL2_TYPE		0x000f	/* PMA/PMD type selection */
163607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBCX4		0x0000	/* 10GBASE-CX4 type */
164607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBEW		0x0001	/* 10GBASE-EW type */
165607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBLW		0x0002	/* 10GBASE-LW type */
166607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBSW		0x0003	/* 10GBASE-SW type */
167607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBLX4		0x0004	/* 10GBASE-LX4 type */
168607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBER		0x0005	/* 10GBASE-ER type */
169607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBLR		0x0006	/* 10GBASE-LR type */
170607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBSR		0x0007	/* 10GBASE-SR type */
171607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBLRM		0x0008	/* 10GBASE-LRM type */
172607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBT		0x0009	/* 10GBASE-T type */
173607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBKX4		0x000a	/* 10GBASE-KX4 type */
174607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10GBKR		0x000b	/* 10GBASE-KR type */
175607ca46eSDavid Howells #define MDIO_PMA_CTRL2_1000BT		0x000c	/* 1000BASE-T type */
176607ca46eSDavid Howells #define MDIO_PMA_CTRL2_1000BKX		0x000d	/* 1000BASE-KX type */
177607ca46eSDavid Howells #define MDIO_PMA_CTRL2_100BTX		0x000e	/* 100BASE-TX type */
178607ca46eSDavid Howells #define MDIO_PMA_CTRL2_10BT		0x000f	/* 10BASE-T type */
1797fd8afa8SMaxime Chevallier #define MDIO_PMA_CTRL2_2_5GBT		0x0030  /* 2.5GBaseT type */
1807fd8afa8SMaxime Chevallier #define MDIO_PMA_CTRL2_5GBT		0x0031  /* 5GBaseT type */
1813da8ffd8SAlexandru Tachici #define MDIO_PMA_CTRL2_BASET1		0x003D  /* BASE-T1 type */
182607ca46eSDavid Howells #define MDIO_PCS_CTRL2_TYPE		0x0003	/* PCS type selection */
183607ca46eSDavid Howells #define MDIO_PCS_CTRL2_10GBR		0x0000	/* 10GBASE-R type */
184607ca46eSDavid Howells #define MDIO_PCS_CTRL2_10GBX		0x0001	/* 10GBASE-X type */
185607ca46eSDavid Howells #define MDIO_PCS_CTRL2_10GBW		0x0002	/* 10GBASE-W type */
186607ca46eSDavid Howells #define MDIO_PCS_CTRL2_10GBT		0x0003	/* 10GBASE-T type */
187607ca46eSDavid Howells 
188607ca46eSDavid Howells /* Status register 2. */
189607ca46eSDavid Howells #define MDIO_STAT2_RXFAULT		0x0400	/* Receive fault */
190607ca46eSDavid Howells #define MDIO_STAT2_TXFAULT		0x0800	/* Transmit fault */
191607ca46eSDavid Howells #define MDIO_STAT2_DEVPRST		0xc000	/* Device present */
192607ca46eSDavid Howells #define MDIO_STAT2_DEVPRST_VAL		0x8000	/* Device present value */
193607ca46eSDavid Howells #define MDIO_PMA_STAT2_LBABLE		0x0001	/* PMA loopback ability */
194607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBEW		0x0002	/* 10GBASE-EW ability */
195607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBLW		0x0004	/* 10GBASE-LW ability */
196607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBSW		0x0008	/* 10GBASE-SW ability */
197607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBLX4		0x0010	/* 10GBASE-LX4 ability */
198607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBER		0x0020	/* 10GBASE-ER ability */
199607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBLR		0x0040	/* 10GBASE-LR ability */
200607ca46eSDavid Howells #define MDIO_PMA_STAT2_10GBSR		0x0080	/* 10GBASE-SR ability */
201607ca46eSDavid Howells #define MDIO_PMD_STAT2_TXDISAB		0x0100	/* PMD TX disable ability */
202607ca46eSDavid Howells #define MDIO_PMA_STAT2_EXTABLE		0x0200	/* Extended abilities */
203607ca46eSDavid Howells #define MDIO_PMA_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
204607ca46eSDavid Howells #define MDIO_PMA_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
205607ca46eSDavid Howells #define MDIO_PCS_STAT2_10GBR		0x0001	/* 10GBASE-R capable */
206607ca46eSDavid Howells #define MDIO_PCS_STAT2_10GBX		0x0002	/* 10GBASE-X capable */
207607ca46eSDavid Howells #define MDIO_PCS_STAT2_10GBW		0x0004	/* 10GBASE-W capable */
208607ca46eSDavid Howells #define MDIO_PCS_STAT2_RXFLTABLE	0x1000	/* Receive fault ability */
209607ca46eSDavid Howells #define MDIO_PCS_STAT2_TXFLTABLE	0x2000	/* Transmit fault ability */
210607ca46eSDavid Howells 
211607ca46eSDavid Howells /* Transmit disable register. */
212607ca46eSDavid Howells #define MDIO_PMD_TXDIS_GLOBAL		0x0001	/* Global PMD TX disable */
213607ca46eSDavid Howells #define MDIO_PMD_TXDIS_0		0x0002	/* PMD TX disable 0 */
214607ca46eSDavid Howells #define MDIO_PMD_TXDIS_1		0x0004	/* PMD TX disable 1 */
215607ca46eSDavid Howells #define MDIO_PMD_TXDIS_2		0x0008	/* PMD TX disable 2 */
216607ca46eSDavid Howells #define MDIO_PMD_TXDIS_3		0x0010	/* PMD TX disable 3 */
217607ca46eSDavid Howells 
218607ca46eSDavid Howells /* Receive signal detect register. */
219607ca46eSDavid Howells #define MDIO_PMD_RXDET_GLOBAL		0x0001	/* Global PMD RX signal detect */
220607ca46eSDavid Howells #define MDIO_PMD_RXDET_0		0x0002	/* PMD RX signal detect 0 */
221607ca46eSDavid Howells #define MDIO_PMD_RXDET_1		0x0004	/* PMD RX signal detect 1 */
222607ca46eSDavid Howells #define MDIO_PMD_RXDET_2		0x0008	/* PMD RX signal detect 2 */
223607ca46eSDavid Howells #define MDIO_PMD_RXDET_3		0x0010	/* PMD RX signal detect 3 */
224607ca46eSDavid Howells 
225607ca46eSDavid Howells /* Extended abilities register. */
226607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10GCX4		0x0001	/* 10GBASE-CX4 ability */
227607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10GBLRM	0x0002	/* 10GBASE-LRM ability */
228607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10GBT		0x0004	/* 10GBASE-T ability */
229607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10GBKX4	0x0008	/* 10GBASE-KX4 ability */
230607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10GBKR		0x0010	/* 10GBASE-KR ability */
231607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_1000BT		0x0020	/* 1000BASE-T ability */
232607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_1000BKX	0x0040	/* 1000BASE-KX ability */
233607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_100BTX		0x0080	/* 100BASE-TX ability */
234607ca46eSDavid Howells #define MDIO_PMA_EXTABLE_10BT		0x0100	/* 10BASE-T ability */
2353da8ffd8SAlexandru Tachici #define MDIO_PMA_EXTABLE_BT1		0x0800	/* BASE-T1 ability */
2367fd8afa8SMaxime Chevallier #define MDIO_PMA_EXTABLE_NBT		0x4000  /* 2.5/5GBASE-T ability */
237607ca46eSDavid Howells 
238e9261467SRussell King (Oracle) /* AN Clause 73 linkword */
239e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_S_MASK		GENMASK(4, 0)
240e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_E_MASK		GENMASK(9, 5)
241e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_PAUSE		BIT(10)
242e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_ASM_DIR		BIT(11)
243e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_C2		BIT(12)
244e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_RF		BIT(13)
245e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_ACK		BIT(14)
246e9261467SRussell King (Oracle) #define MDIO_AN_C73_0_NP		BIT(15)
247e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_T_MASK		GENMASK(4, 0)
248e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_1000BASE_KX	BIT(5)
249e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_10GBASE_KX4	BIT(6)
250e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_10GBASE_KR	BIT(7)
251e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_40GBASE_KR4	BIT(8)
252e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_40GBASE_CR4	BIT(9)
253e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_100GBASE_CR10	BIT(10)
254e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_100GBASE_KP4	BIT(11)
255e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_100GBASE_KR4	BIT(12)
256e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_100GBASE_CR4	BIT(13)
257e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_25GBASE_R_S	BIT(14)
258e9261467SRussell King (Oracle) #define MDIO_AN_C73_1_25GBASE_R		BIT(15)
259e9261467SRussell King (Oracle) #define MDIO_AN_C73_2_2500BASE_KX	BIT(0)
260e9261467SRussell King (Oracle) #define MDIO_AN_C73_2_5GBASE_KR		BIT(1)
261e9261467SRussell King (Oracle) 
262607ca46eSDavid Howells /* PHY XGXS lane state register. */
263607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT_SYNC0		0x0001
264607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT_SYNC1		0x0002
265607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT_SYNC2		0x0004
266607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT_SYNC3		0x0008
267607ca46eSDavid Howells #define MDIO_PHYXS_LNSTAT_ALIGN		0x1000
268607ca46eSDavid Howells 
269607ca46eSDavid Howells /* PMA 10GBASE-T pair swap & polarity */
270607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_ABNX	0x0001	/* Pair A/B uncrossed */
271607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_CDNX	0x0002	/* Pair C/D uncrossed */
272607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_AREV	0x0100	/* Pair A polarity reversed */
273607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_BREV	0x0200	/* Pair B polarity reversed */
274607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_CREV	0x0400	/* Pair C polarity reversed */
275607ca46eSDavid Howells #define MDIO_PMA_10GBT_SWAPPOL_DREV	0x0800	/* Pair D polarity reversed */
276607ca46eSDavid Howells 
277607ca46eSDavid Howells /* PMA 10GBASE-T TX power register. */
278607ca46eSDavid Howells #define MDIO_PMA_10GBT_TXPWR_SHORT	0x0001	/* Short-reach mode */
279607ca46eSDavid Howells 
280607ca46eSDavid Howells /* PMA 10GBASE-T SNR registers. */
281607ca46eSDavid Howells /* Value is SNR margin in dB, clamped to range [-127, 127], plus 0x8000. */
282607ca46eSDavid Howells #define MDIO_PMA_10GBT_SNR_BIAS		0x8000
283607ca46eSDavid Howells #define MDIO_PMA_10GBT_SNR_MAX		127
284607ca46eSDavid Howells 
285607ca46eSDavid Howells /* PMA 10GBASE-R FEC ability register. */
286607ca46eSDavid Howells #define MDIO_PMA_10GBR_FECABLE_ABLE	0x0001	/* FEC ability */
287607ca46eSDavid Howells #define MDIO_PMA_10GBR_FECABLE_ERRABLE	0x0002	/* FEC error indic. ability */
288607ca46eSDavid Howells 
2891cf4e9a6SLuo Jie /* PMA 10GBASE-R Fast Retrain status and control register. */
2901cf4e9a6SLuo Jie #define MDIO_PMA_10GBR_FSRT_ENABLE	0x0001	/* Fast retrain enable */
2911cf4e9a6SLuo Jie 
292607ca46eSDavid Howells /* PCS 10GBASE-R/-T status register 1. */
293607ca46eSDavid Howells #define MDIO_PCS_10GBRT_STAT1_BLKLK	0x0001	/* Block lock attained */
294607ca46eSDavid Howells 
295607ca46eSDavid Howells /* PCS 10GBASE-R/-T status register 2. */
296607ca46eSDavid Howells #define MDIO_PCS_10GBRT_STAT2_ERR	0x00ff
297607ca46eSDavid Howells #define MDIO_PCS_10GBRT_STAT2_BER	0x3f00
298607ca46eSDavid Howells 
299607ca46eSDavid Howells /* AN 10GBASE-T control register. */
3001cf4e9a6SLuo Jie #define MDIO_AN_10GBT_CTRL_ADVFSRT2_5G	0x0020	/* Advertise 2.5GBASE-T fast retrain */
3017fd8afa8SMaxime Chevallier #define MDIO_AN_10GBT_CTRL_ADV2_5G	0x0080	/* Advertise 2.5GBASE-T */
3027fd8afa8SMaxime Chevallier #define MDIO_AN_10GBT_CTRL_ADV5G	0x0100	/* Advertise 5GBASE-T */
303607ca46eSDavid Howells #define MDIO_AN_10GBT_CTRL_ADV10G	0x1000	/* Advertise 10GBASE-T */
304607ca46eSDavid Howells 
305607ca46eSDavid Howells /* AN 10GBASE-T status register. */
3067fd8afa8SMaxime Chevallier #define MDIO_AN_10GBT_STAT_LP2_5G	0x0020  /* LP is 2.5GBT capable */
3077fd8afa8SMaxime Chevallier #define MDIO_AN_10GBT_STAT_LP5G		0x0040  /* LP is 5GBT capable */
308607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_LPTRR	0x0200	/* LP training reset req. */
309607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_LPLTABLE	0x0400	/* LP loop timing ability */
310607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_LP10G	0x0800	/* LP is 10GBT capable */
311607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_REMOK	0x1000	/* Remote OK */
312607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_LOCOK	0x2000	/* Local OK */
313607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_MS		0x4000	/* Master/slave config */
314607ca46eSDavid Howells #define MDIO_AN_10GBT_STAT_MSFLT	0x8000	/* Master/slave config fault */
315607ca46eSDavid Howells 
316909b4f2bSAlexandru Tachici /* 10BASE-T1L PMA control */
317909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_LB_EN	0x0001	/* Enable loopback mode */
318909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_EEE_EN	0x0400	/* Enable EEE mode */
319909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_LOW_POWER	0x0800	/* Low-power mode */
320909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_2V4_EN	0x1000	/* Enable 2.4 Vpp operating mode */
321909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_TX_DIS	0x4000	/* Transmit disable */
322909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_CTRL_PMA_RST	0x8000	/* MA reset */
323909b4f2bSAlexandru Tachici 
324909b4f2bSAlexandru Tachici /* 10BASE-T1L PMA status register. */
325909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_LINK	0x0001	/* PMA receive link up */
326909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_FAULT	0x0002	/* Fault condition detected */
327909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_POLARITY	0x0004	/* Receive polarity is reversed */
328909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_RECV_FAULT	0x0200	/* Able to detect fault on receive path */
329909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_EEE		0x0400	/* PHY has EEE ability */
330909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_LOW_POWER	0x0800	/* PMA has low-power ability */
331909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_2V4_ABLE	0x1000	/* PHY has 2.4 Vpp operating mode ability */
332909b4f2bSAlexandru Tachici #define MDIO_PMA_10T1L_STAT_LB_ABLE	0x2000	/* PHY has loopback ability */
333909b4f2bSAlexandru Tachici 
334909b4f2bSAlexandru Tachici /* 10BASE-T1L PCS control register. */
335909b4f2bSAlexandru Tachici #define MDIO_PCS_10T1L_CTRL_LB		0x4000	/* Enable PCS level loopback mode */
336909b4f2bSAlexandru Tachici #define MDIO_PCS_10T1L_CTRL_RESET	0x8000	/* PCS reset */
337909b4f2bSAlexandru Tachici 
3383da8ffd8SAlexandru Tachici /* BASE-T1 PMA/PMD extended ability register. */
3396f1c646dSStefan Eichenberger #define MDIO_PMA_PMD_BT1_B100_ABLE	0x0001	/* 100BASE-T1 Ability */
3406f1c646dSStefan Eichenberger #define MDIO_PMA_PMD_BT1_B1000_ABLE	0x0002	/* 1000BASE-T1 Ability */
3413da8ffd8SAlexandru Tachici #define MDIO_PMA_PMD_BT1_B10L_ABLE	0x0004	/* 10BASE-T1L Ability */
3423da8ffd8SAlexandru Tachici 
3431b020e44SAlexandru Tachici /* BASE-T1 auto-negotiation advertisement register [15:0] */
3441b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_PAUSE_CAP	ADVERTISE_PAUSE_CAP
3451b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_PAUSE_ASYM	ADVERTISE_PAUSE_ASYM
3461b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_FORCE_MS	0x1000	/* Force Master/slave Configuration */
3471b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_REMOTE_FAULT	ADVERTISE_RFAULT
3481b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_ACK		ADVERTISE_LPACK
3491b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_L_NEXT_PAGE_REQ	ADVERTISE_NPAGE
3501b020e44SAlexandru Tachici 
3511b020e44SAlexandru Tachici /* BASE-T1 auto-negotiation advertisement register [31:16] */
3521b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_M_B10L		0x4000	/* device is compatible with 10BASE-T1L */
353*953cc643SDimitri Fedrau #define MDIO_AN_T1_ADV_M_1000BT1	0x0080	/* advertise 1000BASE-T1 */
354*953cc643SDimitri Fedrau #define MDIO_AN_T1_ADV_M_100BT1		0x0020	/* advertise 100BASE-T1 */
3551b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_M_MST		0x0010	/* advertise master preference */
3561b020e44SAlexandru Tachici 
3571b020e44SAlexandru Tachici /* BASE-T1 auto-negotiation advertisement register [47:32] */
3581b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_H_10L_TX_HI_REQ	0x1000	/* 10BASE-T1L High Level Transmit Request */
3591b020e44SAlexandru Tachici #define MDIO_AN_T1_ADV_H_10L_TX_HI	0x2000	/* 10BASE-T1L High Level Transmit Ability */
3601b020e44SAlexandru Tachici 
3611b020e44SAlexandru Tachici /* BASE-T1 AN LP Base Page ability register [15:0] */
3621b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_PAUSE_CAP	LPA_PAUSE_CAP
3631b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_PAUSE_ASYM	LPA_PAUSE_ASYM
3641b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_FORCE_MS	0x1000	/* LP Force Master/slave Configuration */
3651b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_REMOTE_FAULT	LPA_RFAULT
3661b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_ACK		LPA_LPACK
3671b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_L_NEXT_PAGE_REQ	LPA_NPAGE
3681b020e44SAlexandru Tachici 
3691b020e44SAlexandru Tachici /* BASE-T1 AN LP Base Page ability register [31:16] */
3701b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_M_MST		0x0010	/* LP master preference */
3711b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_M_B10L		0x4000	/* LP is compatible with 10BASE-T1L */
3721b020e44SAlexandru Tachici 
3731b020e44SAlexandru Tachici /* BASE-T1 AN LP Base Page ability register [47:32] */
3741b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_H_10L_TX_HI_REQ	0x1000	/* 10BASE-T1L High Level LP Transmit Request */
3751b020e44SAlexandru Tachici #define MDIO_AN_T1_LP_H_10L_TX_HI	0x2000	/* 10BASE-T1L High Level LP Transmit Ability */
3761b020e44SAlexandru Tachici 
377022c3f87SOleksij Rempel /* 10BASE-T1 AN control register */
378022c3f87SOleksij Rempel #define MDIO_AN_10BT1_AN_CTRL_ADV_EEE_T1L	0x4000 /* 10BASE-T1L EEE ability advertisement */
379022c3f87SOleksij Rempel 
380022c3f87SOleksij Rempel /* 10BASE-T1 AN status register */
381022c3f87SOleksij Rempel #define MDIO_AN_10BT1_AN_STAT_LPA_EEE_T1L	0x4000 /* 10BASE-T1L LP EEE ability advertisement */
382022c3f87SOleksij Rempel 
3833da8ffd8SAlexandru Tachici /* BASE-T1 PMA/PMD control register */
3846f1c646dSStefan Eichenberger #define MDIO_PMA_PMD_BT1_CTRL_STRAP		0x000F /* Type selection (Strap) */
3856f1c646dSStefan Eichenberger #define MDIO_PMA_PMD_BT1_CTRL_STRAP_B1000	0x0001 /* Select 1000BASE-T1 */
3863da8ffd8SAlexandru Tachici #define MDIO_PMA_PMD_BT1_CTRL_CFG_MST		0x4000 /* MASTER-SLAVE config value */
3873da8ffd8SAlexandru Tachici 
3886f1c646dSStefan Eichenberger /* 1000BASE-T1 PCS control register */
3896f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_CTRL_LOW_POWER		0x0800 /* Low power mode */
3906f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_CTRL_DISABLE_TX	0x4000 /* Global PMA transmit disable */
3916f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_CTRL_RESET		0x8000 /* Software reset value */
3926f1c646dSStefan Eichenberger 
3936f1c646dSStefan Eichenberger /* 1000BASE-T1 PCS status register */
3946f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_STAT_LINK	0x0004 /* PCS Link is up */
3956f1c646dSStefan Eichenberger #define MDIO_PCS_1000BT1_STAT_FAULT	0x0080 /* There is a fault condition */
3966f1c646dSStefan Eichenberger 
3976f1c646dSStefan Eichenberger 
398607ca46eSDavid Howells /* EEE Supported/Advertisement/LP Advertisement registers.
399607ca46eSDavid Howells  *
400607ca46eSDavid Howells  * EEE capability Register (3.20), Advertisement (7.60) and
401607ca46eSDavid Howells  * Link partner ability (7.61) registers have and can use the same identical
402607ca46eSDavid Howells  * bit masks.
403607ca46eSDavid Howells  */
404607ca46eSDavid Howells #define MDIO_AN_EEE_ADV_100TX	0x0002	/* Advertise 100TX EEE cap */
405607ca46eSDavid Howells #define MDIO_AN_EEE_ADV_1000T	0x0004	/* Advertise 1000T EEE cap */
406607ca46eSDavid Howells /* Note: the two defines above can be potentially used by the user-land
407607ca46eSDavid Howells  * and cannot remove them now.
408607ca46eSDavid Howells  * So, we define the new generic MDIO_EEE_100TX and MDIO_EEE_1000T macros
409607ca46eSDavid Howells  * using the previous ones (that can be considered obsolete).
410607ca46eSDavid Howells  */
411607ca46eSDavid Howells #define MDIO_EEE_100TX		MDIO_AN_EEE_ADV_100TX	/* 100TX EEE cap */
412607ca46eSDavid Howells #define MDIO_EEE_1000T		MDIO_AN_EEE_ADV_1000T	/* 1000T EEE cap */
413607ca46eSDavid Howells #define MDIO_EEE_10GT		0x0008	/* 10GT EEE cap */
414607ca46eSDavid Howells #define MDIO_EEE_1000KX		0x0010	/* 1000KX EEE cap */
415607ca46eSDavid Howells #define MDIO_EEE_10GKX4		0x0020	/* 10G KX4 EEE cap */
416607ca46eSDavid Howells #define MDIO_EEE_10GKR		0x0040	/* 10G KR EEE cap */
41799b60d56SHeiner Kallweit #define MDIO_EEE_40GR_FW	0x0100	/* 40G R fast wake */
41899b60d56SHeiner Kallweit #define MDIO_EEE_40GR_DS	0x0200	/* 40G R deep sleep */
41999b60d56SHeiner Kallweit #define MDIO_EEE_100GR_FW	0x1000	/* 100G R fast wake */
42099b60d56SHeiner Kallweit #define MDIO_EEE_100GR_DS	0x2000	/* 100G R deep sleep */
42199b60d56SHeiner Kallweit 
42299b60d56SHeiner Kallweit #define MDIO_EEE_2_5GT		0x0001	/* 2.5GT EEE cap */
42399b60d56SHeiner Kallweit #define MDIO_EEE_5GT		0x0002	/* 5GT EEE cap */
424607ca46eSDavid Howells 
4251cf4e9a6SLuo Jie /* AN MultiGBASE-T AN control 2 */
4261cf4e9a6SLuo Jie #define MDIO_AN_THP_BP2_5GT	0x0008	/* 2.5GT THP bypass request */
4271cf4e9a6SLuo Jie 
4287fd8afa8SMaxime Chevallier /* 2.5G/5G Extended abilities register. */
4297fd8afa8SMaxime Chevallier #define MDIO_PMA_NG_EXTABLE_2_5GBT	0x0001	/* 2.5GBASET ability */
4307fd8afa8SMaxime Chevallier #define MDIO_PMA_NG_EXTABLE_5GBT	0x0002	/* 5GBASET ability */
4317fd8afa8SMaxime Chevallier 
432607ca46eSDavid Howells /* LASI RX_ALARM control/status registers. */
433607ca46eSDavid Howells #define MDIO_PMA_LASI_RX_PHYXSLFLT	0x0001	/* PHY XS RX local fault */
434607ca46eSDavid Howells #define MDIO_PMA_LASI_RX_PCSLFLT	0x0008	/* PCS RX local fault */
435607ca46eSDavid Howells #define MDIO_PMA_LASI_RX_PMALFLT	0x0010	/* PMA/PMD RX local fault */
436607ca46eSDavid Howells #define MDIO_PMA_LASI_RX_OPTICPOWERFLT	0x0020	/* RX optical power fault */
437607ca46eSDavid Howells #define MDIO_PMA_LASI_RX_WISLFLT	0x0200	/* WIS local fault */
438607ca46eSDavid Howells 
439607ca46eSDavid Howells /* LASI TX_ALARM control/status registers. */
440607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_PHYXSLFLT	0x0001	/* PHY XS TX local fault */
441607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_PCSLFLT	0x0008	/* PCS TX local fault */
442607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_PMALFLT	0x0010	/* PMA/PMD TX local fault */
443607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_LASERPOWERFLT	0x0080	/* Laser output power fault */
444607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_LASERTEMPFLT	0x0100	/* Laser temperature fault */
445607ca46eSDavid Howells #define MDIO_PMA_LASI_TX_LASERBICURRFLT	0x0200	/* Laser bias current fault */
446607ca46eSDavid Howells 
447607ca46eSDavid Howells /* LASI control/status registers. */
448607ca46eSDavid Howells #define MDIO_PMA_LASI_LSALARM		0x0001	/* LS_ALARM enable/status */
449607ca46eSDavid Howells #define MDIO_PMA_LASI_TXALARM		0x0002	/* TX_ALARM enable/status */
450607ca46eSDavid Howells #define MDIO_PMA_LASI_RXALARM		0x0004	/* RX_ALARM enable/status */
451607ca46eSDavid Howells 
452607ca46eSDavid Howells /* Mapping between MDIO PRTAD/DEVAD and mii_ioctl_data::phy_id */
453607ca46eSDavid Howells 
454607ca46eSDavid Howells #define MDIO_PHY_ID_C45			0x8000
455607ca46eSDavid Howells #define MDIO_PHY_ID_PRTAD		0x03e0
456607ca46eSDavid Howells #define MDIO_PHY_ID_DEVAD		0x001f
457607ca46eSDavid Howells #define MDIO_PHY_ID_C45_MASK						\
458607ca46eSDavid Howells 	(MDIO_PHY_ID_C45 | MDIO_PHY_ID_PRTAD | MDIO_PHY_ID_DEVAD)
459607ca46eSDavid Howells 
460607ca46eSDavid Howells static inline __u16 mdio_phy_id_c45(int prtad, int devad)
461607ca46eSDavid Howells {
462607ca46eSDavid Howells 	return MDIO_PHY_ID_C45 | (prtad << 5) | devad;
463607ca46eSDavid Howells }
464607ca46eSDavid Howells 
465c4471ad9SMichael Walle /* UsxgmiiChannelInfo[15:0] for USXGMII in-band auto-negotiation.*/
466c4471ad9SMichael Walle #define MDIO_USXGMII_EEE_CLK_STP	0x0080	/* EEE clock stop supported */
467c4471ad9SMichael Walle #define MDIO_USXGMII_EEE		0x0100	/* EEE supported */
468c4471ad9SMichael Walle #define MDIO_USXGMII_SPD_MASK		0x0e00	/* USXGMII speed mask */
469c4471ad9SMichael Walle #define MDIO_USXGMII_FULL_DUPLEX	0x1000	/* USXGMII full duplex */
470c4471ad9SMichael Walle #define MDIO_USXGMII_DPX_SPD_MASK	0x1e00	/* USXGMII duplex and speed bits */
471c4471ad9SMichael Walle #define MDIO_USXGMII_10			0x0000	/* 10Mbps */
472c4471ad9SMichael Walle #define MDIO_USXGMII_10HALF		0x0000	/* 10Mbps half-duplex */
473c4471ad9SMichael Walle #define MDIO_USXGMII_10FULL		0x1000	/* 10Mbps full-duplex */
474c4471ad9SMichael Walle #define MDIO_USXGMII_100		0x0200	/* 100Mbps */
475c4471ad9SMichael Walle #define MDIO_USXGMII_100HALF		0x0200	/* 100Mbps half-duplex */
476c4471ad9SMichael Walle #define MDIO_USXGMII_100FULL		0x1200	/* 100Mbps full-duplex */
477c4471ad9SMichael Walle #define MDIO_USXGMII_1000		0x0400	/* 1000Mbps */
478c4471ad9SMichael Walle #define MDIO_USXGMII_1000HALF		0x0400	/* 1000Mbps half-duplex */
479c4471ad9SMichael Walle #define MDIO_USXGMII_1000FULL		0x1400	/* 1000Mbps full-duplex */
480c4471ad9SMichael Walle #define MDIO_USXGMII_10G		0x0600	/* 10Gbps */
481c4471ad9SMichael Walle #define MDIO_USXGMII_10GHALF		0x0600	/* 10Gbps half-duplex */
482c4471ad9SMichael Walle #define MDIO_USXGMII_10GFULL		0x1600	/* 10Gbps full-duplex */
483c4471ad9SMichael Walle #define MDIO_USXGMII_2500		0x0800	/* 2500Mbps */
484c4471ad9SMichael Walle #define MDIO_USXGMII_2500HALF		0x0800	/* 2500Mbps half-duplex */
485c4471ad9SMichael Walle #define MDIO_USXGMII_2500FULL		0x1800	/* 2500Mbps full-duplex */
486c4471ad9SMichael Walle #define MDIO_USXGMII_5000		0x0a00	/* 5000Mbps */
487c4471ad9SMichael Walle #define MDIO_USXGMII_5000HALF		0x0a00	/* 5000Mbps half-duplex */
488c4471ad9SMichael Walle #define MDIO_USXGMII_5000FULL		0x1a00	/* 5000Mbps full-duplex */
489c4471ad9SMichael Walle #define MDIO_USXGMII_LINK		0x8000	/* PHY link with copper-side partner */
490c4471ad9SMichael Walle 
491607ca46eSDavid Howells #endif /* _UAPI__LINUX_MDIO_H__ */
492