1bf6239ddSAlex Elder /* SPDX-License-Identifier: GPL-2.0-only */ 2bf6239ddSAlex Elder 3bf6239ddSAlex Elder /* SpacemiT clock and reset driver definitions for the K1 SoC */ 4bf6239ddSAlex Elder 5bf6239ddSAlex Elder #ifndef __SOC_K1_SYSCON_H__ 6bf6239ddSAlex Elder #define __SOC_K1_SYSCON_H__ 7bf6239ddSAlex Elder 898854352SAlex Elder /* Auxiliary device used to represent a CCU reset controller */ 998854352SAlex Elder struct spacemit_ccu_adev { 1098854352SAlex Elder struct auxiliary_device adev; 1198854352SAlex Elder struct regmap *regmap; 1298854352SAlex Elder }; 1398854352SAlex Elder 1498854352SAlex Elder static inline struct spacemit_ccu_adev * 1598854352SAlex Elder to_spacemit_ccu_adev(struct auxiliary_device *adev) 1698854352SAlex Elder { 1798854352SAlex Elder return container_of(adev, struct spacemit_ccu_adev, adev); 1898854352SAlex Elder } 1998854352SAlex Elder 20bf6239ddSAlex Elder /* APBS register offset */ 21bf6239ddSAlex Elder #define APBS_PLL1_SWCR1 0x100 22bf6239ddSAlex Elder #define APBS_PLL1_SWCR2 0x104 23bf6239ddSAlex Elder #define APBS_PLL1_SWCR3 0x108 24bf6239ddSAlex Elder #define APBS_PLL2_SWCR1 0x118 25bf6239ddSAlex Elder #define APBS_PLL2_SWCR2 0x11c 26bf6239ddSAlex Elder #define APBS_PLL2_SWCR3 0x120 27bf6239ddSAlex Elder #define APBS_PLL3_SWCR1 0x124 28bf6239ddSAlex Elder #define APBS_PLL3_SWCR2 0x128 29bf6239ddSAlex Elder #define APBS_PLL3_SWCR3 0x12c 30bf6239ddSAlex Elder 31bf6239ddSAlex Elder /* MPMU register offset */ 32bf6239ddSAlex Elder #define MPMU_POSR 0x0010 33bf6239ddSAlex Elder #define POSR_PLL1_LOCK BIT(27) 34bf6239ddSAlex Elder #define POSR_PLL2_LOCK BIT(28) 35bf6239ddSAlex Elder #define POSR_PLL3_LOCK BIT(29) 36bf6239ddSAlex Elder #define MPMU_SUCCR 0x0014 37bf6239ddSAlex Elder #define MPMU_ISCCR 0x0044 38bf6239ddSAlex Elder #define MPMU_WDTPCR 0x0200 39bf6239ddSAlex Elder #define MPMU_RIPCCR 0x0210 40bf6239ddSAlex Elder #define MPMU_ACGR 0x1024 41bf6239ddSAlex Elder #define MPMU_APBCSCR 0x1050 42bf6239ddSAlex Elder #define MPMU_SUCCR_1 0x10b0 43bf6239ddSAlex Elder 44bf6239ddSAlex Elder /* APBC register offset */ 45bf6239ddSAlex Elder #define APBC_UART1_CLK_RST 0x00 46bf6239ddSAlex Elder #define APBC_UART2_CLK_RST 0x04 47bf6239ddSAlex Elder #define APBC_GPIO_CLK_RST 0x08 48bf6239ddSAlex Elder #define APBC_PWM0_CLK_RST 0x0c 49bf6239ddSAlex Elder #define APBC_PWM1_CLK_RST 0x10 50bf6239ddSAlex Elder #define APBC_PWM2_CLK_RST 0x14 51bf6239ddSAlex Elder #define APBC_PWM3_CLK_RST 0x18 52bf6239ddSAlex Elder #define APBC_TWSI8_CLK_RST 0x20 53bf6239ddSAlex Elder #define APBC_UART3_CLK_RST 0x24 54bf6239ddSAlex Elder #define APBC_RTC_CLK_RST 0x28 55bf6239ddSAlex Elder #define APBC_TWSI0_CLK_RST 0x2c 56bf6239ddSAlex Elder #define APBC_TWSI1_CLK_RST 0x30 57bf6239ddSAlex Elder #define APBC_TIMERS1_CLK_RST 0x34 58bf6239ddSAlex Elder #define APBC_TWSI2_CLK_RST 0x38 59bf6239ddSAlex Elder #define APBC_AIB_CLK_RST 0x3c 60bf6239ddSAlex Elder #define APBC_TWSI4_CLK_RST 0x40 61bf6239ddSAlex Elder #define APBC_TIMERS2_CLK_RST 0x44 62bf6239ddSAlex Elder #define APBC_ONEWIRE_CLK_RST 0x48 63bf6239ddSAlex Elder #define APBC_TWSI5_CLK_RST 0x4c 64bf6239ddSAlex Elder #define APBC_DRO_CLK_RST 0x58 65bf6239ddSAlex Elder #define APBC_IR_CLK_RST 0x5c 66bf6239ddSAlex Elder #define APBC_TWSI6_CLK_RST 0x60 67bf6239ddSAlex Elder #define APBC_COUNTER_CLK_SEL 0x64 68bf6239ddSAlex Elder #define APBC_TWSI7_CLK_RST 0x68 69bf6239ddSAlex Elder #define APBC_TSEN_CLK_RST 0x6c 70bf6239ddSAlex Elder #define APBC_UART4_CLK_RST 0x70 71bf6239ddSAlex Elder #define APBC_UART5_CLK_RST 0x74 72bf6239ddSAlex Elder #define APBC_UART6_CLK_RST 0x78 73bf6239ddSAlex Elder #define APBC_SSP3_CLK_RST 0x7c 74bf6239ddSAlex Elder #define APBC_SSPA0_CLK_RST 0x80 75bf6239ddSAlex Elder #define APBC_SSPA1_CLK_RST 0x84 76bf6239ddSAlex Elder #define APBC_IPC_AP2AUD_CLK_RST 0x90 77bf6239ddSAlex Elder #define APBC_UART7_CLK_RST 0x94 78bf6239ddSAlex Elder #define APBC_UART8_CLK_RST 0x98 79bf6239ddSAlex Elder #define APBC_UART9_CLK_RST 0x9c 80bf6239ddSAlex Elder #define APBC_CAN0_CLK_RST 0xa0 81bf6239ddSAlex Elder #define APBC_PWM4_CLK_RST 0xa8 82bf6239ddSAlex Elder #define APBC_PWM5_CLK_RST 0xac 83bf6239ddSAlex Elder #define APBC_PWM6_CLK_RST 0xb0 84bf6239ddSAlex Elder #define APBC_PWM7_CLK_RST 0xb4 85bf6239ddSAlex Elder #define APBC_PWM8_CLK_RST 0xb8 86bf6239ddSAlex Elder #define APBC_PWM9_CLK_RST 0xbc 87bf6239ddSAlex Elder #define APBC_PWM10_CLK_RST 0xc0 88bf6239ddSAlex Elder #define APBC_PWM11_CLK_RST 0xc4 89bf6239ddSAlex Elder #define APBC_PWM12_CLK_RST 0xc8 90bf6239ddSAlex Elder #define APBC_PWM13_CLK_RST 0xcc 91bf6239ddSAlex Elder #define APBC_PWM14_CLK_RST 0xd0 92bf6239ddSAlex Elder #define APBC_PWM15_CLK_RST 0xd4 93bf6239ddSAlex Elder #define APBC_PWM16_CLK_RST 0xd8 94bf6239ddSAlex Elder #define APBC_PWM17_CLK_RST 0xdc 95bf6239ddSAlex Elder #define APBC_PWM18_CLK_RST 0xe0 96bf6239ddSAlex Elder #define APBC_PWM19_CLK_RST 0xe4 97bf6239ddSAlex Elder 98bf6239ddSAlex Elder /* APMU register offset */ 99bf6239ddSAlex Elder #define APMU_JPG_CLK_RES_CTRL 0x020 100bf6239ddSAlex Elder #define APMU_CSI_CCIC2_CLK_RES_CTRL 0x024 101bf6239ddSAlex Elder #define APMU_ISP_CLK_RES_CTRL 0x038 102bf6239ddSAlex Elder #define APMU_LCD_CLK_RES_CTRL1 0x044 103bf6239ddSAlex Elder #define APMU_LCD_SPI_CLK_RES_CTRL 0x048 104bf6239ddSAlex Elder #define APMU_LCD_CLK_RES_CTRL2 0x04c 105bf6239ddSAlex Elder #define APMU_CCIC_CLK_RES_CTRL 0x050 106bf6239ddSAlex Elder #define APMU_SDH0_CLK_RES_CTRL 0x054 107bf6239ddSAlex Elder #define APMU_SDH1_CLK_RES_CTRL 0x058 108bf6239ddSAlex Elder #define APMU_USB_CLK_RES_CTRL 0x05c 109bf6239ddSAlex Elder #define APMU_QSPI_CLK_RES_CTRL 0x060 110bf6239ddSAlex Elder #define APMU_DMA_CLK_RES_CTRL 0x064 111bf6239ddSAlex Elder #define APMU_AES_CLK_RES_CTRL 0x068 112bf6239ddSAlex Elder #define APMU_VPU_CLK_RES_CTRL 0x0a4 113bf6239ddSAlex Elder #define APMU_GPU_CLK_RES_CTRL 0x0cc 114bf6239ddSAlex Elder #define APMU_SDH2_CLK_RES_CTRL 0x0e0 115bf6239ddSAlex Elder #define APMU_PMUA_MC_CTRL 0x0e8 116bf6239ddSAlex Elder #define APMU_PMU_CC2_AP 0x100 117bf6239ddSAlex Elder #define APMU_PMUA_EM_CLK_RES_CTRL 0x104 118bf6239ddSAlex Elder #define APMU_AUDIO_CLK_RES_CTRL 0x14c 119bf6239ddSAlex Elder #define APMU_HDMI_CLK_RES_CTRL 0x1b8 120bf6239ddSAlex Elder #define APMU_CCI550_CLK_CTRL 0x300 121bf6239ddSAlex Elder #define APMU_ACLK_CLK_CTRL 0x388 122bf6239ddSAlex Elder #define APMU_CPU_C0_CLK_CTRL 0x38C 123bf6239ddSAlex Elder #define APMU_CPU_C1_CLK_CTRL 0x390 124bf6239ddSAlex Elder #define APMU_PCIE_CLK_RES_CTRL_0 0x3cc 125bf6239ddSAlex Elder #define APMU_PCIE_CLK_RES_CTRL_1 0x3d4 126bf6239ddSAlex Elder #define APMU_PCIE_CLK_RES_CTRL_2 0x3dc 127bf6239ddSAlex Elder #define APMU_EMAC0_CLK_RES_CTRL 0x3e4 128bf6239ddSAlex Elder #define APMU_EMAC1_CLK_RES_CTRL 0x3ec 129bf6239ddSAlex Elder 130*c479d7cfSAlex Elder /* RCPU register offsets */ 131*c479d7cfSAlex Elder #define RCPU_SSP0_CLK_RST 0x0028 132*c479d7cfSAlex Elder #define RCPU_I2C0_CLK_RST 0x0030 133*c479d7cfSAlex Elder #define RCPU_UART1_CLK_RST 0x003c 134*c479d7cfSAlex Elder #define RCPU_CAN_CLK_RST 0x0048 135*c479d7cfSAlex Elder #define RCPU_IR_CLK_RST 0x004c 136*c479d7cfSAlex Elder #define RCPU_UART0_CLK_RST 0x00d8 137*c479d7cfSAlex Elder #define AUDIO_HDMI_CLK_CTRL 0x2044 138*c479d7cfSAlex Elder 139*c479d7cfSAlex Elder /* RCPU2 register offsets */ 140*c479d7cfSAlex Elder #define RCPU2_PWM0_CLK_RST 0x0000 141*c479d7cfSAlex Elder #define RCPU2_PWM1_CLK_RST 0x0004 142*c479d7cfSAlex Elder #define RCPU2_PWM2_CLK_RST 0x0008 143*c479d7cfSAlex Elder #define RCPU2_PWM3_CLK_RST 0x000c 144*c479d7cfSAlex Elder #define RCPU2_PWM4_CLK_RST 0x0010 145*c479d7cfSAlex Elder #define RCPU2_PWM5_CLK_RST 0x0014 146*c479d7cfSAlex Elder #define RCPU2_PWM6_CLK_RST 0x0018 147*c479d7cfSAlex Elder #define RCPU2_PWM7_CLK_RST 0x001c 148*c479d7cfSAlex Elder #define RCPU2_PWM8_CLK_RST 0x0020 149*c479d7cfSAlex Elder #define RCPU2_PWM9_CLK_RST 0x0024 150*c479d7cfSAlex Elder 151*c479d7cfSAlex Elder /* APBC2 register offsets */ 152*c479d7cfSAlex Elder #define APBC2_UART1_CLK_RST 0x0000 153*c479d7cfSAlex Elder #define APBC2_SSP2_CLK_RST 0x0004 154*c479d7cfSAlex Elder #define APBC2_TWSI3_CLK_RST 0x0008 155*c479d7cfSAlex Elder #define APBC2_RTC_CLK_RST 0x000c 156*c479d7cfSAlex Elder #define APBC2_TIMERS0_CLK_RST 0x0010 157*c479d7cfSAlex Elder #define APBC2_KPC_CLK_RST 0x0014 158*c479d7cfSAlex Elder #define APBC2_GPIO_CLK_RST 0x001c 159*c479d7cfSAlex Elder 160bf6239ddSAlex Elder #endif /* __SOC_K1_SYSCON_H__ */ 161