xref: /linux/include/soc/at91/at91sam9_ddrsdr.h (revision f0a0a58e6f46c2dded813ee860b9cbd795b4e571)
1*f0a0a58eSAlexandre Belloni /*
2*f0a0a58eSAlexandre Belloni  * Header file for the Atmel DDR/SDR SDRAM Controller
3*f0a0a58eSAlexandre Belloni  *
4*f0a0a58eSAlexandre Belloni  * Copyright (C) 2010 Atmel Corporation
5*f0a0a58eSAlexandre Belloni  *	Nicolas Ferre <nicolas.ferre@atmel.com>
6*f0a0a58eSAlexandre Belloni  *
7*f0a0a58eSAlexandre Belloni  * This program is free software; you can redistribute it and/or modify
8*f0a0a58eSAlexandre Belloni  * it under the terms of the GNU General Public License as published by
9*f0a0a58eSAlexandre Belloni  * the Free Software Foundation; either version 2 of the License, or
10*f0a0a58eSAlexandre Belloni  * (at your option) any later version.
11*f0a0a58eSAlexandre Belloni  */
12*f0a0a58eSAlexandre Belloni #ifndef AT91SAM9_DDRSDR_H
13*f0a0a58eSAlexandre Belloni #define AT91SAM9_DDRSDR_H
14*f0a0a58eSAlexandre Belloni 
15*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_MR		0x00	/* Mode Register */
16*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MODE	(0x7 << 0)		/* Command Mode */
17*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_NORMAL	0
18*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_NOP		1
19*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_PRECHARGE	2
20*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_LMR		3
21*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_REFRESH	4
22*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_EXT_LMR	5
23*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MODE_DEEP		6
24*f0a0a58eSAlexandre Belloni 
25*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_RTR	0x04	/* Refresh Timer Register */
26*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_COUNT	(0xfff << 0)		/* Refresh Timer Counter */
27*f0a0a58eSAlexandre Belloni 
28*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_CR		0x08	/* Configuration Register */
29*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_NC		(3 << 0)		/* Number of Column Bits */
30*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_SDR8	(0 << 0)
31*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_SDR9	(1 << 0)
32*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_SDR10	(2 << 0)
33*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_SDR11	(3 << 0)
34*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_DDR9	(0 << 0)
35*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_DDR10	(1 << 0)
36*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_DDR11	(2 << 0)
37*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NC_DDR12	(3 << 0)
38*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_NR		(3 << 2)		/* Number of Row Bits */
39*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NR_11	(0 << 2)
40*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NR_12	(1 << 2)
41*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NR_13	(2 << 2)
42*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_NR_14	(3 << 2)
43*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_CAS	(7 << 4)		/* CAS Latency */
44*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_CAS_2	(2 << 4)
45*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_CAS_3	(3 << 4)
46*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_CAS_25	(6 << 4)
47*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_RST_DLL	(1 << 7)		/* Reset DLL */
48*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DICDS	(1 << 8)		/* Output impedance control */
49*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DIS_DLL	(1 << 9)		/* Disable DLL [SAM9 Only] */
50*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_OCD	(1 << 12)		/* Off-Chip Driver [SAM9 Only] */
51*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DQMS	(1 << 16)		/* Mask Data is Shared [SAM9 Only] */
52*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_ACTBST	(1 << 18)		/* Active Bank X to Burst Stop Read Access Bank Y [SAM9 Only] */
53*f0a0a58eSAlexandre Belloni 
54*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_T0PR	0x0C	/* Timing 0 Register */
55*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRAS	(0xf <<  0)		/* Active to Precharge delay */
56*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRCD	(0xf <<  4)		/* Row to Column delay */
57*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TWR	(0xf <<  8)		/* Write recovery delay */
58*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRC	(0xf << 12)		/* Row cycle delay */
59*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRP	(0xf << 16)		/* Row precharge delay */
60*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRRD	(0xf << 20)		/* Active BankA to BankB */
61*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TWTR	(0x7 << 24)		/* Internal Write to Read delay */
62*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_RED_WRRD	(0x1 << 27)		/* Reduce Write to Read Delay [SAM9 Only] */
63*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TMRD	(0xf << 28)		/* Load mode to active/refresh delay */
64*f0a0a58eSAlexandre Belloni 
65*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_T1PR	0x10	/* Timing 1 Register */
66*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRFC	(0x1f << 0)		/* Row Cycle Delay */
67*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TXSNR	(0xff << 8)		/* Exit self-refresh to non-read */
68*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TXSRD	(0xff << 16)		/* Exit self-refresh to read */
69*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TXP	(0xf  << 24)		/* Exit power-down delay */
70*f0a0a58eSAlexandre Belloni 
71*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_T2PR	0x14	/* Timing 2 Register [SAM9 Only] */
72*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TXARD	(0xf  << 0)		/* Exit active power down delay to read command in mode "Fast Exit" */
73*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TXARDS	(0xf  << 4)		/* Exit active power down delay to read command in mode "Slow Exit" */
74*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRPA	(0xf  << 8)		/* Row Precharge All delay */
75*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TRTP	(0x7  << 12)		/* Read to Precharge delay */
76*f0a0a58eSAlexandre Belloni 
77*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_LPR	0x1C	/* Low Power Register */
78*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_LPCB	(3 << 0)		/* Low-power Configurations */
79*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_LPCB_DISABLE		0
80*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_LPCB_SELF_REFRESH		1
81*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_LPCB_POWER_DOWN		2
82*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_LPCB_DEEP_POWER_DOWN	3
83*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_CLKFR	(1 << 2)	/* Clock Frozen */
84*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_PASR	(7 << 4)	/* Partial Array Self Refresh */
85*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TCSR	(3 << 8)	/* Temperature Compensated Self Refresh */
86*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DS		(3 << 10)	/* Drive Strength */
87*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_TIMEOUT	(3 << 12)	/* Time to define when Low Power Mode is enabled */
88*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_TIMEOUT_0_CLK_CYCLES	(0 << 12)
89*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_TIMEOUT_64_CLK_CYCLES	(1 << 12)
90*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_TIMEOUT_128_CLK_CYCLES	(2 << 12)
91*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_APDE	(1 << 16)	 /* Active power down exit time */
92*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_UPD_MR	(3 << 20)	 /* Update load mode register and extended mode register */
93*f0a0a58eSAlexandre Belloni 
94*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_MDR	0x20	/* Memory Device Register */
95*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MD		(3 << 0)		/* Memory Device Type */
96*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MD_SDR		0
97*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MD_LOW_POWER_SDR	1
98*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MD_LOW_POWER_DDR	3
99*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_MD_DDR2		6	/* [SAM9 Only] */
100*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DBW	(1 << 4)		/* Data Bus Width */
101*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_DBW_32BITS		(0 <<  4)
102*f0a0a58eSAlexandre Belloni #define			AT91_DDRSDRC_DBW_16BITS		(1 <<  4)
103*f0a0a58eSAlexandre Belloni 
104*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_DLL	0x24	/* DLL Information Register */
105*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MDINC	(1 << 0)		/* Master Delay increment */
106*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MDDEC	(1 << 1)		/* Master Delay decrement */
107*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MDOVF	(1 << 2)		/* Master Delay Overflow */
108*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_MDVAL	(0xff <<  8)		/* Master Delay value */
109*f0a0a58eSAlexandre Belloni 
110*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_HS		0x2C	/* High Speed Register [SAM9 Only] */
111*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_DIS_ATCP_RD	(1 << 2)	/* Anticip read access is disabled */
112*f0a0a58eSAlexandre Belloni 
113*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_DELAY(n)	(0x30 + (0x4 * (n)))	/* Delay I/O Register n */
114*f0a0a58eSAlexandre Belloni 
115*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_WPMR	0xE4	/* Write Protect Mode Register [SAM9 Only] */
116*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_WP		(1 << 0)		/* Write protect enable */
117*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_WPKEY	(0xffffff << 8)		/* Write protect key */
118*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_KEY	(0x444452 << 8)		/* Write protect key = "DDR" */
119*f0a0a58eSAlexandre Belloni 
120*f0a0a58eSAlexandre Belloni #define AT91_DDRSDRC_WPSR	0xE8	/* Write Protect Status Register [SAM9 Only] */
121*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_WPVS	(1 << 0)		/* Write protect violation status */
122*f0a0a58eSAlexandre Belloni #define		AT91_DDRSDRC_WPVSRC	(0xffff << 8)		/* Write protect violation source */
123*f0a0a58eSAlexandre Belloni 
124*f0a0a58eSAlexandre Belloni #endif
125