xref: /linux/include/linux/usb/ehci_def.h (revision c430131a02d677aa708f56342c1565edfdacb3c0)
10af36739SYinghai Lu /*
20af36739SYinghai Lu  * Copyright (c) 2001-2002 by David Brownell
30af36739SYinghai Lu  *
40af36739SYinghai Lu  * This program is free software; you can redistribute it and/or modify it
50af36739SYinghai Lu  * under the terms of the GNU General Public License as published by the
60af36739SYinghai Lu  * Free Software Foundation; either version 2 of the License, or (at your
70af36739SYinghai Lu  * option) any later version.
80af36739SYinghai Lu  *
90af36739SYinghai Lu  * This program is distributed in the hope that it will be useful, but
100af36739SYinghai Lu  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
110af36739SYinghai Lu  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
120af36739SYinghai Lu  * for more details.
130af36739SYinghai Lu  *
140af36739SYinghai Lu  * You should have received a copy of the GNU General Public License
150af36739SYinghai Lu  * along with this program; if not, write to the Free Software Foundation,
160af36739SYinghai Lu  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
170af36739SYinghai Lu  */
180af36739SYinghai Lu 
190af36739SYinghai Lu #ifndef __LINUX_USB_EHCI_DEF_H
200af36739SYinghai Lu #define __LINUX_USB_EHCI_DEF_H
210af36739SYinghai Lu 
220af36739SYinghai Lu /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
230af36739SYinghai Lu 
240af36739SYinghai Lu /* Section 2.2 Host Controller Capability Registers */
250af36739SYinghai Lu struct ehci_caps {
260af36739SYinghai Lu 	/* these fields are specified as 8 and 16 bit registers,
270af36739SYinghai Lu 	 * but some hosts can't perform 8 or 16 bit PCI accesses.
28*c430131aSJan Andersson 	 * some hosts treat caplength and hciversion as parts of a 32-bit
29*c430131aSJan Andersson 	 * register, others treat them as two separate registers, this
30*c430131aSJan Andersson 	 * affects the memory map for big endian controllers.
310af36739SYinghai Lu 	 */
320af36739SYinghai Lu 	u32		hc_capbase;
33*c430131aSJan Andersson #define HC_LENGTH(ehci, p)	(0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
34*c430131aSJan Andersson 				(ehci_big_endian_capbase(ehci) ? 24 : 0)))
35*c430131aSJan Andersson #define HC_VERSION(ehci, p)	(0xffff&((p) >> /* bits 31:16 / offset 02h */ \
36*c430131aSJan Andersson 				(ehci_big_endian_capbase(ehci) ? 0 : 16)))
370af36739SYinghai Lu 	u32		hcs_params;     /* HCSPARAMS - offset 0x4 */
380af36739SYinghai Lu #define HCS_DEBUG_PORT(p)	(((p)>>20)&0xf)	/* bits 23:20, debug port? */
390af36739SYinghai Lu #define HCS_INDICATOR(p)	((p)&(1 << 16))	/* true: has port indicators */
400af36739SYinghai Lu #define HCS_N_CC(p)		(((p)>>12)&0xf)	/* bits 15:12, #companion HCs */
410af36739SYinghai Lu #define HCS_N_PCC(p)		(((p)>>8)&0xf)	/* bits 11:8, ports per CC */
420af36739SYinghai Lu #define HCS_PORTROUTED(p)	((p)&(1 << 7))	/* true: port routing */
430af36739SYinghai Lu #define HCS_PPC(p)		((p)&(1 << 4))	/* true: port power control */
440af36739SYinghai Lu #define HCS_N_PORTS(p)		(((p)>>0)&0xf)	/* bits 3:0, ports on HC */
450af36739SYinghai Lu 
460af36739SYinghai Lu 	u32		hcc_params;      /* HCCPARAMS - offset 0x8 */
47aa4d8342SAlek Du /* EHCI 1.1 addendum */
48aa4d8342SAlek Du #define HCC_32FRAME_PERIODIC_LIST(p)	((p)&(1 << 19))
49aa4d8342SAlek Du #define HCC_PER_PORT_CHANGE_EVENT(p)	((p)&(1 << 18))
50aa4d8342SAlek Du #define HCC_LPM(p)			((p)&(1 << 17))
51aa4d8342SAlek Du #define HCC_HW_PREFETCH(p)		((p)&(1 << 16))
52aa4d8342SAlek Du 
530af36739SYinghai Lu #define HCC_EXT_CAPS(p)		(((p)>>8)&0xff)	/* for pci extended caps */
540af36739SYinghai Lu #define HCC_ISOC_CACHE(p)       ((p)&(1 << 7))  /* true: can cache isoc frame */
550af36739SYinghai Lu #define HCC_ISOC_THRES(p)       (((p)>>4)&0x7)  /* bits 6:4, uframes cached */
560af36739SYinghai Lu #define HCC_CANPARK(p)		((p)&(1 << 2))  /* true: can park on async qh */
570af36739SYinghai Lu #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1))  /* true: periodic_size changes*/
580af36739SYinghai Lu #define HCC_64BIT_ADDR(p)       ((p)&(1))       /* true: can use 64-bit addr */
590af36739SYinghai Lu 	u8		portroute[8];	 /* nibbles for routing - offset 0xC */
6013954017SRabin Vincent };
610af36739SYinghai Lu 
620af36739SYinghai Lu 
630af36739SYinghai Lu /* Section 2.3 Host Controller Operational Registers */
640af36739SYinghai Lu struct ehci_regs {
650af36739SYinghai Lu 
660af36739SYinghai Lu 	/* USBCMD: offset 0x00 */
670af36739SYinghai Lu 	u32		command;
68aa4d8342SAlek Du 
69aa4d8342SAlek Du /* EHCI 1.1 addendum */
70aa4d8342SAlek Du #define CMD_HIRD	(0xf<<24)	/* host initiated resume duration */
71aa4d8342SAlek Du #define CMD_PPCEE	(1<<15)		/* per port change event enable */
72aa4d8342SAlek Du #define CMD_FSP		(1<<14)		/* fully synchronized prefetch */
73aa4d8342SAlek Du #define CMD_ASPE	(1<<13)		/* async schedule prefetch enable */
74aa4d8342SAlek Du #define CMD_PSPE	(1<<12)		/* periodic schedule prefetch enable */
750af36739SYinghai Lu /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
760af36739SYinghai Lu #define CMD_PARK	(1<<11)		/* enable "park" on async qh */
770af36739SYinghai Lu #define CMD_PARK_CNT(c)	(((c)>>8)&3)	/* how many transfers to park for */
780af36739SYinghai Lu #define CMD_LRESET	(1<<7)		/* partial reset (no ports, etc) */
790af36739SYinghai Lu #define CMD_IAAD	(1<<6)		/* "doorbell" interrupt async advance */
800af36739SYinghai Lu #define CMD_ASE		(1<<5)		/* async schedule enable */
810af36739SYinghai Lu #define CMD_PSE		(1<<4)		/* periodic schedule enable */
820af36739SYinghai Lu /* 3:2 is periodic frame list size */
830af36739SYinghai Lu #define CMD_RESET	(1<<1)		/* reset HC not bus */
840af36739SYinghai Lu #define CMD_RUN		(1<<0)		/* start/stop HC */
850af36739SYinghai Lu 
860af36739SYinghai Lu 	/* USBSTS: offset 0x04 */
870af36739SYinghai Lu 	u32		status;
88aa4d8342SAlek Du #define STS_PPCE_MASK	(0xff<<16)	/* Per-Port change event 1-16 */
890af36739SYinghai Lu #define STS_ASS		(1<<15)		/* Async Schedule Status */
900af36739SYinghai Lu #define STS_PSS		(1<<14)		/* Periodic Schedule Status */
910af36739SYinghai Lu #define STS_RECL	(1<<13)		/* Reclamation */
920af36739SYinghai Lu #define STS_HALT	(1<<12)		/* Not running (any reason) */
930af36739SYinghai Lu /* some bits reserved */
940af36739SYinghai Lu 	/* these STS_* flags are also intr_enable bits (USBINTR) */
950af36739SYinghai Lu #define STS_IAA		(1<<5)		/* Interrupted on async advance */
960af36739SYinghai Lu #define STS_FATAL	(1<<4)		/* such as some PCI access errors */
970af36739SYinghai Lu #define STS_FLR		(1<<3)		/* frame list rolled over */
980af36739SYinghai Lu #define STS_PCD		(1<<2)		/* port change detect */
990af36739SYinghai Lu #define STS_ERR		(1<<1)		/* "error" completion (overflow, ...) */
1000af36739SYinghai Lu #define STS_INT		(1<<0)		/* "normal" completion (short, ...) */
1010af36739SYinghai Lu 
1020af36739SYinghai Lu 	/* USBINTR: offset 0x08 */
1030af36739SYinghai Lu 	u32		intr_enable;
1040af36739SYinghai Lu 
1050af36739SYinghai Lu 	/* FRINDEX: offset 0x0C */
1060af36739SYinghai Lu 	u32		frame_index;	/* current microframe number */
1070af36739SYinghai Lu 	/* CTRLDSSEGMENT: offset 0x10 */
1080af36739SYinghai Lu 	u32		segment;	/* address bits 63:32 if needed */
1090af36739SYinghai Lu 	/* PERIODICLISTBASE: offset 0x14 */
1100af36739SYinghai Lu 	u32		frame_list;	/* points to periodic list */
1110af36739SYinghai Lu 	/* ASYNCLISTADDR: offset 0x18 */
1120af36739SYinghai Lu 	u32		async_next;	/* address of next async queue head */
1130af36739SYinghai Lu 
1140af36739SYinghai Lu 	u32		reserved[9];
1150af36739SYinghai Lu 
1160af36739SYinghai Lu 	/* CONFIGFLAG: offset 0x40 */
1170af36739SYinghai Lu 	u32		configured_flag;
1180af36739SYinghai Lu #define FLAG_CF		(1<<0)		/* true: we'll support "high speed" */
1190af36739SYinghai Lu 
1200af36739SYinghai Lu 	/* PORTSC: offset 0x44 */
1210af36739SYinghai Lu 	u32		port_status[0];	/* up to N_PORTS */
122aa4d8342SAlek Du /* EHCI 1.1 addendum */
123aa4d8342SAlek Du #define PORTSC_SUSPEND_STS_ACK 0
124aa4d8342SAlek Du #define PORTSC_SUSPEND_STS_NYET 1
125aa4d8342SAlek Du #define PORTSC_SUSPEND_STS_STALL 2
126aa4d8342SAlek Du #define PORTSC_SUSPEND_STS_ERR 3
127aa4d8342SAlek Du 
128aa4d8342SAlek Du #define PORT_DEV_ADDR	(0x7f<<25)		/* device address */
129aa4d8342SAlek Du #define PORT_SSTS	(0x3<<23)		/* suspend status */
1300af36739SYinghai Lu /* 31:23 reserved */
1310af36739SYinghai Lu #define PORT_WKOC_E	(1<<22)		/* wake on overcurrent (enable) */
1320af36739SYinghai Lu #define PORT_WKDISC_E	(1<<21)		/* wake on disconnect (enable) */
1330af36739SYinghai Lu #define PORT_WKCONN_E	(1<<20)		/* wake on connect (enable) */
1340af36739SYinghai Lu /* 19:16 for port testing */
13579ad3b5aSBenoit Goby #define PORT_TEST(x)	(((x)&0xf)<<16)	/* Port Test Control */
13679ad3b5aSBenoit Goby #define PORT_TEST_PKT	PORT_TEST(0x4)	/* Port Test Control - packet test */
13779ad3b5aSBenoit Goby #define PORT_TEST_FORCE	PORT_TEST(0x5)	/* Port Test Control - force enable */
1380af36739SYinghai Lu #define PORT_LED_OFF	(0<<14)
1390af36739SYinghai Lu #define PORT_LED_AMBER	(1<<14)
1400af36739SYinghai Lu #define PORT_LED_GREEN	(2<<14)
1410af36739SYinghai Lu #define PORT_LED_MASK	(3<<14)
1420af36739SYinghai Lu #define PORT_OWNER	(1<<13)		/* true: companion hc owns this port */
1430af36739SYinghai Lu #define PORT_POWER	(1<<12)		/* true: has power (see PPC) */
1440af36739SYinghai Lu #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10))	/* USB 1.1 device */
1450af36739SYinghai Lu /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
1460af36739SYinghai Lu /* 9 reserved */
147aa4d8342SAlek Du #define PORT_LPM	(1<<9)		/* LPM transaction */
1480af36739SYinghai Lu #define PORT_RESET	(1<<8)		/* reset port */
1490af36739SYinghai Lu #define PORT_SUSPEND	(1<<7)		/* suspend port */
1500af36739SYinghai Lu #define PORT_RESUME	(1<<6)		/* resume it */
1510af36739SYinghai Lu #define PORT_OCC	(1<<5)		/* over current change */
1520af36739SYinghai Lu #define PORT_OC		(1<<4)		/* over current active */
1530af36739SYinghai Lu #define PORT_PEC	(1<<3)		/* port enable change */
1540af36739SYinghai Lu #define PORT_PE		(1<<2)		/* port enable */
1550af36739SYinghai Lu #define PORT_CSC	(1<<1)		/* connect status change */
1560af36739SYinghai Lu #define PORT_CONNECT	(1<<0)		/* device connected */
1570af36739SYinghai Lu #define PORT_RWC_BITS   (PORT_CSC | PORT_PEC | PORT_OCC)
15813954017SRabin Vincent };
1590af36739SYinghai Lu 
1600af36739SYinghai Lu #define USBMODE		0x68		/* USB Device mode */
1610af36739SYinghai Lu #define USBMODE_SDIS	(1<<3)		/* Stream disable */
1620af36739SYinghai Lu #define USBMODE_BE	(1<<2)		/* BE/LE endianness select */
1630af36739SYinghai Lu #define USBMODE_CM_HC	(3<<0)		/* host controller mode */
1640af36739SYinghai Lu #define USBMODE_CM_IDLE	(0<<0)		/* idle state */
1650af36739SYinghai Lu 
166331ac6b2SAlek Du /* Moorestown has some non-standard registers, partially due to the fact that
16725985edcSLucas De Marchi  * its EHCI controller has both TT and LPM support. HOSTPCx are extensions to
168331ac6b2SAlek Du  * PORTSCx
169331ac6b2SAlek Du  */
170331ac6b2SAlek Du #define HOSTPC0		0x84		/* HOSTPC extension */
171331ac6b2SAlek Du #define HOSTPC_PHCD	(1<<22)		/* Phy clock disable */
172331ac6b2SAlek Du #define HOSTPC_PSPD	(3<<25)		/* Port speed detection */
173331ac6b2SAlek Du #define USBMODE_EX	0xc8		/* USB Device mode extension */
174331ac6b2SAlek Du #define USBMODE_EX_VBPS	(1<<5)		/* VBus Power Select On */
175331ac6b2SAlek Du #define USBMODE_EX_HC	(3<<0)		/* host controller mode */
176331ac6b2SAlek Du #define TXFILLTUNING	0x24		/* TX FIFO Tuning register */
177331ac6b2SAlek Du #define TXFIFO_DEFAULT	(8<<16)		/* FIFO burst threshold 8 */
178331ac6b2SAlek Du 
1790af36739SYinghai Lu /* Appendix C, Debug port ... intended for use with special "debug devices"
1800af36739SYinghai Lu  * that can help if there's no serial console.  (nonstandard enumeration.)
1810af36739SYinghai Lu  */
1820af36739SYinghai Lu struct ehci_dbg_port {
1830af36739SYinghai Lu 	u32	control;
1840af36739SYinghai Lu #define DBGP_OWNER	(1<<30)
1850af36739SYinghai Lu #define DBGP_ENABLED	(1<<28)
1860af36739SYinghai Lu #define DBGP_DONE	(1<<16)
1870af36739SYinghai Lu #define DBGP_INUSE	(1<<10)
1880af36739SYinghai Lu #define DBGP_ERRCODE(x)	(((x)>>7)&0x07)
1890af36739SYinghai Lu #	define DBGP_ERR_BAD	1
1900af36739SYinghai Lu #	define DBGP_ERR_SIGNAL	2
1910af36739SYinghai Lu #define DBGP_ERROR	(1<<6)
1920af36739SYinghai Lu #define DBGP_GO		(1<<5)
1930af36739SYinghai Lu #define DBGP_OUT	(1<<4)
1940af36739SYinghai Lu #define DBGP_LEN(x)	(((x)>>0)&0x0f)
1950af36739SYinghai Lu 	u32	pids;
1960af36739SYinghai Lu #define DBGP_PID_GET(x)		(((x)>>16)&0xff)
1970af36739SYinghai Lu #define DBGP_PID_SET(data, tok)	(((data)<<8)|(tok))
1980af36739SYinghai Lu 	u32	data03;
1990af36739SYinghai Lu 	u32	data47;
2000af36739SYinghai Lu 	u32	address;
2010af36739SYinghai Lu #define DBGP_EPADDR(dev, ep)	(((dev)<<8)|(ep))
20213954017SRabin Vincent };
2030af36739SYinghai Lu 
204df6c5169SJason Wessel #ifdef CONFIG_EARLY_PRINTK_DBGP
205df6c5169SJason Wessel #include <linux/init.h>
206df6c5169SJason Wessel extern int __init early_dbgp_init(char *s);
207df6c5169SJason Wessel extern struct console early_dbgp_console;
208df6c5169SJason Wessel #endif /* CONFIG_EARLY_PRINTK_DBGP */
209df6c5169SJason Wessel 
21091777826SJason Wessel #ifdef CONFIG_EARLY_PRINTK_DBGP
21191777826SJason Wessel /* Call backs from ehci host driver to ehci debug driver */
21291777826SJason Wessel extern int dbgp_external_startup(void);
2138d053c79SJason Wessel extern int dbgp_reset_prep(void);
2148d053c79SJason Wessel #else
2158d053c79SJason Wessel static inline int dbgp_reset_prep(void)
2168d053c79SJason Wessel {
2178d053c79SJason Wessel 	return 1;
2188d053c79SJason Wessel }
2198d053c79SJason Wessel static inline int dbgp_external_startup(void)
2208d053c79SJason Wessel {
2218d053c79SJason Wessel 	return -1;
2228d053c79SJason Wessel }
22391777826SJason Wessel #endif
22491777826SJason Wessel 
2250af36739SYinghai Lu #endif /* __LINUX_USB_EHCI_DEF_H */
226