xref: /linux/include/linux/usb/ehci_def.h (revision 331ac6b288d9f3689514ced1878041fb0df7e13c)
10af36739SYinghai Lu /*
20af36739SYinghai Lu  * Copyright (c) 2001-2002 by David Brownell
30af36739SYinghai Lu  *
40af36739SYinghai Lu  * This program is free software; you can redistribute it and/or modify it
50af36739SYinghai Lu  * under the terms of the GNU General Public License as published by the
60af36739SYinghai Lu  * Free Software Foundation; either version 2 of the License, or (at your
70af36739SYinghai Lu  * option) any later version.
80af36739SYinghai Lu  *
90af36739SYinghai Lu  * This program is distributed in the hope that it will be useful, but
100af36739SYinghai Lu  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
110af36739SYinghai Lu  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
120af36739SYinghai Lu  * for more details.
130af36739SYinghai Lu  *
140af36739SYinghai Lu  * You should have received a copy of the GNU General Public License
150af36739SYinghai Lu  * along with this program; if not, write to the Free Software Foundation,
160af36739SYinghai Lu  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
170af36739SYinghai Lu  */
180af36739SYinghai Lu 
190af36739SYinghai Lu #ifndef __LINUX_USB_EHCI_DEF_H
200af36739SYinghai Lu #define __LINUX_USB_EHCI_DEF_H
210af36739SYinghai Lu 
220af36739SYinghai Lu /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
230af36739SYinghai Lu 
240af36739SYinghai Lu /* Section 2.2 Host Controller Capability Registers */
250af36739SYinghai Lu struct ehci_caps {
260af36739SYinghai Lu 	/* these fields are specified as 8 and 16 bit registers,
270af36739SYinghai Lu 	 * but some hosts can't perform 8 or 16 bit PCI accesses.
280af36739SYinghai Lu 	 */
290af36739SYinghai Lu 	u32		hc_capbase;
300af36739SYinghai Lu #define HC_LENGTH(p)		(((p)>>00)&0x00ff)	/* bits 7:0 */
310af36739SYinghai Lu #define HC_VERSION(p)		(((p)>>16)&0xffff)	/* bits 31:16 */
320af36739SYinghai Lu 	u32		hcs_params;     /* HCSPARAMS - offset 0x4 */
330af36739SYinghai Lu #define HCS_DEBUG_PORT(p)	(((p)>>20)&0xf)	/* bits 23:20, debug port? */
340af36739SYinghai Lu #define HCS_INDICATOR(p)	((p)&(1 << 16))	/* true: has port indicators */
350af36739SYinghai Lu #define HCS_N_CC(p)		(((p)>>12)&0xf)	/* bits 15:12, #companion HCs */
360af36739SYinghai Lu #define HCS_N_PCC(p)		(((p)>>8)&0xf)	/* bits 11:8, ports per CC */
370af36739SYinghai Lu #define HCS_PORTROUTED(p)	((p)&(1 << 7))	/* true: port routing */
380af36739SYinghai Lu #define HCS_PPC(p)		((p)&(1 << 4))	/* true: port power control */
390af36739SYinghai Lu #define HCS_N_PORTS(p)		(((p)>>0)&0xf)	/* bits 3:0, ports on HC */
400af36739SYinghai Lu 
410af36739SYinghai Lu 	u32		hcc_params;      /* HCCPARAMS - offset 0x8 */
420af36739SYinghai Lu #define HCC_EXT_CAPS(p)		(((p)>>8)&0xff)	/* for pci extended caps */
430af36739SYinghai Lu #define HCC_ISOC_CACHE(p)       ((p)&(1 << 7))  /* true: can cache isoc frame */
440af36739SYinghai Lu #define HCC_ISOC_THRES(p)       (((p)>>4)&0x7)  /* bits 6:4, uframes cached */
450af36739SYinghai Lu #define HCC_CANPARK(p)		((p)&(1 << 2))  /* true: can park on async qh */
460af36739SYinghai Lu #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1))  /* true: periodic_size changes*/
470af36739SYinghai Lu #define HCC_64BIT_ADDR(p)       ((p)&(1))       /* true: can use 64-bit addr */
480af36739SYinghai Lu 	u8		portroute [8];	 /* nibbles for routing - offset 0xC */
490af36739SYinghai Lu } __attribute__ ((packed));
500af36739SYinghai Lu 
510af36739SYinghai Lu 
520af36739SYinghai Lu /* Section 2.3 Host Controller Operational Registers */
530af36739SYinghai Lu struct ehci_regs {
540af36739SYinghai Lu 
550af36739SYinghai Lu 	/* USBCMD: offset 0x00 */
560af36739SYinghai Lu 	u32		command;
570af36739SYinghai Lu /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
580af36739SYinghai Lu #define CMD_PARK	(1<<11)		/* enable "park" on async qh */
590af36739SYinghai Lu #define CMD_PARK_CNT(c)	(((c)>>8)&3)	/* how many transfers to park for */
600af36739SYinghai Lu #define CMD_LRESET	(1<<7)		/* partial reset (no ports, etc) */
610af36739SYinghai Lu #define CMD_IAAD	(1<<6)		/* "doorbell" interrupt async advance */
620af36739SYinghai Lu #define CMD_ASE		(1<<5)		/* async schedule enable */
630af36739SYinghai Lu #define CMD_PSE		(1<<4)		/* periodic schedule enable */
640af36739SYinghai Lu /* 3:2 is periodic frame list size */
650af36739SYinghai Lu #define CMD_RESET	(1<<1)		/* reset HC not bus */
660af36739SYinghai Lu #define CMD_RUN		(1<<0)		/* start/stop HC */
670af36739SYinghai Lu 
680af36739SYinghai Lu 	/* USBSTS: offset 0x04 */
690af36739SYinghai Lu 	u32		status;
700af36739SYinghai Lu #define STS_ASS		(1<<15)		/* Async Schedule Status */
710af36739SYinghai Lu #define STS_PSS		(1<<14)		/* Periodic Schedule Status */
720af36739SYinghai Lu #define STS_RECL	(1<<13)		/* Reclamation */
730af36739SYinghai Lu #define STS_HALT	(1<<12)		/* Not running (any reason) */
740af36739SYinghai Lu /* some bits reserved */
750af36739SYinghai Lu 	/* these STS_* flags are also intr_enable bits (USBINTR) */
760af36739SYinghai Lu #define STS_IAA		(1<<5)		/* Interrupted on async advance */
770af36739SYinghai Lu #define STS_FATAL	(1<<4)		/* such as some PCI access errors */
780af36739SYinghai Lu #define STS_FLR		(1<<3)		/* frame list rolled over */
790af36739SYinghai Lu #define STS_PCD		(1<<2)		/* port change detect */
800af36739SYinghai Lu #define STS_ERR		(1<<1)		/* "error" completion (overflow, ...) */
810af36739SYinghai Lu #define STS_INT		(1<<0)		/* "normal" completion (short, ...) */
820af36739SYinghai Lu 
830af36739SYinghai Lu 	/* USBINTR: offset 0x08 */
840af36739SYinghai Lu 	u32		intr_enable;
850af36739SYinghai Lu 
860af36739SYinghai Lu 	/* FRINDEX: offset 0x0C */
870af36739SYinghai Lu 	u32		frame_index;	/* current microframe number */
880af36739SYinghai Lu 	/* CTRLDSSEGMENT: offset 0x10 */
890af36739SYinghai Lu 	u32		segment;	/* address bits 63:32 if needed */
900af36739SYinghai Lu 	/* PERIODICLISTBASE: offset 0x14 */
910af36739SYinghai Lu 	u32		frame_list;	/* points to periodic list */
920af36739SYinghai Lu 	/* ASYNCLISTADDR: offset 0x18 */
930af36739SYinghai Lu 	u32		async_next;	/* address of next async queue head */
940af36739SYinghai Lu 
950af36739SYinghai Lu 	u32		reserved [9];
960af36739SYinghai Lu 
970af36739SYinghai Lu 	/* CONFIGFLAG: offset 0x40 */
980af36739SYinghai Lu 	u32		configured_flag;
990af36739SYinghai Lu #define FLAG_CF		(1<<0)		/* true: we'll support "high speed" */
1000af36739SYinghai Lu 
1010af36739SYinghai Lu 	/* PORTSC: offset 0x44 */
1020af36739SYinghai Lu 	u32		port_status [0];	/* up to N_PORTS */
1030af36739SYinghai Lu /* 31:23 reserved */
1040af36739SYinghai Lu #define PORT_WKOC_E	(1<<22)		/* wake on overcurrent (enable) */
1050af36739SYinghai Lu #define PORT_WKDISC_E	(1<<21)		/* wake on disconnect (enable) */
1060af36739SYinghai Lu #define PORT_WKCONN_E	(1<<20)		/* wake on connect (enable) */
1070af36739SYinghai Lu /* 19:16 for port testing */
1080af36739SYinghai Lu #define PORT_LED_OFF	(0<<14)
1090af36739SYinghai Lu #define PORT_LED_AMBER	(1<<14)
1100af36739SYinghai Lu #define PORT_LED_GREEN	(2<<14)
1110af36739SYinghai Lu #define PORT_LED_MASK	(3<<14)
1120af36739SYinghai Lu #define PORT_OWNER	(1<<13)		/* true: companion hc owns this port */
1130af36739SYinghai Lu #define PORT_POWER	(1<<12)		/* true: has power (see PPC) */
1140af36739SYinghai Lu #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10))	/* USB 1.1 device */
1150af36739SYinghai Lu /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
1160af36739SYinghai Lu /* 9 reserved */
1170af36739SYinghai Lu #define PORT_RESET	(1<<8)		/* reset port */
1180af36739SYinghai Lu #define PORT_SUSPEND	(1<<7)		/* suspend port */
1190af36739SYinghai Lu #define PORT_RESUME	(1<<6)		/* resume it */
1200af36739SYinghai Lu #define PORT_OCC	(1<<5)		/* over current change */
1210af36739SYinghai Lu #define PORT_OC		(1<<4)		/* over current active */
1220af36739SYinghai Lu #define PORT_PEC	(1<<3)		/* port enable change */
1230af36739SYinghai Lu #define PORT_PE		(1<<2)		/* port enable */
1240af36739SYinghai Lu #define PORT_CSC	(1<<1)		/* connect status change */
1250af36739SYinghai Lu #define PORT_CONNECT	(1<<0)		/* device connected */
1260af36739SYinghai Lu #define PORT_RWC_BITS   (PORT_CSC | PORT_PEC | PORT_OCC)
1270af36739SYinghai Lu } __attribute__ ((packed));
1280af36739SYinghai Lu 
1290af36739SYinghai Lu #define USBMODE		0x68		/* USB Device mode */
1300af36739SYinghai Lu #define USBMODE_SDIS	(1<<3)		/* Stream disable */
1310af36739SYinghai Lu #define USBMODE_BE	(1<<2)		/* BE/LE endianness select */
1320af36739SYinghai Lu #define USBMODE_CM_HC	(3<<0)		/* host controller mode */
1330af36739SYinghai Lu #define USBMODE_CM_IDLE	(0<<0)		/* idle state */
1340af36739SYinghai Lu 
135*331ac6b2SAlek Du /* Moorestown has some non-standard registers, partially due to the fact that
136*331ac6b2SAlek Du  * its EHCI controller has both TT and LPM support. HOSTPCx are extentions to
137*331ac6b2SAlek Du  * PORTSCx
138*331ac6b2SAlek Du  */
139*331ac6b2SAlek Du #define HOSTPC0		0x84		/* HOSTPC extension */
140*331ac6b2SAlek Du #define HOSTPC_PHCD	(1<<22)		/* Phy clock disable */
141*331ac6b2SAlek Du #define HOSTPC_PSPD	(3<<25)		/* Port speed detection */
142*331ac6b2SAlek Du #define USBMODE_EX	0xc8		/* USB Device mode extension */
143*331ac6b2SAlek Du #define USBMODE_EX_VBPS	(1<<5)		/* VBus Power Select On */
144*331ac6b2SAlek Du #define USBMODE_EX_HC	(3<<0)		/* host controller mode */
145*331ac6b2SAlek Du #define TXFILLTUNING	0x24		/* TX FIFO Tuning register */
146*331ac6b2SAlek Du #define TXFIFO_DEFAULT	(8<<16)		/* FIFO burst threshold 8 */
147*331ac6b2SAlek Du 
1480af36739SYinghai Lu /* Appendix C, Debug port ... intended for use with special "debug devices"
1490af36739SYinghai Lu  * that can help if there's no serial console.  (nonstandard enumeration.)
1500af36739SYinghai Lu  */
1510af36739SYinghai Lu struct ehci_dbg_port {
1520af36739SYinghai Lu 	u32	control;
1530af36739SYinghai Lu #define DBGP_OWNER	(1<<30)
1540af36739SYinghai Lu #define DBGP_ENABLED	(1<<28)
1550af36739SYinghai Lu #define DBGP_DONE	(1<<16)
1560af36739SYinghai Lu #define DBGP_INUSE	(1<<10)
1570af36739SYinghai Lu #define DBGP_ERRCODE(x)	(((x)>>7)&0x07)
1580af36739SYinghai Lu #	define DBGP_ERR_BAD	1
1590af36739SYinghai Lu #	define DBGP_ERR_SIGNAL	2
1600af36739SYinghai Lu #define DBGP_ERROR	(1<<6)
1610af36739SYinghai Lu #define DBGP_GO		(1<<5)
1620af36739SYinghai Lu #define DBGP_OUT	(1<<4)
1630af36739SYinghai Lu #define DBGP_LEN(x)	(((x)>>0)&0x0f)
1640af36739SYinghai Lu 	u32	pids;
1650af36739SYinghai Lu #define DBGP_PID_GET(x)		(((x)>>16)&0xff)
1660af36739SYinghai Lu #define DBGP_PID_SET(data, tok)	(((data)<<8)|(tok))
1670af36739SYinghai Lu 	u32	data03;
1680af36739SYinghai Lu 	u32	data47;
1690af36739SYinghai Lu 	u32	address;
1700af36739SYinghai Lu #define DBGP_EPADDR(dev, ep)	(((dev)<<8)|(ep))
1710af36739SYinghai Lu } __attribute__ ((packed));
1720af36739SYinghai Lu 
1730af36739SYinghai Lu #endif /* __LINUX_USB_EHCI_DEF_H */
174