1*0af36739SYinghai Lu /* 2*0af36739SYinghai Lu * Copyright (c) 2001-2002 by David Brownell 3*0af36739SYinghai Lu * 4*0af36739SYinghai Lu * This program is free software; you can redistribute it and/or modify it 5*0af36739SYinghai Lu * under the terms of the GNU General Public License as published by the 6*0af36739SYinghai Lu * Free Software Foundation; either version 2 of the License, or (at your 7*0af36739SYinghai Lu * option) any later version. 8*0af36739SYinghai Lu * 9*0af36739SYinghai Lu * This program is distributed in the hope that it will be useful, but 10*0af36739SYinghai Lu * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY 11*0af36739SYinghai Lu * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 12*0af36739SYinghai Lu * for more details. 13*0af36739SYinghai Lu * 14*0af36739SYinghai Lu * You should have received a copy of the GNU General Public License 15*0af36739SYinghai Lu * along with this program; if not, write to the Free Software Foundation, 16*0af36739SYinghai Lu * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17*0af36739SYinghai Lu */ 18*0af36739SYinghai Lu 19*0af36739SYinghai Lu #ifndef __LINUX_USB_EHCI_DEF_H 20*0af36739SYinghai Lu #define __LINUX_USB_EHCI_DEF_H 21*0af36739SYinghai Lu 22*0af36739SYinghai Lu /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */ 23*0af36739SYinghai Lu 24*0af36739SYinghai Lu /* Section 2.2 Host Controller Capability Registers */ 25*0af36739SYinghai Lu struct ehci_caps { 26*0af36739SYinghai Lu /* these fields are specified as 8 and 16 bit registers, 27*0af36739SYinghai Lu * but some hosts can't perform 8 or 16 bit PCI accesses. 28*0af36739SYinghai Lu */ 29*0af36739SYinghai Lu u32 hc_capbase; 30*0af36739SYinghai Lu #define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */ 31*0af36739SYinghai Lu #define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */ 32*0af36739SYinghai Lu u32 hcs_params; /* HCSPARAMS - offset 0x4 */ 33*0af36739SYinghai Lu #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */ 34*0af36739SYinghai Lu #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */ 35*0af36739SYinghai Lu #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */ 36*0af36739SYinghai Lu #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */ 37*0af36739SYinghai Lu #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */ 38*0af36739SYinghai Lu #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */ 39*0af36739SYinghai Lu #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */ 40*0af36739SYinghai Lu 41*0af36739SYinghai Lu u32 hcc_params; /* HCCPARAMS - offset 0x8 */ 42*0af36739SYinghai Lu #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */ 43*0af36739SYinghai Lu #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */ 44*0af36739SYinghai Lu #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */ 45*0af36739SYinghai Lu #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */ 46*0af36739SYinghai Lu #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/ 47*0af36739SYinghai Lu #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */ 48*0af36739SYinghai Lu u8 portroute [8]; /* nibbles for routing - offset 0xC */ 49*0af36739SYinghai Lu } __attribute__ ((packed)); 50*0af36739SYinghai Lu 51*0af36739SYinghai Lu 52*0af36739SYinghai Lu /* Section 2.3 Host Controller Operational Registers */ 53*0af36739SYinghai Lu struct ehci_regs { 54*0af36739SYinghai Lu 55*0af36739SYinghai Lu /* USBCMD: offset 0x00 */ 56*0af36739SYinghai Lu u32 command; 57*0af36739SYinghai Lu /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */ 58*0af36739SYinghai Lu #define CMD_PARK (1<<11) /* enable "park" on async qh */ 59*0af36739SYinghai Lu #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */ 60*0af36739SYinghai Lu #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */ 61*0af36739SYinghai Lu #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */ 62*0af36739SYinghai Lu #define CMD_ASE (1<<5) /* async schedule enable */ 63*0af36739SYinghai Lu #define CMD_PSE (1<<4) /* periodic schedule enable */ 64*0af36739SYinghai Lu /* 3:2 is periodic frame list size */ 65*0af36739SYinghai Lu #define CMD_RESET (1<<1) /* reset HC not bus */ 66*0af36739SYinghai Lu #define CMD_RUN (1<<0) /* start/stop HC */ 67*0af36739SYinghai Lu 68*0af36739SYinghai Lu /* USBSTS: offset 0x04 */ 69*0af36739SYinghai Lu u32 status; 70*0af36739SYinghai Lu #define STS_ASS (1<<15) /* Async Schedule Status */ 71*0af36739SYinghai Lu #define STS_PSS (1<<14) /* Periodic Schedule Status */ 72*0af36739SYinghai Lu #define STS_RECL (1<<13) /* Reclamation */ 73*0af36739SYinghai Lu #define STS_HALT (1<<12) /* Not running (any reason) */ 74*0af36739SYinghai Lu /* some bits reserved */ 75*0af36739SYinghai Lu /* these STS_* flags are also intr_enable bits (USBINTR) */ 76*0af36739SYinghai Lu #define STS_IAA (1<<5) /* Interrupted on async advance */ 77*0af36739SYinghai Lu #define STS_FATAL (1<<4) /* such as some PCI access errors */ 78*0af36739SYinghai Lu #define STS_FLR (1<<3) /* frame list rolled over */ 79*0af36739SYinghai Lu #define STS_PCD (1<<2) /* port change detect */ 80*0af36739SYinghai Lu #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */ 81*0af36739SYinghai Lu #define STS_INT (1<<0) /* "normal" completion (short, ...) */ 82*0af36739SYinghai Lu 83*0af36739SYinghai Lu /* USBINTR: offset 0x08 */ 84*0af36739SYinghai Lu u32 intr_enable; 85*0af36739SYinghai Lu 86*0af36739SYinghai Lu /* FRINDEX: offset 0x0C */ 87*0af36739SYinghai Lu u32 frame_index; /* current microframe number */ 88*0af36739SYinghai Lu /* CTRLDSSEGMENT: offset 0x10 */ 89*0af36739SYinghai Lu u32 segment; /* address bits 63:32 if needed */ 90*0af36739SYinghai Lu /* PERIODICLISTBASE: offset 0x14 */ 91*0af36739SYinghai Lu u32 frame_list; /* points to periodic list */ 92*0af36739SYinghai Lu /* ASYNCLISTADDR: offset 0x18 */ 93*0af36739SYinghai Lu u32 async_next; /* address of next async queue head */ 94*0af36739SYinghai Lu 95*0af36739SYinghai Lu u32 reserved [9]; 96*0af36739SYinghai Lu 97*0af36739SYinghai Lu /* CONFIGFLAG: offset 0x40 */ 98*0af36739SYinghai Lu u32 configured_flag; 99*0af36739SYinghai Lu #define FLAG_CF (1<<0) /* true: we'll support "high speed" */ 100*0af36739SYinghai Lu 101*0af36739SYinghai Lu /* PORTSC: offset 0x44 */ 102*0af36739SYinghai Lu u32 port_status [0]; /* up to N_PORTS */ 103*0af36739SYinghai Lu /* 31:23 reserved */ 104*0af36739SYinghai Lu #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */ 105*0af36739SYinghai Lu #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */ 106*0af36739SYinghai Lu #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */ 107*0af36739SYinghai Lu /* 19:16 for port testing */ 108*0af36739SYinghai Lu #define PORT_LED_OFF (0<<14) 109*0af36739SYinghai Lu #define PORT_LED_AMBER (1<<14) 110*0af36739SYinghai Lu #define PORT_LED_GREEN (2<<14) 111*0af36739SYinghai Lu #define PORT_LED_MASK (3<<14) 112*0af36739SYinghai Lu #define PORT_OWNER (1<<13) /* true: companion hc owns this port */ 113*0af36739SYinghai Lu #define PORT_POWER (1<<12) /* true: has power (see PPC) */ 114*0af36739SYinghai Lu #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */ 115*0af36739SYinghai Lu /* 11:10 for detecting lowspeed devices (reset vs release ownership) */ 116*0af36739SYinghai Lu /* 9 reserved */ 117*0af36739SYinghai Lu #define PORT_RESET (1<<8) /* reset port */ 118*0af36739SYinghai Lu #define PORT_SUSPEND (1<<7) /* suspend port */ 119*0af36739SYinghai Lu #define PORT_RESUME (1<<6) /* resume it */ 120*0af36739SYinghai Lu #define PORT_OCC (1<<5) /* over current change */ 121*0af36739SYinghai Lu #define PORT_OC (1<<4) /* over current active */ 122*0af36739SYinghai Lu #define PORT_PEC (1<<3) /* port enable change */ 123*0af36739SYinghai Lu #define PORT_PE (1<<2) /* port enable */ 124*0af36739SYinghai Lu #define PORT_CSC (1<<1) /* connect status change */ 125*0af36739SYinghai Lu #define PORT_CONNECT (1<<0) /* device connected */ 126*0af36739SYinghai Lu #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC) 127*0af36739SYinghai Lu } __attribute__ ((packed)); 128*0af36739SYinghai Lu 129*0af36739SYinghai Lu #define USBMODE 0x68 /* USB Device mode */ 130*0af36739SYinghai Lu #define USBMODE_SDIS (1<<3) /* Stream disable */ 131*0af36739SYinghai Lu #define USBMODE_BE (1<<2) /* BE/LE endianness select */ 132*0af36739SYinghai Lu #define USBMODE_CM_HC (3<<0) /* host controller mode */ 133*0af36739SYinghai Lu #define USBMODE_CM_IDLE (0<<0) /* idle state */ 134*0af36739SYinghai Lu 135*0af36739SYinghai Lu /* Appendix C, Debug port ... intended for use with special "debug devices" 136*0af36739SYinghai Lu * that can help if there's no serial console. (nonstandard enumeration.) 137*0af36739SYinghai Lu */ 138*0af36739SYinghai Lu struct ehci_dbg_port { 139*0af36739SYinghai Lu u32 control; 140*0af36739SYinghai Lu #define DBGP_OWNER (1<<30) 141*0af36739SYinghai Lu #define DBGP_ENABLED (1<<28) 142*0af36739SYinghai Lu #define DBGP_DONE (1<<16) 143*0af36739SYinghai Lu #define DBGP_INUSE (1<<10) 144*0af36739SYinghai Lu #define DBGP_ERRCODE(x) (((x)>>7)&0x07) 145*0af36739SYinghai Lu # define DBGP_ERR_BAD 1 146*0af36739SYinghai Lu # define DBGP_ERR_SIGNAL 2 147*0af36739SYinghai Lu #define DBGP_ERROR (1<<6) 148*0af36739SYinghai Lu #define DBGP_GO (1<<5) 149*0af36739SYinghai Lu #define DBGP_OUT (1<<4) 150*0af36739SYinghai Lu #define DBGP_LEN(x) (((x)>>0)&0x0f) 151*0af36739SYinghai Lu u32 pids; 152*0af36739SYinghai Lu #define DBGP_PID_GET(x) (((x)>>16)&0xff) 153*0af36739SYinghai Lu #define DBGP_PID_SET(data, tok) (((data)<<8)|(tok)) 154*0af36739SYinghai Lu u32 data03; 155*0af36739SYinghai Lu u32 data47; 156*0af36739SYinghai Lu u32 address; 157*0af36739SYinghai Lu #define DBGP_EPADDR(dev, ep) (((dev)<<8)|(ep)) 158*0af36739SYinghai Lu } __attribute__ ((packed)); 159*0af36739SYinghai Lu 160*0af36739SYinghai Lu #endif /* __LINUX_USB_EHCI_DEF_H */ 161