1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver 2fe56b9e6SYuval Mintz * 3fe56b9e6SYuval Mintz * Copyright (c) 2015 QLogic Corporation 4fe56b9e6SYuval Mintz * 5fe56b9e6SYuval Mintz * This software is available under the terms of the GNU General Public License 6fe56b9e6SYuval Mintz * (GPL) Version 2, available from the file COPYING in the main directory of 7fe56b9e6SYuval Mintz * this source tree. 8fe56b9e6SYuval Mintz */ 9fe56b9e6SYuval Mintz 10fe56b9e6SYuval Mintz #ifndef _QED_IF_H 11fe56b9e6SYuval Mintz #define _QED_IF_H 12fe56b9e6SYuval Mintz 13fe56b9e6SYuval Mintz #include <linux/types.h> 14fe56b9e6SYuval Mintz #include <linux/interrupt.h> 15fe56b9e6SYuval Mintz #include <linux/netdevice.h> 16fe56b9e6SYuval Mintz #include <linux/pci.h> 17fe56b9e6SYuval Mintz #include <linux/skbuff.h> 18fe56b9e6SYuval Mintz #include <linux/types.h> 19fe56b9e6SYuval Mintz #include <asm/byteorder.h> 20fe56b9e6SYuval Mintz #include <linux/io.h> 21fe56b9e6SYuval Mintz #include <linux/compiler.h> 22fe56b9e6SYuval Mintz #include <linux/kernel.h> 23fe56b9e6SYuval Mintz #include <linux/list.h> 24fe56b9e6SYuval Mintz #include <linux/slab.h> 25fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h> 26fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h> 27fe56b9e6SYuval Mintz 2891420b83SSudarsana Kalluru enum qed_led_mode { 2991420b83SSudarsana Kalluru QED_LED_MODE_OFF, 3091420b83SSudarsana Kalluru QED_LED_MODE_ON, 3191420b83SSudarsana Kalluru QED_LED_MODE_RESTORE 3291420b83SSudarsana Kalluru }; 3391420b83SSudarsana Kalluru 34fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \ 35fe56b9e6SYuval Mintz (void __iomem *)(reg_addr)) 36fe56b9e6SYuval Mintz 37fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr)) 38fe56b9e6SYuval Mintz 39fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF 40fe56b9e6SYuval Mintz 41fe56b9e6SYuval Mintz /* forward */ 42fe56b9e6SYuval Mintz struct qed_dev; 43fe56b9e6SYuval Mintz 44fe56b9e6SYuval Mintz struct qed_eth_pf_params { 45fe56b9e6SYuval Mintz /* The following parameters are used during HW-init 46fe56b9e6SYuval Mintz * and these parameters need to be passed as arguments 47fe56b9e6SYuval Mintz * to update_pf_params routine invoked before slowpath start 48fe56b9e6SYuval Mintz */ 49fe56b9e6SYuval Mintz u16 num_cons; 50fe56b9e6SYuval Mintz }; 51fe56b9e6SYuval Mintz 52fe56b9e6SYuval Mintz struct qed_pf_params { 53fe56b9e6SYuval Mintz struct qed_eth_pf_params eth_pf_params; 54fe56b9e6SYuval Mintz }; 55fe56b9e6SYuval Mintz 56fe56b9e6SYuval Mintz enum qed_int_mode { 57fe56b9e6SYuval Mintz QED_INT_MODE_INTA, 58fe56b9e6SYuval Mintz QED_INT_MODE_MSIX, 59fe56b9e6SYuval Mintz QED_INT_MODE_MSI, 60fe56b9e6SYuval Mintz QED_INT_MODE_POLL, 61fe56b9e6SYuval Mintz }; 62fe56b9e6SYuval Mintz 63fe56b9e6SYuval Mintz struct qed_sb_info { 64fe56b9e6SYuval Mintz struct status_block *sb_virt; 65fe56b9e6SYuval Mintz dma_addr_t sb_phys; 66fe56b9e6SYuval Mintz u32 sb_ack; /* Last given ack */ 67fe56b9e6SYuval Mintz u16 igu_sb_id; 68fe56b9e6SYuval Mintz void __iomem *igu_addr; 69fe56b9e6SYuval Mintz u8 flags; 70fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT 0x1 71fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP 0x2 72fe56b9e6SYuval Mintz 73fe56b9e6SYuval Mintz struct qed_dev *cdev; 74fe56b9e6SYuval Mintz }; 75fe56b9e6SYuval Mintz 76fe56b9e6SYuval Mintz struct qed_dev_info { 77fe56b9e6SYuval Mintz unsigned long pci_mem_start; 78fe56b9e6SYuval Mintz unsigned long pci_mem_end; 79fe56b9e6SYuval Mintz unsigned int pci_irq; 80fe56b9e6SYuval Mintz u8 num_hwfns; 81fe56b9e6SYuval Mintz 82fe56b9e6SYuval Mintz u8 hw_mac[ETH_ALEN]; 83fc48b7a6SYuval Mintz bool is_mf_default; 84fe56b9e6SYuval Mintz 85fe56b9e6SYuval Mintz /* FW version */ 86fe56b9e6SYuval Mintz u16 fw_major; 87fe56b9e6SYuval Mintz u16 fw_minor; 88fe56b9e6SYuval Mintz u16 fw_rev; 89fe56b9e6SYuval Mintz u16 fw_eng; 90fe56b9e6SYuval Mintz 91fe56b9e6SYuval Mintz /* MFW version */ 92fe56b9e6SYuval Mintz u32 mfw_rev; 93fe56b9e6SYuval Mintz 94fe56b9e6SYuval Mintz u32 flash_size; 95fe56b9e6SYuval Mintz u8 mf_mode; 96fe56b9e6SYuval Mintz }; 97fe56b9e6SYuval Mintz 98fe56b9e6SYuval Mintz enum qed_sb_type { 99fe56b9e6SYuval Mintz QED_SB_TYPE_L2_QUEUE, 100fe56b9e6SYuval Mintz }; 101fe56b9e6SYuval Mintz 102fe56b9e6SYuval Mintz enum qed_protocol { 103fe56b9e6SYuval Mintz QED_PROTOCOL_ETH, 104fe56b9e6SYuval Mintz }; 105fe56b9e6SYuval Mintz 106fe56b9e6SYuval Mintz struct qed_link_params { 107fe56b9e6SYuval Mintz bool link_up; 108fe56b9e6SYuval Mintz 109fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG BIT(0) 110fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS BIT(1) 111fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED BIT(2) 112fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG BIT(3) 113fe56b9e6SYuval Mintz u32 override_flags; 114fe56b9e6SYuval Mintz bool autoneg; 115fe56b9e6SYuval Mintz u32 adv_speeds; 116fe56b9e6SYuval Mintz u32 forced_speed; 117fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE BIT(0) 118fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE BIT(1) 119fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE BIT(2) 120fe56b9e6SYuval Mintz u32 pause_config; 121fe56b9e6SYuval Mintz }; 122fe56b9e6SYuval Mintz 123fe56b9e6SYuval Mintz struct qed_link_output { 124fe56b9e6SYuval Mintz bool link_up; 125fe56b9e6SYuval Mintz 126fe56b9e6SYuval Mintz u32 supported_caps; /* In SUPPORTED defs */ 127fe56b9e6SYuval Mintz u32 advertised_caps; /* In ADVERTISED defs */ 128fe56b9e6SYuval Mintz u32 lp_caps; /* In ADVERTISED defs */ 129fe56b9e6SYuval Mintz u32 speed; /* In Mb/s */ 130fe56b9e6SYuval Mintz u8 duplex; /* In DUPLEX defs */ 131fe56b9e6SYuval Mintz u8 port; /* In PORT defs */ 132fe56b9e6SYuval Mintz bool autoneg; 133fe56b9e6SYuval Mintz u32 pause_config; 134fe56b9e6SYuval Mintz }; 135fe56b9e6SYuval Mintz 136fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12 137fe56b9e6SYuval Mintz struct qed_slowpath_params { 138fe56b9e6SYuval Mintz u32 int_mode; 139fe56b9e6SYuval Mintz u8 drv_major; 140fe56b9e6SYuval Mintz u8 drv_minor; 141fe56b9e6SYuval Mintz u8 drv_rev; 142fe56b9e6SYuval Mintz u8 drv_eng; 143fe56b9e6SYuval Mintz u8 name[QED_DRV_VER_STR_SIZE]; 144fe56b9e6SYuval Mintz }; 145fe56b9e6SYuval Mintz 146fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */ 147fe56b9e6SYuval Mintz 148fe56b9e6SYuval Mintz struct qed_int_info { 149fe56b9e6SYuval Mintz struct msix_entry *msix; 150fe56b9e6SYuval Mintz u8 msix_cnt; 151fe56b9e6SYuval Mintz 152fe56b9e6SYuval Mintz /* This should be updated by the protocol driver */ 153fe56b9e6SYuval Mintz u8 used_cnt; 154fe56b9e6SYuval Mintz }; 155fe56b9e6SYuval Mintz 156fe56b9e6SYuval Mintz struct qed_common_cb_ops { 157fe56b9e6SYuval Mintz void (*link_update)(void *dev, 158fe56b9e6SYuval Mintz struct qed_link_output *link); 159fe56b9e6SYuval Mintz }; 160fe56b9e6SYuval Mintz 161fe56b9e6SYuval Mintz struct qed_common_ops { 162fe56b9e6SYuval Mintz struct qed_dev* (*probe)(struct pci_dev *dev, 163fe56b9e6SYuval Mintz enum qed_protocol protocol, 164fe56b9e6SYuval Mintz u32 dp_module, u8 dp_level); 165fe56b9e6SYuval Mintz 166fe56b9e6SYuval Mintz void (*remove)(struct qed_dev *cdev); 167fe56b9e6SYuval Mintz 168fe56b9e6SYuval Mintz int (*set_power_state)(struct qed_dev *cdev, 169fe56b9e6SYuval Mintz pci_power_t state); 170fe56b9e6SYuval Mintz 171fe56b9e6SYuval Mintz void (*set_id)(struct qed_dev *cdev, 172fe56b9e6SYuval Mintz char name[], 173fe56b9e6SYuval Mintz char ver_str[]); 174fe56b9e6SYuval Mintz 175fe56b9e6SYuval Mintz /* Client drivers need to make this call before slowpath_start. 176fe56b9e6SYuval Mintz * PF params required for the call before slowpath_start is 177fe56b9e6SYuval Mintz * documented within the qed_pf_params structure definition. 178fe56b9e6SYuval Mintz */ 179fe56b9e6SYuval Mintz void (*update_pf_params)(struct qed_dev *cdev, 180fe56b9e6SYuval Mintz struct qed_pf_params *params); 181fe56b9e6SYuval Mintz int (*slowpath_start)(struct qed_dev *cdev, 182fe56b9e6SYuval Mintz struct qed_slowpath_params *params); 183fe56b9e6SYuval Mintz 184fe56b9e6SYuval Mintz int (*slowpath_stop)(struct qed_dev *cdev); 185fe56b9e6SYuval Mintz 186fe56b9e6SYuval Mintz /* Requests to use `cnt' interrupts for fastpath. 187fe56b9e6SYuval Mintz * upon success, returns number of interrupts allocated for fastpath. 188fe56b9e6SYuval Mintz */ 189fe56b9e6SYuval Mintz int (*set_fp_int)(struct qed_dev *cdev, 190fe56b9e6SYuval Mintz u16 cnt); 191fe56b9e6SYuval Mintz 192fe56b9e6SYuval Mintz /* Fills `info' with pointers required for utilizing interrupts */ 193fe56b9e6SYuval Mintz int (*get_fp_int)(struct qed_dev *cdev, 194fe56b9e6SYuval Mintz struct qed_int_info *info); 195fe56b9e6SYuval Mintz 196fe56b9e6SYuval Mintz u32 (*sb_init)(struct qed_dev *cdev, 197fe56b9e6SYuval Mintz struct qed_sb_info *sb_info, 198fe56b9e6SYuval Mintz void *sb_virt_addr, 199fe56b9e6SYuval Mintz dma_addr_t sb_phy_addr, 200fe56b9e6SYuval Mintz u16 sb_id, 201fe56b9e6SYuval Mintz enum qed_sb_type type); 202fe56b9e6SYuval Mintz 203fe56b9e6SYuval Mintz u32 (*sb_release)(struct qed_dev *cdev, 204fe56b9e6SYuval Mintz struct qed_sb_info *sb_info, 205fe56b9e6SYuval Mintz u16 sb_id); 206fe56b9e6SYuval Mintz 207fe56b9e6SYuval Mintz void (*simd_handler_config)(struct qed_dev *cdev, 208fe56b9e6SYuval Mintz void *token, 209fe56b9e6SYuval Mintz int index, 210fe56b9e6SYuval Mintz void (*handler)(void *)); 211fe56b9e6SYuval Mintz 212fe56b9e6SYuval Mintz void (*simd_handler_clean)(struct qed_dev *cdev, 213fe56b9e6SYuval Mintz int index); 214*fe7cd2bfSYuval Mintz 215*fe7cd2bfSYuval Mintz /** 216*fe7cd2bfSYuval Mintz * @brief can_link_change - can the instance change the link or not 217*fe7cd2bfSYuval Mintz * 218*fe7cd2bfSYuval Mintz * @param cdev 219*fe7cd2bfSYuval Mintz * 220*fe7cd2bfSYuval Mintz * @return true if link-change is allowed, false otherwise. 221*fe7cd2bfSYuval Mintz */ 222*fe7cd2bfSYuval Mintz bool (*can_link_change)(struct qed_dev *cdev); 223*fe7cd2bfSYuval Mintz 224fe56b9e6SYuval Mintz /** 225fe56b9e6SYuval Mintz * @brief set_link - set links according to params 226fe56b9e6SYuval Mintz * 227fe56b9e6SYuval Mintz * @param cdev 228fe56b9e6SYuval Mintz * @param params - values used to override the default link configuration 229fe56b9e6SYuval Mintz * 230fe56b9e6SYuval Mintz * @return 0 on success, error otherwise. 231fe56b9e6SYuval Mintz */ 232fe56b9e6SYuval Mintz int (*set_link)(struct qed_dev *cdev, 233fe56b9e6SYuval Mintz struct qed_link_params *params); 234fe56b9e6SYuval Mintz 235fe56b9e6SYuval Mintz /** 236fe56b9e6SYuval Mintz * @brief get_link - returns the current link state. 237fe56b9e6SYuval Mintz * 238fe56b9e6SYuval Mintz * @param cdev 239fe56b9e6SYuval Mintz * @param if_link - structure to be filled with current link configuration. 240fe56b9e6SYuval Mintz */ 241fe56b9e6SYuval Mintz void (*get_link)(struct qed_dev *cdev, 242fe56b9e6SYuval Mintz struct qed_link_output *if_link); 243fe56b9e6SYuval Mintz 244fe56b9e6SYuval Mintz /** 245fe56b9e6SYuval Mintz * @brief - drains chip in case Tx completions fail to arrive due to pause. 246fe56b9e6SYuval Mintz * 247fe56b9e6SYuval Mintz * @param cdev 248fe56b9e6SYuval Mintz */ 249fe56b9e6SYuval Mintz int (*drain)(struct qed_dev *cdev); 250fe56b9e6SYuval Mintz 251fe56b9e6SYuval Mintz /** 252fe56b9e6SYuval Mintz * @brief update_msglvl - update module debug level 253fe56b9e6SYuval Mintz * 254fe56b9e6SYuval Mintz * @param cdev 255fe56b9e6SYuval Mintz * @param dp_module 256fe56b9e6SYuval Mintz * @param dp_level 257fe56b9e6SYuval Mintz */ 258fe56b9e6SYuval Mintz void (*update_msglvl)(struct qed_dev *cdev, 259fe56b9e6SYuval Mintz u32 dp_module, 260fe56b9e6SYuval Mintz u8 dp_level); 261fe56b9e6SYuval Mintz 262fe56b9e6SYuval Mintz int (*chain_alloc)(struct qed_dev *cdev, 263fe56b9e6SYuval Mintz enum qed_chain_use_mode intended_use, 264fe56b9e6SYuval Mintz enum qed_chain_mode mode, 265fe56b9e6SYuval Mintz u16 num_elems, 266fe56b9e6SYuval Mintz size_t elem_size, 267fe56b9e6SYuval Mintz struct qed_chain *p_chain); 268fe56b9e6SYuval Mintz 269fe56b9e6SYuval Mintz void (*chain_free)(struct qed_dev *cdev, 270fe56b9e6SYuval Mintz struct qed_chain *p_chain); 27191420b83SSudarsana Kalluru 27291420b83SSudarsana Kalluru /** 27391420b83SSudarsana Kalluru * @brief set_led - Configure LED mode 27491420b83SSudarsana Kalluru * 27591420b83SSudarsana Kalluru * @param cdev 27691420b83SSudarsana Kalluru * @param mode - LED mode 27791420b83SSudarsana Kalluru * 27891420b83SSudarsana Kalluru * @return 0 on success, error otherwise. 27991420b83SSudarsana Kalluru */ 28091420b83SSudarsana Kalluru int (*set_led)(struct qed_dev *cdev, 28191420b83SSudarsana Kalluru enum qed_led_mode mode); 282fe56b9e6SYuval Mintz }; 283fe56b9e6SYuval Mintz 284fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \ 285fe56b9e6SYuval Mintz ((_value) &= (_name ## _MASK)) 286fe56b9e6SYuval Mintz 287fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \ 288fe56b9e6SYuval Mintz ((_value & _name ## _MASK) << _name ## _SHIFT) 289fe56b9e6SYuval Mintz 290fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag) \ 291fe56b9e6SYuval Mintz do { \ 292fe56b9e6SYuval Mintz (value) &= ~(name ## _MASK << name ## _SHIFT); \ 293fe56b9e6SYuval Mintz (value) |= (((u64)flag) << (name ## _SHIFT)); \ 294fe56b9e6SYuval Mintz } while (0) 295fe56b9e6SYuval Mintz 296fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \ 297fe56b9e6SYuval Mintz (((value) >> (name ## _SHIFT)) & name ## _MASK) 298fe56b9e6SYuval Mintz 299fe56b9e6SYuval Mintz /* Debug print definitions */ 300fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...) \ 301fe56b9e6SYuval Mintz pr_err("[%s:%d(%s)]" fmt, \ 302fe56b9e6SYuval Mintz __func__, __LINE__, \ 303fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 304fe56b9e6SYuval Mintz ## __VA_ARGS__) \ 305fe56b9e6SYuval Mintz 306fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...) \ 307fe56b9e6SYuval Mintz do { \ 308fe56b9e6SYuval Mintz if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \ 309fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 310fe56b9e6SYuval Mintz __func__, __LINE__, \ 311fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 312fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 313fe56b9e6SYuval Mintz \ 314fe56b9e6SYuval Mintz } \ 315fe56b9e6SYuval Mintz } while (0) 316fe56b9e6SYuval Mintz 317fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...) \ 318fe56b9e6SYuval Mintz do { \ 319fe56b9e6SYuval Mintz if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) { \ 320fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 321fe56b9e6SYuval Mintz __func__, __LINE__, \ 322fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 323fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 324fe56b9e6SYuval Mintz } \ 325fe56b9e6SYuval Mintz } while (0) 326fe56b9e6SYuval Mintz 327fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...) \ 328fe56b9e6SYuval Mintz do { \ 329fe56b9e6SYuval Mintz if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) && \ 330fe56b9e6SYuval Mintz ((cdev)->dp_module & module))) { \ 331fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 332fe56b9e6SYuval Mintz __func__, __LINE__, \ 333fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 334fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 335fe56b9e6SYuval Mintz } \ 336fe56b9e6SYuval Mintz } while (0) 337fe56b9e6SYuval Mintz 338fe56b9e6SYuval Mintz enum DP_LEVEL { 339fe56b9e6SYuval Mintz QED_LEVEL_VERBOSE = 0x0, 340fe56b9e6SYuval Mintz QED_LEVEL_INFO = 0x1, 341fe56b9e6SYuval Mintz QED_LEVEL_NOTICE = 0x2, 342fe56b9e6SYuval Mintz QED_LEVEL_ERR = 0x3, 343fe56b9e6SYuval Mintz }; 344fe56b9e6SYuval Mintz 345fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT (30) 346fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK (0x3fffffff) 347fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK (0x40000000) 348fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK (0x80000000) 349fe56b9e6SYuval Mintz 350fe56b9e6SYuval Mintz enum DP_MODULE { 351fe56b9e6SYuval Mintz QED_MSG_SPQ = 0x10000, 352fe56b9e6SYuval Mintz QED_MSG_STATS = 0x20000, 353fe56b9e6SYuval Mintz QED_MSG_DCB = 0x40000, 354fe56b9e6SYuval Mintz QED_MSG_IOV = 0x80000, 355fe56b9e6SYuval Mintz QED_MSG_SP = 0x100000, 356fe56b9e6SYuval Mintz QED_MSG_STORAGE = 0x200000, 357fe56b9e6SYuval Mintz QED_MSG_CXT = 0x800000, 358fe56b9e6SYuval Mintz QED_MSG_ILT = 0x2000000, 359fe56b9e6SYuval Mintz QED_MSG_ROCE = 0x4000000, 360fe56b9e6SYuval Mintz QED_MSG_DEBUG = 0x8000000, 361fe56b9e6SYuval Mintz /* to be added...up to 0x8000000 */ 362fe56b9e6SYuval Mintz }; 363fe56b9e6SYuval Mintz 364fc48b7a6SYuval Mintz enum qed_mf_mode { 365fc48b7a6SYuval Mintz QED_MF_DEFAULT, 366fc48b7a6SYuval Mintz QED_MF_OVLAN, 367fc48b7a6SYuval Mintz QED_MF_NPAR, 368fc48b7a6SYuval Mintz }; 369fc48b7a6SYuval Mintz 370fe56b9e6SYuval Mintz struct qed_eth_stats { 371fe56b9e6SYuval Mintz u64 no_buff_discards; 372fe56b9e6SYuval Mintz u64 packet_too_big_discard; 373fe56b9e6SYuval Mintz u64 ttl0_discard; 374fe56b9e6SYuval Mintz u64 rx_ucast_bytes; 375fe56b9e6SYuval Mintz u64 rx_mcast_bytes; 376fe56b9e6SYuval Mintz u64 rx_bcast_bytes; 377fe56b9e6SYuval Mintz u64 rx_ucast_pkts; 378fe56b9e6SYuval Mintz u64 rx_mcast_pkts; 379fe56b9e6SYuval Mintz u64 rx_bcast_pkts; 380fe56b9e6SYuval Mintz u64 mftag_filter_discards; 381fe56b9e6SYuval Mintz u64 mac_filter_discards; 382fe56b9e6SYuval Mintz u64 tx_ucast_bytes; 383fe56b9e6SYuval Mintz u64 tx_mcast_bytes; 384fe56b9e6SYuval Mintz u64 tx_bcast_bytes; 385fe56b9e6SYuval Mintz u64 tx_ucast_pkts; 386fe56b9e6SYuval Mintz u64 tx_mcast_pkts; 387fe56b9e6SYuval Mintz u64 tx_bcast_pkts; 388fe56b9e6SYuval Mintz u64 tx_err_drop_pkts; 389fe56b9e6SYuval Mintz u64 tpa_coalesced_pkts; 390fe56b9e6SYuval Mintz u64 tpa_coalesced_events; 391fe56b9e6SYuval Mintz u64 tpa_aborts_num; 392fe56b9e6SYuval Mintz u64 tpa_not_coalesced_pkts; 393fe56b9e6SYuval Mintz u64 tpa_coalesced_bytes; 394fe56b9e6SYuval Mintz 395fe56b9e6SYuval Mintz /* port */ 396fe56b9e6SYuval Mintz u64 rx_64_byte_packets; 397d4967cf3SYuval Mintz u64 rx_65_to_127_byte_packets; 398d4967cf3SYuval Mintz u64 rx_128_to_255_byte_packets; 399d4967cf3SYuval Mintz u64 rx_256_to_511_byte_packets; 400d4967cf3SYuval Mintz u64 rx_512_to_1023_byte_packets; 401d4967cf3SYuval Mintz u64 rx_1024_to_1518_byte_packets; 402d4967cf3SYuval Mintz u64 rx_1519_to_1522_byte_packets; 403d4967cf3SYuval Mintz u64 rx_1519_to_2047_byte_packets; 404d4967cf3SYuval Mintz u64 rx_2048_to_4095_byte_packets; 405d4967cf3SYuval Mintz u64 rx_4096_to_9216_byte_packets; 406d4967cf3SYuval Mintz u64 rx_9217_to_16383_byte_packets; 407fe56b9e6SYuval Mintz u64 rx_crc_errors; 408fe56b9e6SYuval Mintz u64 rx_mac_crtl_frames; 409fe56b9e6SYuval Mintz u64 rx_pause_frames; 410fe56b9e6SYuval Mintz u64 rx_pfc_frames; 411fe56b9e6SYuval Mintz u64 rx_align_errors; 412fe56b9e6SYuval Mintz u64 rx_carrier_errors; 413fe56b9e6SYuval Mintz u64 rx_oversize_packets; 414fe56b9e6SYuval Mintz u64 rx_jabbers; 415fe56b9e6SYuval Mintz u64 rx_undersize_packets; 416fe56b9e6SYuval Mintz u64 rx_fragments; 417fe56b9e6SYuval Mintz u64 tx_64_byte_packets; 418fe56b9e6SYuval Mintz u64 tx_65_to_127_byte_packets; 419fe56b9e6SYuval Mintz u64 tx_128_to_255_byte_packets; 420fe56b9e6SYuval Mintz u64 tx_256_to_511_byte_packets; 421fe56b9e6SYuval Mintz u64 tx_512_to_1023_byte_packets; 422fe56b9e6SYuval Mintz u64 tx_1024_to_1518_byte_packets; 423fe56b9e6SYuval Mintz u64 tx_1519_to_2047_byte_packets; 424fe56b9e6SYuval Mintz u64 tx_2048_to_4095_byte_packets; 425fe56b9e6SYuval Mintz u64 tx_4096_to_9216_byte_packets; 426fe56b9e6SYuval Mintz u64 tx_9217_to_16383_byte_packets; 427fe56b9e6SYuval Mintz u64 tx_pause_frames; 428fe56b9e6SYuval Mintz u64 tx_pfc_frames; 429fe56b9e6SYuval Mintz u64 tx_lpi_entry_count; 430fe56b9e6SYuval Mintz u64 tx_total_collisions; 431fe56b9e6SYuval Mintz u64 brb_truncates; 432fe56b9e6SYuval Mintz u64 brb_discards; 433fe56b9e6SYuval Mintz u64 rx_mac_bytes; 434fe56b9e6SYuval Mintz u64 rx_mac_uc_packets; 435fe56b9e6SYuval Mintz u64 rx_mac_mc_packets; 436fe56b9e6SYuval Mintz u64 rx_mac_bc_packets; 437fe56b9e6SYuval Mintz u64 rx_mac_frames_ok; 438fe56b9e6SYuval Mintz u64 tx_mac_bytes; 439fe56b9e6SYuval Mintz u64 tx_mac_uc_packets; 440fe56b9e6SYuval Mintz u64 tx_mac_mc_packets; 441fe56b9e6SYuval Mintz u64 tx_mac_bc_packets; 442fe56b9e6SYuval Mintz u64 tx_mac_ctrl_frames; 443fe56b9e6SYuval Mintz }; 444fe56b9e6SYuval Mintz 445fe56b9e6SYuval Mintz #define QED_SB_IDX 0x0002 446fe56b9e6SYuval Mintz 447fe56b9e6SYuval Mintz #define RX_PI 0 448fe56b9e6SYuval Mintz #define TX_PI(tc) (RX_PI + 1 + tc) 449fe56b9e6SYuval Mintz 4504ac801b7SYuval Mintz struct qed_sb_cnt_info { 4514ac801b7SYuval Mintz int sb_cnt; 4524ac801b7SYuval Mintz int sb_iov_cnt; 4534ac801b7SYuval Mintz int sb_free_blk; 4544ac801b7SYuval Mintz }; 4554ac801b7SYuval Mintz 456fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info) 457fe56b9e6SYuval Mintz { 458fe56b9e6SYuval Mintz u32 prod = 0; 459fe56b9e6SYuval Mintz u16 rc = 0; 460fe56b9e6SYuval Mintz 461fe56b9e6SYuval Mintz prod = le32_to_cpu(sb_info->sb_virt->prod_index) & 462fe56b9e6SYuval Mintz STATUS_BLOCK_PROD_INDEX_MASK; 463fe56b9e6SYuval Mintz if (sb_info->sb_ack != prod) { 464fe56b9e6SYuval Mintz sb_info->sb_ack = prod; 465fe56b9e6SYuval Mintz rc |= QED_SB_IDX; 466fe56b9e6SYuval Mintz } 467fe56b9e6SYuval Mintz 468fe56b9e6SYuval Mintz /* Let SB update */ 469fe56b9e6SYuval Mintz mmiowb(); 470fe56b9e6SYuval Mintz return rc; 471fe56b9e6SYuval Mintz } 472fe56b9e6SYuval Mintz 473fe56b9e6SYuval Mintz /** 474fe56b9e6SYuval Mintz * 475fe56b9e6SYuval Mintz * @brief This function creates an update command for interrupts that is 476fe56b9e6SYuval Mintz * written to the IGU. 477fe56b9e6SYuval Mintz * 478fe56b9e6SYuval Mintz * @param sb_info - This is the structure allocated and 479fe56b9e6SYuval Mintz * initialized per status block. Assumption is 480fe56b9e6SYuval Mintz * that it was initialized using qed_sb_init 481fe56b9e6SYuval Mintz * @param int_cmd - Enable/Disable/Nop 482fe56b9e6SYuval Mintz * @param upd_flg - whether igu consumer should be 483fe56b9e6SYuval Mintz * updated. 484fe56b9e6SYuval Mintz * 485fe56b9e6SYuval Mintz * @return inline void 486fe56b9e6SYuval Mintz */ 487fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info, 488fe56b9e6SYuval Mintz enum igu_int_cmd int_cmd, 489fe56b9e6SYuval Mintz u8 upd_flg) 490fe56b9e6SYuval Mintz { 491fe56b9e6SYuval Mintz struct igu_prod_cons_update igu_ack = { 0 }; 492fe56b9e6SYuval Mintz 493fe56b9e6SYuval Mintz igu_ack.sb_id_and_flags = 494fe56b9e6SYuval Mintz ((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) | 495fe56b9e6SYuval Mintz (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) | 496fe56b9e6SYuval Mintz (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) | 497fe56b9e6SYuval Mintz (IGU_SEG_ACCESS_REG << 498fe56b9e6SYuval Mintz IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT)); 499fe56b9e6SYuval Mintz 500fe56b9e6SYuval Mintz DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags); 501fe56b9e6SYuval Mintz 502fe56b9e6SYuval Mintz /* Both segments (interrupts & acks) are written to same place address; 503fe56b9e6SYuval Mintz * Need to guarantee all commands will be received (in-order) by HW. 504fe56b9e6SYuval Mintz */ 505fe56b9e6SYuval Mintz mmiowb(); 506fe56b9e6SYuval Mintz barrier(); 507fe56b9e6SYuval Mintz } 508fe56b9e6SYuval Mintz 509fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn, 510fe56b9e6SYuval Mintz void __iomem *addr, 511fe56b9e6SYuval Mintz int size, 512fe56b9e6SYuval Mintz u32 *data) 513fe56b9e6SYuval Mintz 514fe56b9e6SYuval Mintz { 515fe56b9e6SYuval Mintz unsigned int i; 516fe56b9e6SYuval Mintz 517fe56b9e6SYuval Mintz for (i = 0; i < size / sizeof(*data); i++) 518fe56b9e6SYuval Mintz DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]); 519fe56b9e6SYuval Mintz } 520fe56b9e6SYuval Mintz 521fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr, 522fe56b9e6SYuval Mintz int size, 523fe56b9e6SYuval Mintz u32 *data) 524fe56b9e6SYuval Mintz { 525fe56b9e6SYuval Mintz __internal_ram_wr(NULL, addr, size, data); 526fe56b9e6SYuval Mintz } 527fe56b9e6SYuval Mintz 5288c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps { 5298c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4 = 0x1, 5308c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6 = 0x2, 5318c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4_TCP = 0x4, 5328c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6_TCP = 0x8, 5338c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4_UDP = 0x10, 5348c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6_UDP = 0x20, 5358c5ebd0cSSudarsana Reddy Kalluru }; 5368c5ebd0cSSudarsana Reddy Kalluru 5378c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128 5388c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */ 539fe56b9e6SYuval Mintz #endif 540