xref: /linux/include/linux/qed/qed_if.h (revision fc831825f99eb3a2f1bf3fe7307b392513b642a5)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2fe56b9e6SYuval Mintz  *
3fe56b9e6SYuval Mintz  * Copyright (c) 2015 QLogic Corporation
4fe56b9e6SYuval Mintz  *
5fe56b9e6SYuval Mintz  * This software is available under the terms of the GNU General Public License
6fe56b9e6SYuval Mintz  * (GPL) Version 2, available from the file COPYING in the main directory of
7fe56b9e6SYuval Mintz  * this source tree.
8fe56b9e6SYuval Mintz  */
9fe56b9e6SYuval Mintz 
10fe56b9e6SYuval Mintz #ifndef _QED_IF_H
11fe56b9e6SYuval Mintz #define _QED_IF_H
12fe56b9e6SYuval Mintz 
13fe56b9e6SYuval Mintz #include <linux/types.h>
14fe56b9e6SYuval Mintz #include <linux/interrupt.h>
15fe56b9e6SYuval Mintz #include <linux/netdevice.h>
16fe56b9e6SYuval Mintz #include <linux/pci.h>
17fe56b9e6SYuval Mintz #include <linux/skbuff.h>
18fe56b9e6SYuval Mintz #include <linux/types.h>
19fe56b9e6SYuval Mintz #include <asm/byteorder.h>
20fe56b9e6SYuval Mintz #include <linux/io.h>
21fe56b9e6SYuval Mintz #include <linux/compiler.h>
22fe56b9e6SYuval Mintz #include <linux/kernel.h>
23fe56b9e6SYuval Mintz #include <linux/list.h>
24fe56b9e6SYuval Mintz #include <linux/slab.h>
25fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
26fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
27fe56b9e6SYuval Mintz 
2839651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
2939651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
3039651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
3139651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
3239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
3339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
3439651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
3539651abdSSudarsana Reddy Kalluru };
3639651abdSSudarsana Reddy Kalluru 
3751ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
3851ff1725SRam Amrani 
396ad8c632SSudarsana Reddy Kalluru #ifdef CONFIG_DCB
406ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
416ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
426ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
436ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
446ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
456ad8c632SSudarsana Reddy Kalluru 
466ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
476ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
486ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
496ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
506ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
516ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
526ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
536ad8c632SSudarsana Reddy Kalluru };
546ad8c632SSudarsana Reddy Kalluru 
556ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
566ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
576ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
586ad8c632SSudarsana Reddy Kalluru };
596ad8c632SSudarsana Reddy Kalluru 
606ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
616ad8c632SSudarsana Reddy Kalluru 	u8 roce;
626ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
636ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
646ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
656ad8c632SSudarsana Reddy Kalluru 	u8 eth;
666ad8c632SSudarsana Reddy Kalluru };
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
696ad8c632SSudarsana Reddy Kalluru 	bool willing;
706ad8c632SSudarsana Reddy Kalluru 	bool enabled;
716ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
726ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
736ad8c632SSudarsana Reddy Kalluru };
746ad8c632SSudarsana Reddy Kalluru 
7559bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
7659bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
7759bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
7859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
7959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
8059bcb797SSudarsana Reddy Kalluru };
8159bcb797SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
836ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
8459bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
856ad8c632SSudarsana Reddy Kalluru 	bool enabled;
866ad8c632SSudarsana Reddy Kalluru 	u8 prio;
876ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
886ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
896ad8c632SSudarsana Reddy Kalluru };
906ad8c632SSudarsana Reddy Kalluru 
916ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
926ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
936ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
946ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
956ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
966ad8c632SSudarsana Reddy Kalluru 	bool app_error;
976ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
986ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
996ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1006ad8c632SSudarsana Reddy Kalluru 	bool valid;
1016ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1026ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1036ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1046ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1056ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1066ad8c632SSudarsana Reddy Kalluru };
1076ad8c632SSudarsana Reddy Kalluru 
1086ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1096ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1106ad8c632SSudarsana Reddy Kalluru 	bool valid;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1156ad8c632SSudarsana Reddy Kalluru 	bool valid;
1166ad8c632SSudarsana Reddy Kalluru };
1176ad8c632SSudarsana Reddy Kalluru 
1186ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1196ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1206ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1216ad8c632SSudarsana Reddy Kalluru 	bool valid;
1226ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1236ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1246ad8c632SSudarsana Reddy Kalluru 	bool cee;
1256ad8c632SSudarsana Reddy Kalluru 	u32 err;
1266ad8c632SSudarsana Reddy Kalluru };
1276ad8c632SSudarsana Reddy Kalluru 
1286ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1296ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1306ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1326ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1336ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1346ad8c632SSudarsana Reddy Kalluru };
1356ad8c632SSudarsana Reddy Kalluru #endif
1366ad8c632SSudarsana Reddy Kalluru 
13791420b83SSudarsana Kalluru enum qed_led_mode {
13891420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
13991420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
14091420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
14191420b83SSudarsana Kalluru };
14291420b83SSudarsana Kalluru 
143fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
144fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
145fe56b9e6SYuval Mintz 
146fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
147fe56b9e6SYuval Mintz 
148fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF
1490e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
150fe56b9e6SYuval Mintz 
151fe56b9e6SYuval Mintz /* forward */
152fe56b9e6SYuval Mintz struct qed_dev;
153fe56b9e6SYuval Mintz 
154fe56b9e6SYuval Mintz struct qed_eth_pf_params {
155fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
156fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
157fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
158fe56b9e6SYuval Mintz 	 */
159fe56b9e6SYuval Mintz 	u16 num_cons;
160fe56b9e6SYuval Mintz };
161fe56b9e6SYuval Mintz 
162c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
163c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
164c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
165c5ac9319SYuval Mintz 	u64 bdq_pbl_base_addr[2];
166c5ac9319SYuval Mintz 	u32 max_cwnd;
167c5ac9319SYuval Mintz 	u16 cq_num_entries;
168c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
169*fc831825SYuval Mintz 	u32 two_msl_timer;
170c5ac9319SYuval Mintz 	u16 dup_ack_threshold;
171c5ac9319SYuval Mintz 	u16 tx_sws_timer;
172c5ac9319SYuval Mintz 	u16 min_rto;
173c5ac9319SYuval Mintz 	u16 min_rto_rt;
174c5ac9319SYuval Mintz 	u16 max_rto;
175c5ac9319SYuval Mintz 
176c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
177c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
178c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
179c5ac9319SYuval Mintz 	 */
180c5ac9319SYuval Mintz 	u16 num_cons;
181c5ac9319SYuval Mintz 	u16 num_tasks;
182c5ac9319SYuval Mintz 
183c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
184c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
185c5ac9319SYuval Mintz 	u16 bdq_xoff_threshold[2];
186c5ac9319SYuval Mintz 	u16 bdq_xon_threshold[2];
187c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
188c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
189c5ac9319SYuval Mintz 	u16 rq_buffer_size;
190c5ac9319SYuval Mintz 
191c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
192c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
193c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
194c5ac9319SYuval Mintz 	u8 num_queues;
195c5ac9319SYuval Mintz 	u8 log_page_size;
196c5ac9319SYuval Mintz 	u8 rqe_log_size;
197c5ac9319SYuval Mintz 	u8 max_fin_rt;
198c5ac9319SYuval Mintz 	u8 gl_rq_pi;
199c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
200c5ac9319SYuval Mintz 	u8 debug_mode;
201c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
202c5ac9319SYuval Mintz 	u8 ooo_enable;
203c5ac9319SYuval Mintz 
204c5ac9319SYuval Mintz 	u8 is_target;
205c5ac9319SYuval Mintz 	u8 bdq_pbl_num_entries[2];
206c5ac9319SYuval Mintz };
207c5ac9319SYuval Mintz 
208c5ac9319SYuval Mintz struct qed_rdma_pf_params {
209c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
210c5ac9319SYuval Mintz 	 * the doorbell BAR).
211c5ac9319SYuval Mintz 	 */
212c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
213c5ac9319SYuval Mintz 	u32 num_mrs;		/* number of requested memory regions */
214c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
215c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
216c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
217c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
218c5ac9319SYuval Mintz 
219c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
220c5ac9319SYuval Mintz 	u8 enable_dcqcn;
221c5ac9319SYuval Mintz };
222c5ac9319SYuval Mintz 
223fe56b9e6SYuval Mintz struct qed_pf_params {
224fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
225c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
226c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
227fe56b9e6SYuval Mintz };
228fe56b9e6SYuval Mintz 
229fe56b9e6SYuval Mintz enum qed_int_mode {
230fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
231fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
232fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
233fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
234fe56b9e6SYuval Mintz };
235fe56b9e6SYuval Mintz 
236fe56b9e6SYuval Mintz struct qed_sb_info {
237fe56b9e6SYuval Mintz 	struct status_block	*sb_virt;
238fe56b9e6SYuval Mintz 	dma_addr_t		sb_phys;
239fe56b9e6SYuval Mintz 	u32			sb_ack; /* Last given ack */
240fe56b9e6SYuval Mintz 	u16			igu_sb_id;
241fe56b9e6SYuval Mintz 	void __iomem		*igu_addr;
242fe56b9e6SYuval Mintz 	u8			flags;
243fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT        0x1
244fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP       0x2
245fe56b9e6SYuval Mintz 
246fe56b9e6SYuval Mintz 	struct qed_dev		*cdev;
247fe56b9e6SYuval Mintz };
248fe56b9e6SYuval Mintz 
249fe56b9e6SYuval Mintz struct qed_dev_info {
250fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
251fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
252fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
253fe56b9e6SYuval Mintz 	u8		num_hwfns;
254fe56b9e6SYuval Mintz 
255fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
256fc48b7a6SYuval Mintz 	bool		is_mf_default;
257fe56b9e6SYuval Mintz 
258fe56b9e6SYuval Mintz 	/* FW version */
259fe56b9e6SYuval Mintz 	u16		fw_major;
260fe56b9e6SYuval Mintz 	u16		fw_minor;
261fe56b9e6SYuval Mintz 	u16		fw_rev;
262fe56b9e6SYuval Mintz 	u16		fw_eng;
263fe56b9e6SYuval Mintz 
264fe56b9e6SYuval Mintz 	/* MFW version */
265fe56b9e6SYuval Mintz 	u32		mfw_rev;
266fe56b9e6SYuval Mintz 
267fe56b9e6SYuval Mintz 	u32		flash_size;
268fe56b9e6SYuval Mintz 	u8		mf_mode;
269831bfb0eSYuval Mintz 	bool		tx_switching;
270cee9fbd8SRam Amrani 	bool		rdma_supported;
2710fefbfbaSSudarsana Kalluru 	u16		mtu;
27214d39648SMintz, Yuval 
27314d39648SMintz, Yuval 	bool wol_support;
274fe56b9e6SYuval Mintz };
275fe56b9e6SYuval Mintz 
276fe56b9e6SYuval Mintz enum qed_sb_type {
277fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
27851ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
279*fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
280fe56b9e6SYuval Mintz };
281fe56b9e6SYuval Mintz 
282fe56b9e6SYuval Mintz enum qed_protocol {
283fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
284c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
285fe56b9e6SYuval Mintz };
286fe56b9e6SYuval Mintz 
287054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
288054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
289054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
290054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
291054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
292054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Half_BIT = BIT(4),
293054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Full_BIT = BIT(5),
294054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
295054c67d1SSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(7),
296054c67d1SSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(8),
297054c67d1SSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(9),
298054c67d1SSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(10),
299054c67d1SSudarsana Reddy Kalluru 	QED_LM_COUNT = 11
300054c67d1SSudarsana Reddy Kalluru };
301054c67d1SSudarsana Reddy Kalluru 
302fe56b9e6SYuval Mintz struct qed_link_params {
303fe56b9e6SYuval Mintz 	bool	link_up;
304fe56b9e6SYuval Mintz 
305fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
306fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
307fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
308fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
30903dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
310fe56b9e6SYuval Mintz 	u32	override_flags;
311fe56b9e6SYuval Mintz 	bool	autoneg;
312fe56b9e6SYuval Mintz 	u32	adv_speeds;
313fe56b9e6SYuval Mintz 	u32	forced_speed;
314fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
315fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
316fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
317fe56b9e6SYuval Mintz 	u32	pause_config;
31803dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
31903dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
32003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
32103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
32203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
32303dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
324fe56b9e6SYuval Mintz };
325fe56b9e6SYuval Mintz 
326fe56b9e6SYuval Mintz struct qed_link_output {
327fe56b9e6SYuval Mintz 	bool	link_up;
328fe56b9e6SYuval Mintz 
329d194fd26SYuval Mintz 	/* In QED_LM_* defs */
330d194fd26SYuval Mintz 	u32	supported_caps;
331d194fd26SYuval Mintz 	u32	advertised_caps;
332d194fd26SYuval Mintz 	u32	lp_caps;
333d194fd26SYuval Mintz 
334fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
335fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
336fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
337fe56b9e6SYuval Mintz 	bool	autoneg;
338fe56b9e6SYuval Mintz 	u32	pause_config;
339fe56b9e6SYuval Mintz };
340fe56b9e6SYuval Mintz 
3411408cc1fSYuval Mintz struct qed_probe_params {
3421408cc1fSYuval Mintz 	enum qed_protocol protocol;
3431408cc1fSYuval Mintz 	u32 dp_module;
3441408cc1fSYuval Mintz 	u8 dp_level;
3451408cc1fSYuval Mintz 	bool is_vf;
3461408cc1fSYuval Mintz };
3471408cc1fSYuval Mintz 
348fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
349fe56b9e6SYuval Mintz struct qed_slowpath_params {
350fe56b9e6SYuval Mintz 	u32	int_mode;
351fe56b9e6SYuval Mintz 	u8	drv_major;
352fe56b9e6SYuval Mintz 	u8	drv_minor;
353fe56b9e6SYuval Mintz 	u8	drv_rev;
354fe56b9e6SYuval Mintz 	u8	drv_eng;
355fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
356fe56b9e6SYuval Mintz };
357fe56b9e6SYuval Mintz 
358fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
359fe56b9e6SYuval Mintz 
360fe56b9e6SYuval Mintz struct qed_int_info {
361fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
362fe56b9e6SYuval Mintz 	u8			msix_cnt;
363fe56b9e6SYuval Mintz 
364fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
365fe56b9e6SYuval Mintz 	u8			used_cnt;
366fe56b9e6SYuval Mintz };
367fe56b9e6SYuval Mintz 
368fe56b9e6SYuval Mintz struct qed_common_cb_ops {
369fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
370fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
371fe56b9e6SYuval Mintz };
372fe56b9e6SYuval Mintz 
37303dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
37403dc76caSSudarsana Reddy Kalluru /**
37503dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
37603dc76caSSudarsana Reddy Kalluru  *
37703dc76caSSudarsana Reddy Kalluru  * @param cdev
37803dc76caSSudarsana Reddy Kalluru  *
37903dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
38003dc76caSSudarsana Reddy Kalluru  */
38103dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
38203dc76caSSudarsana Reddy Kalluru 
38303dc76caSSudarsana Reddy Kalluru /**
38403dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
38503dc76caSSudarsana Reddy Kalluru  *
38603dc76caSSudarsana Reddy Kalluru  * @param cdev
38703dc76caSSudarsana Reddy Kalluru  *
38803dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
38903dc76caSSudarsana Reddy Kalluru  */
39003dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
39103dc76caSSudarsana Reddy Kalluru 
39203dc76caSSudarsana Reddy Kalluru /**
39303dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
39403dc76caSSudarsana Reddy Kalluru  *
39503dc76caSSudarsana Reddy Kalluru  * @param cdev
39603dc76caSSudarsana Reddy Kalluru  *
39703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
39803dc76caSSudarsana Reddy Kalluru  */
39903dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
40003dc76caSSudarsana Reddy Kalluru 
40103dc76caSSudarsana Reddy Kalluru /**
40203dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
40303dc76caSSudarsana Reddy Kalluru  *
40403dc76caSSudarsana Reddy Kalluru  * @param cdev
40503dc76caSSudarsana Reddy Kalluru  *
40603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
40703dc76caSSudarsana Reddy Kalluru  */
40803dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
4097a4b21b7SMintz, Yuval 
4107a4b21b7SMintz, Yuval /**
4117a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
4127a4b21b7SMintz, Yuval  *
4137a4b21b7SMintz, Yuval  * @param cdev
4147a4b21b7SMintz, Yuval  *
4157a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
4167a4b21b7SMintz, Yuval  */
4177a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
41803dc76caSSudarsana Reddy Kalluru };
41903dc76caSSudarsana Reddy Kalluru 
420fe56b9e6SYuval Mintz struct qed_common_ops {
42103dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
42203dc76caSSudarsana Reddy Kalluru 
423fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
4241408cc1fSYuval Mintz 				 struct qed_probe_params *params);
425fe56b9e6SYuval Mintz 
426fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
427fe56b9e6SYuval Mintz 
428fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
429fe56b9e6SYuval Mintz 					   pci_power_t state);
430fe56b9e6SYuval Mintz 
431fe56b9e6SYuval Mintz 	void		(*set_id)(struct qed_dev *cdev,
432fe56b9e6SYuval Mintz 				  char name[],
433fe56b9e6SYuval Mintz 				  char ver_str[]);
434fe56b9e6SYuval Mintz 
435fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
436fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
437fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
438fe56b9e6SYuval Mintz 	 */
439fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
440fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
441fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
442fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
443fe56b9e6SYuval Mintz 
444fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
445fe56b9e6SYuval Mintz 
446fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
447fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
448fe56b9e6SYuval Mintz 	 */
449fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
450fe56b9e6SYuval Mintz 				      u16 cnt);
451fe56b9e6SYuval Mintz 
452fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
453fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
454fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
455fe56b9e6SYuval Mintz 
456fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
457fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
458fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
459fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
460fe56b9e6SYuval Mintz 				   u16 sb_id,
461fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
462fe56b9e6SYuval Mintz 
463fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
464fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
465fe56b9e6SYuval Mintz 				      u16 sb_id);
466fe56b9e6SYuval Mintz 
467fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
468fe56b9e6SYuval Mintz 					       void *token,
469fe56b9e6SYuval Mintz 					       int index,
470fe56b9e6SYuval Mintz 					       void (*handler)(void *));
471fe56b9e6SYuval Mintz 
472fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
473fe56b9e6SYuval Mintz 					      int index);
474fe7cd2bfSYuval Mintz 
475e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
476e0971c83STomer Tayar 
477e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
478e0971c83STomer Tayar 
479fe7cd2bfSYuval Mintz /**
480fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
481fe7cd2bfSYuval Mintz  *
482fe7cd2bfSYuval Mintz  * @param cdev
483fe7cd2bfSYuval Mintz  *
484fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
485fe7cd2bfSYuval Mintz  */
486fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
487fe7cd2bfSYuval Mintz 
488fe56b9e6SYuval Mintz /**
489fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
490fe56b9e6SYuval Mintz  *
491fe56b9e6SYuval Mintz  * @param cdev
492fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
493fe56b9e6SYuval Mintz  *
494fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
495fe56b9e6SYuval Mintz  */
496fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
497fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
498fe56b9e6SYuval Mintz 
499fe56b9e6SYuval Mintz /**
500fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
501fe56b9e6SYuval Mintz  *
502fe56b9e6SYuval Mintz  * @param cdev
503fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
504fe56b9e6SYuval Mintz  */
505fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
506fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
507fe56b9e6SYuval Mintz 
508fe56b9e6SYuval Mintz /**
509fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
510fe56b9e6SYuval Mintz  *
511fe56b9e6SYuval Mintz  * @param cdev
512fe56b9e6SYuval Mintz  */
513fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
514fe56b9e6SYuval Mintz 
515fe56b9e6SYuval Mintz /**
516fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
517fe56b9e6SYuval Mintz  *
518fe56b9e6SYuval Mintz  * @param cdev
519fe56b9e6SYuval Mintz  * @param dp_module
520fe56b9e6SYuval Mintz  * @param dp_level
521fe56b9e6SYuval Mintz  */
522fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
523fe56b9e6SYuval Mintz 					 u32 dp_module,
524fe56b9e6SYuval Mintz 					 u8 dp_level);
525fe56b9e6SYuval Mintz 
526fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
527fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
528fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
529a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
530a91eb52aSYuval Mintz 				       u32 num_elems,
531fe56b9e6SYuval Mintz 				       size_t elem_size,
532fe56b9e6SYuval Mintz 				       struct qed_chain *p_chain);
533fe56b9e6SYuval Mintz 
534fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
535fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
53691420b83SSudarsana Kalluru 
53791420b83SSudarsana Kalluru /**
538722003acSSudarsana Reddy Kalluru  * @brief get_coalesce - Get coalesce parameters in usec
539722003acSSudarsana Reddy Kalluru  *
540722003acSSudarsana Reddy Kalluru  * @param cdev
541722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
542722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
543722003acSSudarsana Reddy Kalluru  *
544722003acSSudarsana Reddy Kalluru  */
545722003acSSudarsana Reddy Kalluru 	void (*get_coalesce)(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal);
546722003acSSudarsana Reddy Kalluru 
547722003acSSudarsana Reddy Kalluru /**
548722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
549722003acSSudarsana Reddy Kalluru  *
550722003acSSudarsana Reddy Kalluru  * @param cdev
551722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
552722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
553722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
554722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
555722003acSSudarsana Reddy Kalluru  *
556722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
557722003acSSudarsana Reddy Kalluru  */
558722003acSSudarsana Reddy Kalluru 	int (*set_coalesce)(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
559722003acSSudarsana Reddy Kalluru 			    u8 qid, u16 sb_id);
560722003acSSudarsana Reddy Kalluru 
561722003acSSudarsana Reddy Kalluru /**
56291420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
56391420b83SSudarsana Kalluru  *
56491420b83SSudarsana Kalluru  * @param cdev
56591420b83SSudarsana Kalluru  * @param mode - LED mode
56691420b83SSudarsana Kalluru  *
56791420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
56891420b83SSudarsana Kalluru  */
56991420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
57091420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
5710fefbfbaSSudarsana Kalluru 
5720fefbfbaSSudarsana Kalluru /**
5730fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
5740fefbfbaSSudarsana Kalluru  *
5750fefbfbaSSudarsana Kalluru  * @param cdev
5760fefbfbaSSudarsana Kalluru  * @param active
5770fefbfbaSSudarsana Kalluru  *
5780fefbfbaSSudarsana Kalluru  */
5790fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
5800fefbfbaSSudarsana Kalluru 
5810fefbfbaSSudarsana Kalluru /**
5820fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
5830fefbfbaSSudarsana Kalluru  *
5840fefbfbaSSudarsana Kalluru  * @param cdev
5850fefbfbaSSudarsana Kalluru  * @param mac
5860fefbfbaSSudarsana Kalluru  *
5870fefbfbaSSudarsana Kalluru  */
5880fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
5890fefbfbaSSudarsana Kalluru 
5900fefbfbaSSudarsana Kalluru /**
5910fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
5920fefbfbaSSudarsana Kalluru  *
5930fefbfbaSSudarsana Kalluru  * @param cdev
5940fefbfbaSSudarsana Kalluru  * @param mtu
5950fefbfbaSSudarsana Kalluru  *
5960fefbfbaSSudarsana Kalluru  */
5970fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
59814d39648SMintz, Yuval 
59914d39648SMintz, Yuval /**
60014d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
60114d39648SMintz, Yuval  *
60214d39648SMintz, Yuval  * @param cdev
60314d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
60414d39648SMintz, Yuval  */
60514d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
606fe56b9e6SYuval Mintz };
607fe56b9e6SYuval Mintz 
608fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
609fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
610fe56b9e6SYuval Mintz 
611fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
612fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
613fe56b9e6SYuval Mintz 
614fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
615fe56b9e6SYuval Mintz 	do {						       \
616fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
617fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
618fe56b9e6SYuval Mintz 	} while (0)
619fe56b9e6SYuval Mintz 
620fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
621fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
622fe56b9e6SYuval Mintz 
623fe56b9e6SYuval Mintz /* Debug print definitions */
624fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)						     \
625fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,				     \
626fe56b9e6SYuval Mintz 		       __func__, __LINE__,				     \
627fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",		     \
628fe56b9e6SYuval Mintz 		       ## __VA_ARGS__)					     \
629fe56b9e6SYuval Mintz 
630fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
631fe56b9e6SYuval Mintz 	do {							      \
632fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
633fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
634fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
635fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
636fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
637fe56b9e6SYuval Mintz 								      \
638fe56b9e6SYuval Mintz 		}						      \
639fe56b9e6SYuval Mintz 	} while (0)
640fe56b9e6SYuval Mintz 
641fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
642fe56b9e6SYuval Mintz 	do {							      \
643fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
644fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
645fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
646fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
647fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
648fe56b9e6SYuval Mintz 		}						      \
649fe56b9e6SYuval Mintz 	} while (0)
650fe56b9e6SYuval Mintz 
651fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
652fe56b9e6SYuval Mintz 	do {								\
653fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
654fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
655fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
656fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
657fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
658fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
659fe56b9e6SYuval Mintz 		}							\
660fe56b9e6SYuval Mintz 	} while (0)
661fe56b9e6SYuval Mintz 
662fe56b9e6SYuval Mintz enum DP_LEVEL {
663fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
664fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
665fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
666fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
667fe56b9e6SYuval Mintz };
668fe56b9e6SYuval Mintz 
669fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
670fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
671fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
672fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
673fe56b9e6SYuval Mintz 
674fe56b9e6SYuval Mintz enum DP_MODULE {
675fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
676fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
677fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
678fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
679fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
680fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
681fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
6820a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
683fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
68451ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
685fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
686fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
687fe56b9e6SYuval Mintz };
688fe56b9e6SYuval Mintz 
689fc48b7a6SYuval Mintz enum qed_mf_mode {
690fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
691fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
692fc48b7a6SYuval Mintz 	QED_MF_NPAR,
693fc48b7a6SYuval Mintz };
694fc48b7a6SYuval Mintz 
695fe56b9e6SYuval Mintz struct qed_eth_stats {
696fe56b9e6SYuval Mintz 	u64	no_buff_discards;
697fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
698fe56b9e6SYuval Mintz 	u64	ttl0_discard;
699fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
700fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
701fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
702fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
703fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
704fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
705fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
706fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
707fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
708fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
709fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
710fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
711fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
712fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
713fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
714fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
715fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
716fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
717fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
718fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
719fe56b9e6SYuval Mintz 
720fe56b9e6SYuval Mintz 	/* port */
721fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
722d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
723d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
724d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
725d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
726d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
727d4967cf3SYuval Mintz 	u64	rx_1519_to_1522_byte_packets;
728d4967cf3SYuval Mintz 	u64	rx_1519_to_2047_byte_packets;
729d4967cf3SYuval Mintz 	u64	rx_2048_to_4095_byte_packets;
730d4967cf3SYuval Mintz 	u64	rx_4096_to_9216_byte_packets;
731d4967cf3SYuval Mintz 	u64	rx_9217_to_16383_byte_packets;
732fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
733fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
734fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
735fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
736fe56b9e6SYuval Mintz 	u64	rx_align_errors;
737fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
738fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
739fe56b9e6SYuval Mintz 	u64	rx_jabbers;
740fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
741fe56b9e6SYuval Mintz 	u64	rx_fragments;
742fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
743fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
744fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
745fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
746fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
747fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
748fe56b9e6SYuval Mintz 	u64	tx_1519_to_2047_byte_packets;
749fe56b9e6SYuval Mintz 	u64	tx_2048_to_4095_byte_packets;
750fe56b9e6SYuval Mintz 	u64	tx_4096_to_9216_byte_packets;
751fe56b9e6SYuval Mintz 	u64	tx_9217_to_16383_byte_packets;
752fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
753fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
754fe56b9e6SYuval Mintz 	u64	tx_lpi_entry_count;
755fe56b9e6SYuval Mintz 	u64	tx_total_collisions;
756fe56b9e6SYuval Mintz 	u64	brb_truncates;
757fe56b9e6SYuval Mintz 	u64	brb_discards;
758fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
759fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
760fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
761fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
762fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
763fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
764fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
765fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
766fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
767fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
768fe56b9e6SYuval Mintz };
769fe56b9e6SYuval Mintz 
770fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
771fe56b9e6SYuval Mintz 
772fe56b9e6SYuval Mintz #define RX_PI           0
773fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
774fe56b9e6SYuval Mintz 
7754ac801b7SYuval Mintz struct qed_sb_cnt_info {
7764ac801b7SYuval Mintz 	int	sb_cnt;
7774ac801b7SYuval Mintz 	int	sb_iov_cnt;
7784ac801b7SYuval Mintz 	int	sb_free_blk;
7794ac801b7SYuval Mintz };
7804ac801b7SYuval Mintz 
781fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
782fe56b9e6SYuval Mintz {
783fe56b9e6SYuval Mintz 	u32 prod = 0;
784fe56b9e6SYuval Mintz 	u16 rc = 0;
785fe56b9e6SYuval Mintz 
786fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
787fe56b9e6SYuval Mintz 	       STATUS_BLOCK_PROD_INDEX_MASK;
788fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
789fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
790fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
791fe56b9e6SYuval Mintz 	}
792fe56b9e6SYuval Mintz 
793fe56b9e6SYuval Mintz 	/* Let SB update */
794fe56b9e6SYuval Mintz 	mmiowb();
795fe56b9e6SYuval Mintz 	return rc;
796fe56b9e6SYuval Mintz }
797fe56b9e6SYuval Mintz 
798fe56b9e6SYuval Mintz /**
799fe56b9e6SYuval Mintz  *
800fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
801fe56b9e6SYuval Mintz  *        written to the IGU.
802fe56b9e6SYuval Mintz  *
803fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
804fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
805fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
806fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
807fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
808fe56b9e6SYuval Mintz  *                 updated.
809fe56b9e6SYuval Mintz  *
810fe56b9e6SYuval Mintz  * @return inline void
811fe56b9e6SYuval Mintz  */
812fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
813fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
814fe56b9e6SYuval Mintz 			      u8 upd_flg)
815fe56b9e6SYuval Mintz {
816fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
817fe56b9e6SYuval Mintz 
818fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
819fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
820fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
821fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
822fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
823fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
824fe56b9e6SYuval Mintz 
825fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
826fe56b9e6SYuval Mintz 
827fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
828fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
829fe56b9e6SYuval Mintz 	 */
830fe56b9e6SYuval Mintz 	mmiowb();
831fe56b9e6SYuval Mintz 	barrier();
832fe56b9e6SYuval Mintz }
833fe56b9e6SYuval Mintz 
834fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
835fe56b9e6SYuval Mintz 				     void __iomem *addr,
836fe56b9e6SYuval Mintz 				     int size,
837fe56b9e6SYuval Mintz 				     u32 *data)
838fe56b9e6SYuval Mintz 
839fe56b9e6SYuval Mintz {
840fe56b9e6SYuval Mintz 	unsigned int i;
841fe56b9e6SYuval Mintz 
842fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
843fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
844fe56b9e6SYuval Mintz }
845fe56b9e6SYuval Mintz 
846fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
847fe56b9e6SYuval Mintz 				   int size,
848fe56b9e6SYuval Mintz 				   u32 *data)
849fe56b9e6SYuval Mintz {
850fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
851fe56b9e6SYuval Mintz }
852fe56b9e6SYuval Mintz 
8538c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
8548c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
8558c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
8568c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
8578c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
8588c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
8598c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
8608c5ebd0cSSudarsana Reddy Kalluru };
8618c5ebd0cSSudarsana Reddy Kalluru 
8628c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
8638c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
864fe56b9e6SYuval Mintz #endif
865