xref: /linux/include/linux/qed/qed_if.h (revision f240b6882211aae7155a9839dff1426e2853fe30)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9fe56b9e6SYuval Mintz  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_IF_H
34fe56b9e6SYuval Mintz #define _QED_IF_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/interrupt.h>
38fe56b9e6SYuval Mintz #include <linux/netdevice.h>
39fe56b9e6SYuval Mintz #include <linux/pci.h>
40fe56b9e6SYuval Mintz #include <linux/skbuff.h>
41fe56b9e6SYuval Mintz #include <linux/types.h>
42fe56b9e6SYuval Mintz #include <asm/byteorder.h>
43fe56b9e6SYuval Mintz #include <linux/io.h>
44fe56b9e6SYuval Mintz #include <linux/compiler.h>
45fe56b9e6SYuval Mintz #include <linux/kernel.h>
46fe56b9e6SYuval Mintz #include <linux/list.h>
47fe56b9e6SYuval Mintz #include <linux/slab.h>
48fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
49fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
50fe56b9e6SYuval Mintz 
5139651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
5239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
5339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
5439651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
5539651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
5639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
5739651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
5839651abdSSudarsana Reddy Kalluru };
5939651abdSSudarsana Reddy Kalluru 
6051ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
6151ff1725SRam Amrani 
626ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
636ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
646ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
656ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
666ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
696ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
706ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
716ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
726ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
736ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
746ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
756ad8c632SSudarsana Reddy Kalluru };
766ad8c632SSudarsana Reddy Kalluru 
776ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
786ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
796ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
806ad8c632SSudarsana Reddy Kalluru };
816ad8c632SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
836ad8c632SSudarsana Reddy Kalluru 	u8 roce;
846ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
856ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
866ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
876ad8c632SSudarsana Reddy Kalluru 	u8 eth;
886ad8c632SSudarsana Reddy Kalluru };
896ad8c632SSudarsana Reddy Kalluru 
906ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
916ad8c632SSudarsana Reddy Kalluru 	bool willing;
926ad8c632SSudarsana Reddy Kalluru 	bool enabled;
936ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
946ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
956ad8c632SSudarsana Reddy Kalluru };
966ad8c632SSudarsana Reddy Kalluru 
9759bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
9859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
9959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
10059bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
10159bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
10259bcb797SSudarsana Reddy Kalluru };
10359bcb797SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
1056ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
10659bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
1076ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1086ad8c632SSudarsana Reddy Kalluru 	u8 prio;
1096ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
1106ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
1156ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
1166ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
1176ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool app_error;
1196ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
1206ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
1216ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1226ad8c632SSudarsana Reddy Kalluru 	bool valid;
1236ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1246ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1256ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1276ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1286ad8c632SSudarsana Reddy Kalluru };
1296ad8c632SSudarsana Reddy Kalluru 
1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1326ad8c632SSudarsana Reddy Kalluru 	bool valid;
1336ad8c632SSudarsana Reddy Kalluru };
1346ad8c632SSudarsana Reddy Kalluru 
1356ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1366ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1376ad8c632SSudarsana Reddy Kalluru 	bool valid;
1386ad8c632SSudarsana Reddy Kalluru };
1396ad8c632SSudarsana Reddy Kalluru 
1406ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1416ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1426ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1436ad8c632SSudarsana Reddy Kalluru 	bool valid;
1446ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1456ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1466ad8c632SSudarsana Reddy Kalluru 	bool cee;
14749632b58Ssudarsana.kalluru@cavium.com 	bool local;
1486ad8c632SSudarsana Reddy Kalluru 	u32 err;
1496ad8c632SSudarsana Reddy Kalluru };
1506ad8c632SSudarsana Reddy Kalluru 
1516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1526ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1536ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1546ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1556ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1566ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1576ad8c632SSudarsana Reddy Kalluru };
1586ad8c632SSudarsana Reddy Kalluru 
15920675b37SMintz, Yuval enum qed_nvm_images {
16020675b37SMintz, Yuval 	QED_NVM_IMAGE_ISCSI_CFG,
16120675b37SMintz, Yuval 	QED_NVM_IMAGE_FCOE_CFG,
1621ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_CFG1,
1631ac4329aSDenis Bolotin 	QED_NVM_IMAGE_DEFAULT_CFG,
1641ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_META,
16520675b37SMintz, Yuval };
16620675b37SMintz, Yuval 
167645874e5SSudarsana Reddy Kalluru struct qed_link_eee_params {
168645874e5SSudarsana Reddy Kalluru 	u32 tx_lpi_timer;
169645874e5SSudarsana Reddy Kalluru #define QED_EEE_1G_ADV		BIT(0)
170645874e5SSudarsana Reddy Kalluru #define QED_EEE_10G_ADV		BIT(1)
171645874e5SSudarsana Reddy Kalluru 
172645874e5SSudarsana Reddy Kalluru 	/* Capabilities are represented using QED_EEE_*_ADV values */
173645874e5SSudarsana Reddy Kalluru 	u8 adv_caps;
174645874e5SSudarsana Reddy Kalluru 	u8 lp_adv_caps;
175645874e5SSudarsana Reddy Kalluru 	bool enable;
176645874e5SSudarsana Reddy Kalluru 	bool tx_lpi_enable;
177645874e5SSudarsana Reddy Kalluru };
178645874e5SSudarsana Reddy Kalluru 
17991420b83SSudarsana Kalluru enum qed_led_mode {
18091420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
18191420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
18291420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
18391420b83SSudarsana Kalluru };
18491420b83SSudarsana Kalluru 
1852528c389SSudarsana Reddy Kalluru struct qed_mfw_tlv_eth {
1862528c389SSudarsana Reddy Kalluru 	u16 lso_maxoff_size;
1872528c389SSudarsana Reddy Kalluru 	bool lso_maxoff_size_set;
1882528c389SSudarsana Reddy Kalluru 	u16 lso_minseg_size;
1892528c389SSudarsana Reddy Kalluru 	bool lso_minseg_size_set;
1902528c389SSudarsana Reddy Kalluru 	u8 prom_mode;
1912528c389SSudarsana Reddy Kalluru 	bool prom_mode_set;
1922528c389SSudarsana Reddy Kalluru 	u16 tx_descr_size;
1932528c389SSudarsana Reddy Kalluru 	bool tx_descr_size_set;
1942528c389SSudarsana Reddy Kalluru 	u16 rx_descr_size;
1952528c389SSudarsana Reddy Kalluru 	bool rx_descr_size_set;
1962528c389SSudarsana Reddy Kalluru 	u16 netq_count;
1972528c389SSudarsana Reddy Kalluru 	bool netq_count_set;
1982528c389SSudarsana Reddy Kalluru 	u32 tcp4_offloads;
1992528c389SSudarsana Reddy Kalluru 	bool tcp4_offloads_set;
2002528c389SSudarsana Reddy Kalluru 	u32 tcp6_offloads;
2012528c389SSudarsana Reddy Kalluru 	bool tcp6_offloads_set;
2022528c389SSudarsana Reddy Kalluru 	u16 tx_descr_qdepth;
2032528c389SSudarsana Reddy Kalluru 	bool tx_descr_qdepth_set;
2042528c389SSudarsana Reddy Kalluru 	u16 rx_descr_qdepth;
2052528c389SSudarsana Reddy Kalluru 	bool rx_descr_qdepth_set;
2062528c389SSudarsana Reddy Kalluru 	u8 iov_offload;
2072528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_NONE            (0)
2082528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_MULTIQUEUE      (1)
2092528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEB             (2)
2102528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEPA            (3)
2112528c389SSudarsana Reddy Kalluru 	bool iov_offload_set;
2122528c389SSudarsana Reddy Kalluru 	u8 txqs_empty;
2132528c389SSudarsana Reddy Kalluru 	bool txqs_empty_set;
2142528c389SSudarsana Reddy Kalluru 	u8 rxqs_empty;
2152528c389SSudarsana Reddy Kalluru 	bool rxqs_empty_set;
2162528c389SSudarsana Reddy Kalluru 	u8 num_txqs_full;
2172528c389SSudarsana Reddy Kalluru 	bool num_txqs_full_set;
2182528c389SSudarsana Reddy Kalluru 	u8 num_rxqs_full;
2192528c389SSudarsana Reddy Kalluru 	bool num_rxqs_full_set;
2202528c389SSudarsana Reddy Kalluru };
2212528c389SSudarsana Reddy Kalluru 
222*f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_TIME_SIZE	14
223*f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_time {
224*f240b688SSudarsana Reddy Kalluru 	bool b_set;
225*f240b688SSudarsana Reddy Kalluru 	u8 month;
226*f240b688SSudarsana Reddy Kalluru 	u8 day;
227*f240b688SSudarsana Reddy Kalluru 	u8 hour;
228*f240b688SSudarsana Reddy Kalluru 	u8 min;
229*f240b688SSudarsana Reddy Kalluru 	u16 msec;
230*f240b688SSudarsana Reddy Kalluru 	u16 usec;
231*f240b688SSudarsana Reddy Kalluru };
232*f240b688SSudarsana Reddy Kalluru 
233*f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_fcoe {
234*f240b688SSudarsana Reddy Kalluru 	u8 scsi_timeout;
235*f240b688SSudarsana Reddy Kalluru 	bool scsi_timeout_set;
236*f240b688SSudarsana Reddy Kalluru 	u32 rt_tov;
237*f240b688SSudarsana Reddy Kalluru 	bool rt_tov_set;
238*f240b688SSudarsana Reddy Kalluru 	u32 ra_tov;
239*f240b688SSudarsana Reddy Kalluru 	bool ra_tov_set;
240*f240b688SSudarsana Reddy Kalluru 	u32 ed_tov;
241*f240b688SSudarsana Reddy Kalluru 	bool ed_tov_set;
242*f240b688SSudarsana Reddy Kalluru 	u32 cr_tov;
243*f240b688SSudarsana Reddy Kalluru 	bool cr_tov_set;
244*f240b688SSudarsana Reddy Kalluru 	u8 boot_type;
245*f240b688SSudarsana Reddy Kalluru 	bool boot_type_set;
246*f240b688SSudarsana Reddy Kalluru 	u8 npiv_state;
247*f240b688SSudarsana Reddy Kalluru 	bool npiv_state_set;
248*f240b688SSudarsana Reddy Kalluru 	u32 num_npiv_ids;
249*f240b688SSudarsana Reddy Kalluru 	bool num_npiv_ids_set;
250*f240b688SSudarsana Reddy Kalluru 	u8 switch_name[8];
251*f240b688SSudarsana Reddy Kalluru 	bool switch_name_set;
252*f240b688SSudarsana Reddy Kalluru 	u16 switch_portnum;
253*f240b688SSudarsana Reddy Kalluru 	bool switch_portnum_set;
254*f240b688SSudarsana Reddy Kalluru 	u8 switch_portid[3];
255*f240b688SSudarsana Reddy Kalluru 	bool switch_portid_set;
256*f240b688SSudarsana Reddy Kalluru 	u8 vendor_name[8];
257*f240b688SSudarsana Reddy Kalluru 	bool vendor_name_set;
258*f240b688SSudarsana Reddy Kalluru 	u8 switch_model[8];
259*f240b688SSudarsana Reddy Kalluru 	bool switch_model_set;
260*f240b688SSudarsana Reddy Kalluru 	u8 switch_fw_version[8];
261*f240b688SSudarsana Reddy Kalluru 	bool switch_fw_version_set;
262*f240b688SSudarsana Reddy Kalluru 	u8 qos_pri;
263*f240b688SSudarsana Reddy Kalluru 	bool qos_pri_set;
264*f240b688SSudarsana Reddy Kalluru 	u8 port_alias[3];
265*f240b688SSudarsana Reddy Kalluru 	bool port_alias_set;
266*f240b688SSudarsana Reddy Kalluru 	u8 port_state;
267*f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_OFFLINE  (0)
268*f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_LOOP             (1)
269*f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_P2P              (2)
270*f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_FABRIC           (3)
271*f240b688SSudarsana Reddy Kalluru 	bool port_state_set;
272*f240b688SSudarsana Reddy Kalluru 	u16 fip_tx_descr_size;
273*f240b688SSudarsana Reddy Kalluru 	bool fip_tx_descr_size_set;
274*f240b688SSudarsana Reddy Kalluru 	u16 fip_rx_descr_size;
275*f240b688SSudarsana Reddy Kalluru 	bool fip_rx_descr_size_set;
276*f240b688SSudarsana Reddy Kalluru 	u16 link_failures;
277*f240b688SSudarsana Reddy Kalluru 	bool link_failures_set;
278*f240b688SSudarsana Reddy Kalluru 	u8 fcoe_boot_progress;
279*f240b688SSudarsana Reddy Kalluru 	bool fcoe_boot_progress_set;
280*f240b688SSudarsana Reddy Kalluru 	u64 rx_bcast;
281*f240b688SSudarsana Reddy Kalluru 	bool rx_bcast_set;
282*f240b688SSudarsana Reddy Kalluru 	u64 tx_bcast;
283*f240b688SSudarsana Reddy Kalluru 	bool tx_bcast_set;
284*f240b688SSudarsana Reddy Kalluru 	u16 fcoe_txq_depth;
285*f240b688SSudarsana Reddy Kalluru 	bool fcoe_txq_depth_set;
286*f240b688SSudarsana Reddy Kalluru 	u16 fcoe_rxq_depth;
287*f240b688SSudarsana Reddy Kalluru 	bool fcoe_rxq_depth_set;
288*f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_frames;
289*f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_frames_set;
290*f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_bytes;
291*f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_bytes_set;
292*f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_frames;
293*f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_frames_set;
294*f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_bytes;
295*f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_bytes_set;
296*f240b688SSudarsana Reddy Kalluru 	u16 crc_count;
297*f240b688SSudarsana Reddy Kalluru 	bool crc_count_set;
298*f240b688SSudarsana Reddy Kalluru 	u32 crc_err_src_fcid[5];
299*f240b688SSudarsana Reddy Kalluru 	bool crc_err_src_fcid_set[5];
300*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time crc_err[5];
301*f240b688SSudarsana Reddy Kalluru 	u16 losync_err;
302*f240b688SSudarsana Reddy Kalluru 	bool losync_err_set;
303*f240b688SSudarsana Reddy Kalluru 	u16 losig_err;
304*f240b688SSudarsana Reddy Kalluru 	bool losig_err_set;
305*f240b688SSudarsana Reddy Kalluru 	u16 primtive_err;
306*f240b688SSudarsana Reddy Kalluru 	bool primtive_err_set;
307*f240b688SSudarsana Reddy Kalluru 	u16 disparity_err;
308*f240b688SSudarsana Reddy Kalluru 	bool disparity_err_set;
309*f240b688SSudarsana Reddy Kalluru 	u16 code_violation_err;
310*f240b688SSudarsana Reddy Kalluru 	bool code_violation_err_set;
311*f240b688SSudarsana Reddy Kalluru 	u32 flogi_param[4];
312*f240b688SSudarsana Reddy Kalluru 	bool flogi_param_set[4];
313*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_tstamp;
314*f240b688SSudarsana Reddy Kalluru 	u32 flogi_acc_param[4];
315*f240b688SSudarsana Reddy Kalluru 	bool flogi_acc_param_set[4];
316*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_acc_tstamp;
317*f240b688SSudarsana Reddy Kalluru 	u32 flogi_rjt;
318*f240b688SSudarsana Reddy Kalluru 	bool flogi_rjt_set;
319*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_rjt_tstamp;
320*f240b688SSudarsana Reddy Kalluru 	u32 fdiscs;
321*f240b688SSudarsana Reddy Kalluru 	bool fdiscs_set;
322*f240b688SSudarsana Reddy Kalluru 	u8 fdisc_acc;
323*f240b688SSudarsana Reddy Kalluru 	bool fdisc_acc_set;
324*f240b688SSudarsana Reddy Kalluru 	u8 fdisc_rjt;
325*f240b688SSudarsana Reddy Kalluru 	bool fdisc_rjt_set;
326*f240b688SSudarsana Reddy Kalluru 	u8 plogi;
327*f240b688SSudarsana Reddy Kalluru 	bool plogi_set;
328*f240b688SSudarsana Reddy Kalluru 	u8 plogi_acc;
329*f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_set;
330*f240b688SSudarsana Reddy Kalluru 	u8 plogi_rjt;
331*f240b688SSudarsana Reddy Kalluru 	bool plogi_rjt_set;
332*f240b688SSudarsana Reddy Kalluru 	u32 plogi_dst_fcid[5];
333*f240b688SSudarsana Reddy Kalluru 	bool plogi_dst_fcid_set[5];
334*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_tstamp[5];
335*f240b688SSudarsana Reddy Kalluru 	u32 plogi_acc_src_fcid[5];
336*f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_src_fcid_set[5];
337*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_acc_tstamp[5];
338*f240b688SSudarsana Reddy Kalluru 	u8 tx_plogos;
339*f240b688SSudarsana Reddy Kalluru 	bool tx_plogos_set;
340*f240b688SSudarsana Reddy Kalluru 	u8 plogo_acc;
341*f240b688SSudarsana Reddy Kalluru 	bool plogo_acc_set;
342*f240b688SSudarsana Reddy Kalluru 	u8 plogo_rjt;
343*f240b688SSudarsana Reddy Kalluru 	bool plogo_rjt_set;
344*f240b688SSudarsana Reddy Kalluru 	u32 plogo_src_fcid[5];
345*f240b688SSudarsana Reddy Kalluru 	bool plogo_src_fcid_set[5];
346*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogo_tstamp[5];
347*f240b688SSudarsana Reddy Kalluru 	u8 rx_logos;
348*f240b688SSudarsana Reddy Kalluru 	bool rx_logos_set;
349*f240b688SSudarsana Reddy Kalluru 	u8 tx_accs;
350*f240b688SSudarsana Reddy Kalluru 	bool tx_accs_set;
351*f240b688SSudarsana Reddy Kalluru 	u8 tx_prlis;
352*f240b688SSudarsana Reddy Kalluru 	bool tx_prlis_set;
353*f240b688SSudarsana Reddy Kalluru 	u8 rx_accs;
354*f240b688SSudarsana Reddy Kalluru 	bool rx_accs_set;
355*f240b688SSudarsana Reddy Kalluru 	u8 tx_abts;
356*f240b688SSudarsana Reddy Kalluru 	bool tx_abts_set;
357*f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_acc;
358*f240b688SSudarsana Reddy Kalluru 	bool rx_abts_acc_set;
359*f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_rjt;
360*f240b688SSudarsana Reddy Kalluru 	bool rx_abts_rjt_set;
361*f240b688SSudarsana Reddy Kalluru 	u32 abts_dst_fcid[5];
362*f240b688SSudarsana Reddy Kalluru 	bool abts_dst_fcid_set[5];
363*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time abts_tstamp[5];
364*f240b688SSudarsana Reddy Kalluru 	u8 rx_rscn;
365*f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_set;
366*f240b688SSudarsana Reddy Kalluru 	u32 rx_rscn_nport[4];
367*f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_nport_set[4];
368*f240b688SSudarsana Reddy Kalluru 	u8 tx_lun_rst;
369*f240b688SSudarsana Reddy Kalluru 	bool tx_lun_rst_set;
370*f240b688SSudarsana Reddy Kalluru 	u8 abort_task_sets;
371*f240b688SSudarsana Reddy Kalluru 	bool abort_task_sets_set;
372*f240b688SSudarsana Reddy Kalluru 	u8 tx_tprlos;
373*f240b688SSudarsana Reddy Kalluru 	bool tx_tprlos_set;
374*f240b688SSudarsana Reddy Kalluru 	u8 tx_nos;
375*f240b688SSudarsana Reddy Kalluru 	bool tx_nos_set;
376*f240b688SSudarsana Reddy Kalluru 	u8 rx_nos;
377*f240b688SSudarsana Reddy Kalluru 	bool rx_nos_set;
378*f240b688SSudarsana Reddy Kalluru 	u8 ols;
379*f240b688SSudarsana Reddy Kalluru 	bool ols_set;
380*f240b688SSudarsana Reddy Kalluru 	u8 lr;
381*f240b688SSudarsana Reddy Kalluru 	bool lr_set;
382*f240b688SSudarsana Reddy Kalluru 	u8 lrr;
383*f240b688SSudarsana Reddy Kalluru 	bool lrr_set;
384*f240b688SSudarsana Reddy Kalluru 	u8 tx_lip;
385*f240b688SSudarsana Reddy Kalluru 	bool tx_lip_set;
386*f240b688SSudarsana Reddy Kalluru 	u8 rx_lip;
387*f240b688SSudarsana Reddy Kalluru 	bool rx_lip_set;
388*f240b688SSudarsana Reddy Kalluru 	u8 eofa;
389*f240b688SSudarsana Reddy Kalluru 	bool eofa_set;
390*f240b688SSudarsana Reddy Kalluru 	u8 eofni;
391*f240b688SSudarsana Reddy Kalluru 	bool eofni_set;
392*f240b688SSudarsana Reddy Kalluru 	u8 scsi_chks;
393*f240b688SSudarsana Reddy Kalluru 	bool scsi_chks_set;
394*f240b688SSudarsana Reddy Kalluru 	u8 scsi_cond_met;
395*f240b688SSudarsana Reddy Kalluru 	bool scsi_cond_met_set;
396*f240b688SSudarsana Reddy Kalluru 	u8 scsi_busy;
397*f240b688SSudarsana Reddy Kalluru 	bool scsi_busy_set;
398*f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter;
399*f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_set;
400*f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter_cond_met;
401*f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_cond_met_set;
402*f240b688SSudarsana Reddy Kalluru 	u8 scsi_rsv_conflicts;
403*f240b688SSudarsana Reddy Kalluru 	bool scsi_rsv_conflicts_set;
404*f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_full;
405*f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_full_set;
406*f240b688SSudarsana Reddy Kalluru 	u8 scsi_aca_active;
407*f240b688SSudarsana Reddy Kalluru 	bool scsi_aca_active_set;
408*f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_abort;
409*f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_abort_set;
410*f240b688SSudarsana Reddy Kalluru 	u32 scsi_rx_chk[5];
411*f240b688SSudarsana Reddy Kalluru 	bool scsi_rx_chk_set[5];
412*f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time scsi_chk_tstamp[5];
413*f240b688SSudarsana Reddy Kalluru };
414*f240b688SSudarsana Reddy Kalluru 
415fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
416fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
417fe56b9e6SYuval Mintz 
418fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
419fe56b9e6SYuval Mintz 
42041822878SRahul Verma #define QED_COALESCE_MAX 0x1FF
4210e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
422bf5a94bfSRahul Verma #define QED_DEFAULT_TX_USECS 48
423fe56b9e6SYuval Mintz 
424fe56b9e6SYuval Mintz /* forward */
425fe56b9e6SYuval Mintz struct qed_dev;
426fe56b9e6SYuval Mintz 
427fe56b9e6SYuval Mintz struct qed_eth_pf_params {
428fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
429fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
430fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
431fe56b9e6SYuval Mintz 	 */
432fe56b9e6SYuval Mintz 	u16 num_cons;
433d51e4af5SChopra, Manish 
43408bc8f15SMintz, Yuval 	/* per-VF number of CIDs */
43508bc8f15SMintz, Yuval 	u8 num_vf_cons;
43608bc8f15SMintz, Yuval #define ETH_PF_PARAMS_VF_CONS_DEFAULT	(32)
43708bc8f15SMintz, Yuval 
438d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
439d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
440d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
441d51e4af5SChopra, Manish 	 */
442d51e4af5SChopra, Manish 	u32 num_arfs_filters;
443fe56b9e6SYuval Mintz };
444fe56b9e6SYuval Mintz 
4451e128c81SArun Easi struct qed_fcoe_pf_params {
4461e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4471e128c81SArun Easi 	u64 glbl_q_params_addr;
4481e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
4491e128c81SArun Easi 
4501e128c81SArun Easi 	/* The following parameters are used during HW-init
4511e128c81SArun Easi 	 * and these parameters need to be passed as arguments
4521e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
4531e128c81SArun Easi 	 */
4541e128c81SArun Easi 	u16 num_cons;
4551e128c81SArun Easi 	u16 num_tasks;
4561e128c81SArun Easi 
4571e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4581e128c81SArun Easi 	u16 sq_num_pbl_pages;
4591e128c81SArun Easi 
4601e128c81SArun Easi 	u16 cq_num_entries;
4611e128c81SArun Easi 	u16 cmdq_num_entries;
4621e128c81SArun Easi 	u16 rq_buffer_log_size;
4631e128c81SArun Easi 	u16 mtu;
4641e128c81SArun Easi 	u16 dummy_icid;
4651e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
4661e128c81SArun Easi 	u16 bdq_xon_threshold[2];
4671e128c81SArun Easi 	u16 rq_buffer_size;
4681e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
4691e128c81SArun Easi 	u8 log_page_size;
4701e128c81SArun Easi 	u8 gl_rq_pi;
4711e128c81SArun Easi 	u8 gl_cmd_pi;
4721e128c81SArun Easi 	u8 debug_mode;
4731e128c81SArun Easi 	u8 is_target;
4741e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
4751e128c81SArun Easi };
4761e128c81SArun Easi 
477c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
478c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
479c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
480da090917STomer Tayar 	u64 bdq_pbl_base_addr[3];
481c5ac9319SYuval Mintz 	u16 cq_num_entries;
482c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
483fc831825SYuval Mintz 	u32 two_msl_timer;
484c5ac9319SYuval Mintz 	u16 tx_sws_timer;
485c5ac9319SYuval Mintz 
486c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
487c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
488c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
489c5ac9319SYuval Mintz 	 */
490c5ac9319SYuval Mintz 	u16 num_cons;
491c5ac9319SYuval Mintz 	u16 num_tasks;
492c5ac9319SYuval Mintz 
493c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
494c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
495da090917STomer Tayar 	u16 bdq_xoff_threshold[3];
496da090917STomer Tayar 	u16 bdq_xon_threshold[3];
497c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
498c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
499c5ac9319SYuval Mintz 	u16 rq_buffer_size;
500c5ac9319SYuval Mintz 
501c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
502c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
503c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
504c5ac9319SYuval Mintz 	u8 num_queues;
505c5ac9319SYuval Mintz 	u8 log_page_size;
506c5ac9319SYuval Mintz 	u8 rqe_log_size;
507c5ac9319SYuval Mintz 	u8 max_fin_rt;
508c5ac9319SYuval Mintz 	u8 gl_rq_pi;
509c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
510c5ac9319SYuval Mintz 	u8 debug_mode;
511c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
512c5ac9319SYuval Mintz 
513c5ac9319SYuval Mintz 	u8 is_target;
514da090917STomer Tayar 	u8 is_soc_en;
515da090917STomer Tayar 	u8 soc_num_of_blocks_log;
516da090917STomer Tayar 	u8 bdq_pbl_num_entries[3];
517c5ac9319SYuval Mintz };
518c5ac9319SYuval Mintz 
519c5ac9319SYuval Mintz struct qed_rdma_pf_params {
520c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
521c5ac9319SYuval Mintz 	 * the doorbell BAR).
522c5ac9319SYuval Mintz 	 */
523c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
524c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
525c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
526c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
527c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
528c5ac9319SYuval Mintz 
529c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
530c5ac9319SYuval Mintz 	u8 enable_dcqcn;
531c5ac9319SYuval Mintz };
532c5ac9319SYuval Mintz 
533fe56b9e6SYuval Mintz struct qed_pf_params {
534fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
5351e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
536c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
537c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
538fe56b9e6SYuval Mintz };
539fe56b9e6SYuval Mintz 
540fe56b9e6SYuval Mintz enum qed_int_mode {
541fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
542fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
543fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
544fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
545fe56b9e6SYuval Mintz };
546fe56b9e6SYuval Mintz 
547fe56b9e6SYuval Mintz struct qed_sb_info {
54821dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
549fe56b9e6SYuval Mintz 	dma_addr_t sb_phys;
550fe56b9e6SYuval Mintz 	u32 sb_ack; /* Last given ack */
551fe56b9e6SYuval Mintz 	u16 igu_sb_id;
552fe56b9e6SYuval Mintz 	void __iomem *igu_addr;
553fe56b9e6SYuval Mintz 	u8 flags;
554fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT	0x1
555fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP	0x2
556fe56b9e6SYuval Mintz 
557fe56b9e6SYuval Mintz 	struct qed_dev *cdev;
558fe56b9e6SYuval Mintz };
559fe56b9e6SYuval Mintz 
5609c79ddaaSMintz, Yuval enum qed_dev_type {
5619c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
5629c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
5639c79ddaaSMintz, Yuval };
5649c79ddaaSMintz, Yuval 
565fe56b9e6SYuval Mintz struct qed_dev_info {
566fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
567fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
568fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
569fe56b9e6SYuval Mintz 	u8		num_hwfns;
570fe56b9e6SYuval Mintz 
571fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
572fe56b9e6SYuval Mintz 
573fe56b9e6SYuval Mintz 	/* FW version */
574fe56b9e6SYuval Mintz 	u16		fw_major;
575fe56b9e6SYuval Mintz 	u16		fw_minor;
576fe56b9e6SYuval Mintz 	u16		fw_rev;
577fe56b9e6SYuval Mintz 	u16		fw_eng;
578fe56b9e6SYuval Mintz 
579fe56b9e6SYuval Mintz 	/* MFW version */
580fe56b9e6SYuval Mintz 	u32		mfw_rev;
581ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
582ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
583ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
584ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
585ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
586ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
587ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
588ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
589fe56b9e6SYuval Mintz 
590fe56b9e6SYuval Mintz 	u32		flash_size;
5910bc5fe85SSudarsana Reddy Kalluru 	bool		b_inter_pf_switch;
592831bfb0eSYuval Mintz 	bool		tx_switching;
593cee9fbd8SRam Amrani 	bool		rdma_supported;
5940fefbfbaSSudarsana Kalluru 	u16		mtu;
59514d39648SMintz, Yuval 
59614d39648SMintz, Yuval 	bool wol_support;
5979c79ddaaSMintz, Yuval 
598ae33666aSTomer Tayar 	/* MBI version */
599ae33666aSTomer Tayar 	u32 mbi_version;
600ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
601ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
602ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
603ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
604ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
605ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
606ae33666aSTomer Tayar 
6079c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
60819489c7fSChopra, Manish 
60919489c7fSChopra, Manish 	/* Output parameters for qede */
61019489c7fSChopra, Manish 	bool		vxlan_enable;
61119489c7fSChopra, Manish 	bool		gre_enable;
61219489c7fSChopra, Manish 	bool		geneve_enable;
6133c5da942SMintz, Yuval 
6143c5da942SMintz, Yuval 	u8		abs_pf_id;
615fe56b9e6SYuval Mintz };
616fe56b9e6SYuval Mintz 
617fe56b9e6SYuval Mintz enum qed_sb_type {
618fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
61951ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
620fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
621fe56b9e6SYuval Mintz };
622fe56b9e6SYuval Mintz 
623fe56b9e6SYuval Mintz enum qed_protocol {
624fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
625c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
6261e128c81SArun Easi 	QED_PROTOCOL_FCOE,
627fe56b9e6SYuval Mintz };
628fe56b9e6SYuval Mintz 
629054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
630054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
631054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
632054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
633054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
634054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Half_BIT = BIT(4),
635054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Full_BIT = BIT(5),
636054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
637054c67d1SSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(7),
638054c67d1SSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(8),
639054c67d1SSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(9),
640054c67d1SSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(10),
641054c67d1SSudarsana Reddy Kalluru 	QED_LM_COUNT = 11
642054c67d1SSudarsana Reddy Kalluru };
643054c67d1SSudarsana Reddy Kalluru 
644fe56b9e6SYuval Mintz struct qed_link_params {
645fe56b9e6SYuval Mintz 	bool	link_up;
646fe56b9e6SYuval Mintz 
647fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
648fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
649fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
650fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
65103dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
652645874e5SSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_EEE_CONFIG            BIT(5)
653fe56b9e6SYuval Mintz 	u32	override_flags;
654fe56b9e6SYuval Mintz 	bool	autoneg;
655fe56b9e6SYuval Mintz 	u32	adv_speeds;
656fe56b9e6SYuval Mintz 	u32	forced_speed;
657fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
658fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
659fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
660fe56b9e6SYuval Mintz 	u32	pause_config;
66103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
66203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
66303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
66403dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
66503dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
66603dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
667645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
668fe56b9e6SYuval Mintz };
669fe56b9e6SYuval Mintz 
670fe56b9e6SYuval Mintz struct qed_link_output {
671fe56b9e6SYuval Mintz 	bool	link_up;
672fe56b9e6SYuval Mintz 
673d194fd26SYuval Mintz 	/* In QED_LM_* defs */
674d194fd26SYuval Mintz 	u32	supported_caps;
675d194fd26SYuval Mintz 	u32	advertised_caps;
676d194fd26SYuval Mintz 	u32	lp_caps;
677d194fd26SYuval Mintz 
678fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
679fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
680fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
681fe56b9e6SYuval Mintz 	bool	autoneg;
682fe56b9e6SYuval Mintz 	u32	pause_config;
683645874e5SSudarsana Reddy Kalluru 
684645874e5SSudarsana Reddy Kalluru 	/* EEE - capability & param */
685645874e5SSudarsana Reddy Kalluru 	bool eee_supported;
686645874e5SSudarsana Reddy Kalluru 	bool eee_active;
687645874e5SSudarsana Reddy Kalluru 	u8 sup_caps;
688645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
689fe56b9e6SYuval Mintz };
690fe56b9e6SYuval Mintz 
6911408cc1fSYuval Mintz struct qed_probe_params {
6921408cc1fSYuval Mintz 	enum qed_protocol protocol;
6931408cc1fSYuval Mintz 	u32 dp_module;
6941408cc1fSYuval Mintz 	u8 dp_level;
6951408cc1fSYuval Mintz 	bool is_vf;
6961408cc1fSYuval Mintz };
6971408cc1fSYuval Mintz 
698fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
699fe56b9e6SYuval Mintz struct qed_slowpath_params {
700fe56b9e6SYuval Mintz 	u32	int_mode;
701fe56b9e6SYuval Mintz 	u8	drv_major;
702fe56b9e6SYuval Mintz 	u8	drv_minor;
703fe56b9e6SYuval Mintz 	u8	drv_rev;
704fe56b9e6SYuval Mintz 	u8	drv_eng;
705fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
706fe56b9e6SYuval Mintz };
707fe56b9e6SYuval Mintz 
708fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
709fe56b9e6SYuval Mintz 
710fe56b9e6SYuval Mintz struct qed_int_info {
711fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
712fe56b9e6SYuval Mintz 	u8			msix_cnt;
713fe56b9e6SYuval Mintz 
714fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
715fe56b9e6SYuval Mintz 	u8			used_cnt;
716fe56b9e6SYuval Mintz };
717fe56b9e6SYuval Mintz 
7183a69cae8SSudarsana Reddy Kalluru #define QED_NVM_SIGNATURE 0x12435687
7193a69cae8SSudarsana Reddy Kalluru 
7203a69cae8SSudarsana Reddy Kalluru enum qed_nvm_flash_cmd {
7213a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_DATA = 0x2,
7223a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_START = 0x3,
7233a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CHANGE = 0x4,
7243a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_MAX,
7253a69cae8SSudarsana Reddy Kalluru };
7263a69cae8SSudarsana Reddy Kalluru 
727fe56b9e6SYuval Mintz struct qed_common_cb_ops {
728d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
729fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
730fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
7311e128c81SArun Easi 	void	(*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
732fe56b9e6SYuval Mintz };
733fe56b9e6SYuval Mintz 
73403dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
73503dc76caSSudarsana Reddy Kalluru /**
73603dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
73703dc76caSSudarsana Reddy Kalluru  *
73803dc76caSSudarsana Reddy Kalluru  * @param cdev
73903dc76caSSudarsana Reddy Kalluru  *
74003dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
74103dc76caSSudarsana Reddy Kalluru  */
74203dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
74303dc76caSSudarsana Reddy Kalluru 
74403dc76caSSudarsana Reddy Kalluru /**
74503dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
74603dc76caSSudarsana Reddy Kalluru  *
74703dc76caSSudarsana Reddy Kalluru  * @param cdev
74803dc76caSSudarsana Reddy Kalluru  *
74903dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
75003dc76caSSudarsana Reddy Kalluru  */
75103dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
75203dc76caSSudarsana Reddy Kalluru 
75303dc76caSSudarsana Reddy Kalluru /**
75403dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
75503dc76caSSudarsana Reddy Kalluru  *
75603dc76caSSudarsana Reddy Kalluru  * @param cdev
75703dc76caSSudarsana Reddy Kalluru  *
75803dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
75903dc76caSSudarsana Reddy Kalluru  */
76003dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
76103dc76caSSudarsana Reddy Kalluru 
76203dc76caSSudarsana Reddy Kalluru /**
76303dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
76403dc76caSSudarsana Reddy Kalluru  *
76503dc76caSSudarsana Reddy Kalluru  * @param cdev
76603dc76caSSudarsana Reddy Kalluru  *
76703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
76803dc76caSSudarsana Reddy Kalluru  */
76903dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
7707a4b21b7SMintz, Yuval 
7717a4b21b7SMintz, Yuval /**
7727a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
7737a4b21b7SMintz, Yuval  *
7747a4b21b7SMintz, Yuval  * @param cdev
7757a4b21b7SMintz, Yuval  *
7767a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
7777a4b21b7SMintz, Yuval  */
7787a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
77903dc76caSSudarsana Reddy Kalluru };
78003dc76caSSudarsana Reddy Kalluru 
781fe56b9e6SYuval Mintz struct qed_common_ops {
78203dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
78303dc76caSSudarsana Reddy Kalluru 
784fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
7851408cc1fSYuval Mintz 				 struct qed_probe_params *params);
786fe56b9e6SYuval Mintz 
787fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
788fe56b9e6SYuval Mintz 
789fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
790fe56b9e6SYuval Mintz 					   pci_power_t state);
791fe56b9e6SYuval Mintz 
792712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
793fe56b9e6SYuval Mintz 
794fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
795fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
796fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
797fe56b9e6SYuval Mintz 	 */
798fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
799fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
800fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
801fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
802fe56b9e6SYuval Mintz 
803fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
804fe56b9e6SYuval Mintz 
805fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
806fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
807fe56b9e6SYuval Mintz 	 */
808fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
809fe56b9e6SYuval Mintz 				      u16 cnt);
810fe56b9e6SYuval Mintz 
811fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
812fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
813fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
814fe56b9e6SYuval Mintz 
815fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
816fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
817fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
818fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
819fe56b9e6SYuval Mintz 				   u16 sb_id,
820fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
821fe56b9e6SYuval Mintz 
822fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
823fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
824fe56b9e6SYuval Mintz 				      u16 sb_id);
825fe56b9e6SYuval Mintz 
826fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
827fe56b9e6SYuval Mintz 					       void *token,
828fe56b9e6SYuval Mintz 					       int index,
829fe56b9e6SYuval Mintz 					       void (*handler)(void *));
830fe56b9e6SYuval Mintz 
831fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
832fe56b9e6SYuval Mintz 					      int index);
8331e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
8341e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
8351e128c81SArun Easi 
8361e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
837fe7cd2bfSYuval Mintz 
838e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
839e0971c83STomer Tayar 
840e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
841e0971c83STomer Tayar 
842fe7cd2bfSYuval Mintz /**
843fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
844fe7cd2bfSYuval Mintz  *
845fe7cd2bfSYuval Mintz  * @param cdev
846fe7cd2bfSYuval Mintz  *
847fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
848fe7cd2bfSYuval Mintz  */
849fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
850fe7cd2bfSYuval Mintz 
851fe56b9e6SYuval Mintz /**
852fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
853fe56b9e6SYuval Mintz  *
854fe56b9e6SYuval Mintz  * @param cdev
855fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
856fe56b9e6SYuval Mintz  *
857fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
858fe56b9e6SYuval Mintz  */
859fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
860fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
861fe56b9e6SYuval Mintz 
862fe56b9e6SYuval Mintz /**
863fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
864fe56b9e6SYuval Mintz  *
865fe56b9e6SYuval Mintz  * @param cdev
866fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
867fe56b9e6SYuval Mintz  */
868fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
869fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
870fe56b9e6SYuval Mintz 
871fe56b9e6SYuval Mintz /**
872fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
873fe56b9e6SYuval Mintz  *
874fe56b9e6SYuval Mintz  * @param cdev
875fe56b9e6SYuval Mintz  */
876fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
877fe56b9e6SYuval Mintz 
878fe56b9e6SYuval Mintz /**
879fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
880fe56b9e6SYuval Mintz  *
881fe56b9e6SYuval Mintz  * @param cdev
882fe56b9e6SYuval Mintz  * @param dp_module
883fe56b9e6SYuval Mintz  * @param dp_level
884fe56b9e6SYuval Mintz  */
885fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
886fe56b9e6SYuval Mintz 					 u32 dp_module,
887fe56b9e6SYuval Mintz 					 u8 dp_level);
888fe56b9e6SYuval Mintz 
889fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
890fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
891fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
892a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
893a91eb52aSYuval Mintz 				       u32 num_elems,
894fe56b9e6SYuval Mintz 				       size_t elem_size,
8951a4a6975SMintz, Yuval 				       struct qed_chain *p_chain,
8961a4a6975SMintz, Yuval 				       struct qed_chain_ext_pbl *ext_pbl);
897fe56b9e6SYuval Mintz 
898fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
899fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
90091420b83SSudarsana Kalluru 
90191420b83SSudarsana Kalluru /**
9023a69cae8SSudarsana Reddy Kalluru  * @brief nvm_flash - Flash nvm data.
9033a69cae8SSudarsana Reddy Kalluru  *
9043a69cae8SSudarsana Reddy Kalluru  * @param cdev
9053a69cae8SSudarsana Reddy Kalluru  * @param name - file containing the data
9063a69cae8SSudarsana Reddy Kalluru  *
9073a69cae8SSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
9083a69cae8SSudarsana Reddy Kalluru  */
9093a69cae8SSudarsana Reddy Kalluru 	int (*nvm_flash)(struct qed_dev *cdev, const char *name);
9103a69cae8SSudarsana Reddy Kalluru 
9113a69cae8SSudarsana Reddy Kalluru /**
91220675b37SMintz, Yuval  * @brief nvm_get_image - reads an entire image from nvram
91320675b37SMintz, Yuval  *
91420675b37SMintz, Yuval  * @param cdev
91520675b37SMintz, Yuval  * @param type - type of the request nvram image
91620675b37SMintz, Yuval  * @param buf - preallocated buffer to fill with the image
91720675b37SMintz, Yuval  * @param len - length of the allocated buffer
91820675b37SMintz, Yuval  *
91920675b37SMintz, Yuval  * @return 0 on success, error otherwise
92020675b37SMintz, Yuval  */
92120675b37SMintz, Yuval 	int (*nvm_get_image)(struct qed_dev *cdev,
92220675b37SMintz, Yuval 			     enum qed_nvm_images type, u8 *buf, u16 len);
92320675b37SMintz, Yuval 
92420675b37SMintz, Yuval /**
925722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
926722003acSSudarsana Reddy Kalluru  *
927722003acSSudarsana Reddy Kalluru  * @param cdev
928722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
929722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
930722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
931722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
932722003acSSudarsana Reddy Kalluru  *
933722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
934722003acSSudarsana Reddy Kalluru  */
935477f2d14SRahul Verma 	int (*set_coalesce)(struct qed_dev *cdev,
936477f2d14SRahul Verma 			    u16 rx_coal, u16 tx_coal, void *handle);
937722003acSSudarsana Reddy Kalluru 
938722003acSSudarsana Reddy Kalluru /**
93991420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
94091420b83SSudarsana Kalluru  *
94191420b83SSudarsana Kalluru  * @param cdev
94291420b83SSudarsana Kalluru  * @param mode - LED mode
94391420b83SSudarsana Kalluru  *
94491420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
94591420b83SSudarsana Kalluru  */
94691420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
94791420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
9480fefbfbaSSudarsana Kalluru 
9490fefbfbaSSudarsana Kalluru /**
9500fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
9510fefbfbaSSudarsana Kalluru  *
9520fefbfbaSSudarsana Kalluru  * @param cdev
9530fefbfbaSSudarsana Kalluru  * @param active
9540fefbfbaSSudarsana Kalluru  *
9550fefbfbaSSudarsana Kalluru  */
9560fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
9570fefbfbaSSudarsana Kalluru 
9580fefbfbaSSudarsana Kalluru /**
9590fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
9600fefbfbaSSudarsana Kalluru  *
9610fefbfbaSSudarsana Kalluru  * @param cdev
9620fefbfbaSSudarsana Kalluru  * @param mac
9630fefbfbaSSudarsana Kalluru  *
9640fefbfbaSSudarsana Kalluru  */
9650fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
9660fefbfbaSSudarsana Kalluru 
9670fefbfbaSSudarsana Kalluru /**
9680fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
9690fefbfbaSSudarsana Kalluru  *
9700fefbfbaSSudarsana Kalluru  * @param cdev
9710fefbfbaSSudarsana Kalluru  * @param mtu
9720fefbfbaSSudarsana Kalluru  *
9730fefbfbaSSudarsana Kalluru  */
9740fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
97514d39648SMintz, Yuval 
97614d39648SMintz, Yuval /**
97714d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
97814d39648SMintz, Yuval  *
97914d39648SMintz, Yuval  * @param cdev
98014d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
98114d39648SMintz, Yuval  */
98214d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
983fe56b9e6SYuval Mintz };
984fe56b9e6SYuval Mintz 
985fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
986fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
987fe56b9e6SYuval Mintz 
988fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
989fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
990fe56b9e6SYuval Mintz 
991fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
992fe56b9e6SYuval Mintz 	do {						       \
993fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
994fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
995fe56b9e6SYuval Mintz 	} while (0)
996fe56b9e6SYuval Mintz 
997fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
998fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
999fe56b9e6SYuval Mintz 
1000fe56b9e6SYuval Mintz /* Debug print definitions */
1001fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
10029d7650c2SMintz, Yuval 	do {							\
1003fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
1004fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
1005fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
10069d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
10079d7650c2SMintz, Yuval 	} while (0)
1008fe56b9e6SYuval Mintz 
1009fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
1010fe56b9e6SYuval Mintz 	do {							      \
1011fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
1012fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1013fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1014fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1015fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1016fe56b9e6SYuval Mintz 								      \
1017fe56b9e6SYuval Mintz 		}						      \
1018fe56b9e6SYuval Mintz 	} while (0)
1019fe56b9e6SYuval Mintz 
1020fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
1021fe56b9e6SYuval Mintz 	do {							      \
1022fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
1023fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1024fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1025fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1026fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1027fe56b9e6SYuval Mintz 		}						      \
1028fe56b9e6SYuval Mintz 	} while (0)
1029fe56b9e6SYuval Mintz 
1030fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
1031fe56b9e6SYuval Mintz 	do {								\
1032fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
1033fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
1034fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
1035fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
1036fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
1037fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
1038fe56b9e6SYuval Mintz 		}							\
1039fe56b9e6SYuval Mintz 	} while (0)
1040fe56b9e6SYuval Mintz 
1041fe56b9e6SYuval Mintz enum DP_LEVEL {
1042fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
1043fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
1044fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
1045fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
1046fe56b9e6SYuval Mintz };
1047fe56b9e6SYuval Mintz 
1048fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
1049fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
1050fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
1051fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
1052fe56b9e6SYuval Mintz 
1053fe56b9e6SYuval Mintz enum DP_MODULE {
1054fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
1055fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
1056fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
1057fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
1058fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
1059fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
1060fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
10610a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
1062fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
106351ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
1064fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
1065fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
1066fe56b9e6SYuval Mintz };
1067fe56b9e6SYuval Mintz 
1068fc48b7a6SYuval Mintz enum qed_mf_mode {
1069fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
1070fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
1071fc48b7a6SYuval Mintz 	QED_MF_NPAR,
1072fc48b7a6SYuval Mintz };
1073fc48b7a6SYuval Mintz 
10749c79ddaaSMintz, Yuval struct qed_eth_stats_common {
1075fe56b9e6SYuval Mintz 	u64	no_buff_discards;
1076fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
1077fe56b9e6SYuval Mintz 	u64	ttl0_discard;
1078fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
1079fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
1080fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
1081fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
1082fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
1083fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
1084fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
1085fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
1086fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
1087fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
1088fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
1089fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
1090fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
1091fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
1092fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
1093fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
1094fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
1095fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
1096fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
1097fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
1098fe56b9e6SYuval Mintz 
1099fe56b9e6SYuval Mintz 	/* port */
1100fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
1101d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
1102d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
1103d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
1104d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
1105d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
1106fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
1107fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
1108fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
1109fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
1110fe56b9e6SYuval Mintz 	u64	rx_align_errors;
1111fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
1112fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
1113fe56b9e6SYuval Mintz 	u64	rx_jabbers;
1114fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
1115fe56b9e6SYuval Mintz 	u64	rx_fragments;
1116fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
1117fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
1118fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
1119fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
1120fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
1121fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
1122fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
1123fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
1124fe56b9e6SYuval Mintz 	u64	brb_truncates;
1125fe56b9e6SYuval Mintz 	u64	brb_discards;
1126fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
1127fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
1128fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
1129fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
1130fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
1131fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
1132fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
1133fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
1134fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
1135fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
1136fe56b9e6SYuval Mintz };
1137fe56b9e6SYuval Mintz 
11389c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
11399c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
11409c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
11419c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
11429c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
11439c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
11449c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
11459c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
11469c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
11479c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
11489c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
11499c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
11509c79ddaaSMintz, Yuval };
11519c79ddaaSMintz, Yuval 
11529c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
11539c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
11549c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
11559c79ddaaSMintz, Yuval };
11569c79ddaaSMintz, Yuval 
11579c79ddaaSMintz, Yuval struct qed_eth_stats {
11589c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
11599c79ddaaSMintz, Yuval 
11609c79ddaaSMintz, Yuval 	union {
11619c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
11629c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
11639c79ddaaSMintz, Yuval 	};
11649c79ddaaSMintz, Yuval };
11659c79ddaaSMintz, Yuval 
1166fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
1167fe56b9e6SYuval Mintz 
1168fe56b9e6SYuval Mintz #define RX_PI           0
1169fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
1170fe56b9e6SYuval Mintz 
11714ac801b7SYuval Mintz struct qed_sb_cnt_info {
1172726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
1173726fdbe9SMintz, Yuval 	int orig;
1174726fdbe9SMintz, Yuval 	int cnt;
1175726fdbe9SMintz, Yuval 	int free_cnt;
1176726fdbe9SMintz, Yuval 
1177726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
1178726fdbe9SMintz, Yuval 	int iov_orig;
1179726fdbe9SMintz, Yuval 	int iov_cnt;
1180726fdbe9SMintz, Yuval 	int free_cnt_iov;
11814ac801b7SYuval Mintz };
11824ac801b7SYuval Mintz 
1183fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
1184fe56b9e6SYuval Mintz {
1185fe56b9e6SYuval Mintz 	u32 prod = 0;
1186fe56b9e6SYuval Mintz 	u16 rc = 0;
1187fe56b9e6SYuval Mintz 
1188fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
118921dd79e8STomer Tayar 	       STATUS_BLOCK_E4_PROD_INDEX_MASK;
1190fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
1191fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
1192fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
1193fe56b9e6SYuval Mintz 	}
1194fe56b9e6SYuval Mintz 
1195fe56b9e6SYuval Mintz 	/* Let SB update */
1196fe56b9e6SYuval Mintz 	mmiowb();
1197fe56b9e6SYuval Mintz 	return rc;
1198fe56b9e6SYuval Mintz }
1199fe56b9e6SYuval Mintz 
1200fe56b9e6SYuval Mintz /**
1201fe56b9e6SYuval Mintz  *
1202fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
1203fe56b9e6SYuval Mintz  *        written to the IGU.
1204fe56b9e6SYuval Mintz  *
1205fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
1206fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
1207fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
1208fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
1209fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
1210fe56b9e6SYuval Mintz  *                 updated.
1211fe56b9e6SYuval Mintz  *
1212fe56b9e6SYuval Mintz  * @return inline void
1213fe56b9e6SYuval Mintz  */
1214fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
1215fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
1216fe56b9e6SYuval Mintz 			      u8 upd_flg)
1217fe56b9e6SYuval Mintz {
1218fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
1219fe56b9e6SYuval Mintz 
1220fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
1221fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1222fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1223fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1224fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
1225fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1226fe56b9e6SYuval Mintz 
1227fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
1228fe56b9e6SYuval Mintz 
1229fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
1230fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
1231fe56b9e6SYuval Mintz 	 */
1232fe56b9e6SYuval Mintz 	mmiowb();
1233fe56b9e6SYuval Mintz 	barrier();
1234fe56b9e6SYuval Mintz }
1235fe56b9e6SYuval Mintz 
1236fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
1237fe56b9e6SYuval Mintz 				     void __iomem *addr,
1238fe56b9e6SYuval Mintz 				     int size,
1239fe56b9e6SYuval Mintz 				     u32 *data)
1240fe56b9e6SYuval Mintz 
1241fe56b9e6SYuval Mintz {
1242fe56b9e6SYuval Mintz 	unsigned int i;
1243fe56b9e6SYuval Mintz 
1244fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
1245fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
1246fe56b9e6SYuval Mintz }
1247fe56b9e6SYuval Mintz 
1248fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
1249fe56b9e6SYuval Mintz 				   int size,
1250fe56b9e6SYuval Mintz 				   u32 *data)
1251fe56b9e6SYuval Mintz {
1252fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
1253fe56b9e6SYuval Mintz }
1254fe56b9e6SYuval Mintz 
12558c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
12568c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
12578c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
12588c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
12598c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
12608c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
12618c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
12628c5ebd0cSSudarsana Reddy Kalluru };
12638c5ebd0cSSudarsana Reddy Kalluru 
12648c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
12658c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
1266fe56b9e6SYuval Mintz #endif
1267