1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver 2fe56b9e6SYuval Mintz * 3fe56b9e6SYuval Mintz * Copyright (c) 2015 QLogic Corporation 4fe56b9e6SYuval Mintz * 5fe56b9e6SYuval Mintz * This software is available under the terms of the GNU General Public License 6fe56b9e6SYuval Mintz * (GPL) Version 2, available from the file COPYING in the main directory of 7fe56b9e6SYuval Mintz * this source tree. 8fe56b9e6SYuval Mintz */ 9fe56b9e6SYuval Mintz 10fe56b9e6SYuval Mintz #ifndef _QED_IF_H 11fe56b9e6SYuval Mintz #define _QED_IF_H 12fe56b9e6SYuval Mintz 13fe56b9e6SYuval Mintz #include <linux/types.h> 14fe56b9e6SYuval Mintz #include <linux/interrupt.h> 15fe56b9e6SYuval Mintz #include <linux/netdevice.h> 16fe56b9e6SYuval Mintz #include <linux/pci.h> 17fe56b9e6SYuval Mintz #include <linux/skbuff.h> 18fe56b9e6SYuval Mintz #include <linux/types.h> 19fe56b9e6SYuval Mintz #include <asm/byteorder.h> 20fe56b9e6SYuval Mintz #include <linux/io.h> 21fe56b9e6SYuval Mintz #include <linux/compiler.h> 22fe56b9e6SYuval Mintz #include <linux/kernel.h> 23fe56b9e6SYuval Mintz #include <linux/list.h> 24fe56b9e6SYuval Mintz #include <linux/slab.h> 25fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h> 26fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h> 27fe56b9e6SYuval Mintz 2839651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type { 2939651abdSSudarsana Reddy Kalluru DCBX_PROTOCOL_ISCSI, 3039651abdSSudarsana Reddy Kalluru DCBX_PROTOCOL_FCOE, 3139651abdSSudarsana Reddy Kalluru DCBX_PROTOCOL_ROCE, 3239651abdSSudarsana Reddy Kalluru DCBX_PROTOCOL_ROCE_V2, 3339651abdSSudarsana Reddy Kalluru DCBX_PROTOCOL_ETH, 3439651abdSSudarsana Reddy Kalluru DCBX_MAX_PROTOCOL_TYPE 3539651abdSSudarsana Reddy Kalluru }; 3639651abdSSudarsana Reddy Kalluru 376ad8c632SSudarsana Reddy Kalluru #ifdef CONFIG_DCB 386ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4 396ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4 406ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32 416ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8 426ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64 436ad8c632SSudarsana Reddy Kalluru 446ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote { 456ad8c632SSudarsana Reddy Kalluru u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN]; 466ad8c632SSudarsana Reddy Kalluru u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN]; 476ad8c632SSudarsana Reddy Kalluru bool enable_rx; 486ad8c632SSudarsana Reddy Kalluru bool enable_tx; 496ad8c632SSudarsana Reddy Kalluru u32 tx_interval; 506ad8c632SSudarsana Reddy Kalluru u32 max_credit; 516ad8c632SSudarsana Reddy Kalluru }; 526ad8c632SSudarsana Reddy Kalluru 536ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local { 546ad8c632SSudarsana Reddy Kalluru u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN]; 556ad8c632SSudarsana Reddy Kalluru u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN]; 566ad8c632SSudarsana Reddy Kalluru }; 576ad8c632SSudarsana Reddy Kalluru 586ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio { 596ad8c632SSudarsana Reddy Kalluru u8 roce; 606ad8c632SSudarsana Reddy Kalluru u8 roce_v2; 616ad8c632SSudarsana Reddy Kalluru u8 fcoe; 626ad8c632SSudarsana Reddy Kalluru u8 iscsi; 636ad8c632SSudarsana Reddy Kalluru u8 eth; 646ad8c632SSudarsana Reddy Kalluru }; 656ad8c632SSudarsana Reddy Kalluru 666ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params { 676ad8c632SSudarsana Reddy Kalluru bool willing; 686ad8c632SSudarsana Reddy Kalluru bool enabled; 696ad8c632SSudarsana Reddy Kalluru u8 prio[QED_MAX_PFC_PRIORITIES]; 706ad8c632SSudarsana Reddy Kalluru u8 max_tc; 716ad8c632SSudarsana Reddy Kalluru }; 726ad8c632SSudarsana Reddy Kalluru 7359bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type { 7459bcb797SSudarsana Reddy Kalluru QED_DCBX_SF_IEEE_ETHTYPE, 7559bcb797SSudarsana Reddy Kalluru QED_DCBX_SF_IEEE_TCP_PORT, 7659bcb797SSudarsana Reddy Kalluru QED_DCBX_SF_IEEE_UDP_PORT, 7759bcb797SSudarsana Reddy Kalluru QED_DCBX_SF_IEEE_TCP_UDP_PORT 7859bcb797SSudarsana Reddy Kalluru }; 7959bcb797SSudarsana Reddy Kalluru 806ad8c632SSudarsana Reddy Kalluru struct qed_app_entry { 816ad8c632SSudarsana Reddy Kalluru bool ethtype; 8259bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type sf_ieee; 836ad8c632SSudarsana Reddy Kalluru bool enabled; 846ad8c632SSudarsana Reddy Kalluru u8 prio; 856ad8c632SSudarsana Reddy Kalluru u16 proto_id; 866ad8c632SSudarsana Reddy Kalluru enum dcbx_protocol_type proto_type; 876ad8c632SSudarsana Reddy Kalluru }; 886ad8c632SSudarsana Reddy Kalluru 896ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params { 906ad8c632SSudarsana Reddy Kalluru struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL]; 916ad8c632SSudarsana Reddy Kalluru u16 num_app_entries; 926ad8c632SSudarsana Reddy Kalluru bool app_willing; 936ad8c632SSudarsana Reddy Kalluru bool app_valid; 946ad8c632SSudarsana Reddy Kalluru bool app_error; 956ad8c632SSudarsana Reddy Kalluru bool ets_willing; 966ad8c632SSudarsana Reddy Kalluru bool ets_enabled; 976ad8c632SSudarsana Reddy Kalluru bool ets_cbs; 986ad8c632SSudarsana Reddy Kalluru bool valid; 996ad8c632SSudarsana Reddy Kalluru u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES]; 1006ad8c632SSudarsana Reddy Kalluru u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES]; 1016ad8c632SSudarsana Reddy Kalluru u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES]; 1026ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params pfc; 1036ad8c632SSudarsana Reddy Kalluru u8 max_ets_tc; 1046ad8c632SSudarsana Reddy Kalluru }; 1056ad8c632SSudarsana Reddy Kalluru 1066ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params { 1076ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params params; 1086ad8c632SSudarsana Reddy Kalluru bool valid; 1096ad8c632SSudarsana Reddy Kalluru }; 1106ad8c632SSudarsana Reddy Kalluru 1116ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params { 1126ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params params; 1136ad8c632SSudarsana Reddy Kalluru bool valid; 1146ad8c632SSudarsana Reddy Kalluru }; 1156ad8c632SSudarsana Reddy Kalluru 1166ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params { 1176ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio app_prio; 1186ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params params; 1196ad8c632SSudarsana Reddy Kalluru bool valid; 1206ad8c632SSudarsana Reddy Kalluru bool enabled; 1216ad8c632SSudarsana Reddy Kalluru bool ieee; 1226ad8c632SSudarsana Reddy Kalluru bool cee; 1236ad8c632SSudarsana Reddy Kalluru u32 err; 1246ad8c632SSudarsana Reddy Kalluru }; 1256ad8c632SSudarsana Reddy Kalluru 1266ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get { 1276ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params operational; 1286ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote lldp_remote; 1296ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local lldp_local; 1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params remote; 1316ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params local; 1326ad8c632SSudarsana Reddy Kalluru }; 1336ad8c632SSudarsana Reddy Kalluru #endif 1346ad8c632SSudarsana Reddy Kalluru 13591420b83SSudarsana Kalluru enum qed_led_mode { 13691420b83SSudarsana Kalluru QED_LED_MODE_OFF, 13791420b83SSudarsana Kalluru QED_LED_MODE_ON, 13891420b83SSudarsana Kalluru QED_LED_MODE_RESTORE 13991420b83SSudarsana Kalluru }; 14091420b83SSudarsana Kalluru 141fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \ 142fe56b9e6SYuval Mintz (void __iomem *)(reg_addr)) 143fe56b9e6SYuval Mintz 144fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr)) 145fe56b9e6SYuval Mintz 146fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF 147fe56b9e6SYuval Mintz 148fe56b9e6SYuval Mintz /* forward */ 149fe56b9e6SYuval Mintz struct qed_dev; 150fe56b9e6SYuval Mintz 151fe56b9e6SYuval Mintz struct qed_eth_pf_params { 152fe56b9e6SYuval Mintz /* The following parameters are used during HW-init 153fe56b9e6SYuval Mintz * and these parameters need to be passed as arguments 154fe56b9e6SYuval Mintz * to update_pf_params routine invoked before slowpath start 155fe56b9e6SYuval Mintz */ 156fe56b9e6SYuval Mintz u16 num_cons; 157fe56b9e6SYuval Mintz }; 158fe56b9e6SYuval Mintz 159c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */ 160c5ac9319SYuval Mintz struct qed_iscsi_pf_params { 161c5ac9319SYuval Mintz u64 glbl_q_params_addr; 162c5ac9319SYuval Mintz u64 bdq_pbl_base_addr[2]; 163c5ac9319SYuval Mintz u32 max_cwnd; 164c5ac9319SYuval Mintz u16 cq_num_entries; 165c5ac9319SYuval Mintz u16 cmdq_num_entries; 166c5ac9319SYuval Mintz u16 dup_ack_threshold; 167c5ac9319SYuval Mintz u16 tx_sws_timer; 168c5ac9319SYuval Mintz u16 min_rto; 169c5ac9319SYuval Mintz u16 min_rto_rt; 170c5ac9319SYuval Mintz u16 max_rto; 171c5ac9319SYuval Mintz 172c5ac9319SYuval Mintz /* The following parameters are used during HW-init 173c5ac9319SYuval Mintz * and these parameters need to be passed as arguments 174c5ac9319SYuval Mintz * to update_pf_params routine invoked before slowpath start 175c5ac9319SYuval Mintz */ 176c5ac9319SYuval Mintz u16 num_cons; 177c5ac9319SYuval Mintz u16 num_tasks; 178c5ac9319SYuval Mintz 179c5ac9319SYuval Mintz /* The following parameters are used during protocol-init */ 180c5ac9319SYuval Mintz u16 half_way_close_timeout; 181c5ac9319SYuval Mintz u16 bdq_xoff_threshold[2]; 182c5ac9319SYuval Mintz u16 bdq_xon_threshold[2]; 183c5ac9319SYuval Mintz u16 cmdq_xoff_threshold; 184c5ac9319SYuval Mintz u16 cmdq_xon_threshold; 185c5ac9319SYuval Mintz u16 rq_buffer_size; 186c5ac9319SYuval Mintz 187c5ac9319SYuval Mintz u8 num_sq_pages_in_ring; 188c5ac9319SYuval Mintz u8 num_r2tq_pages_in_ring; 189c5ac9319SYuval Mintz u8 num_uhq_pages_in_ring; 190c5ac9319SYuval Mintz u8 num_queues; 191c5ac9319SYuval Mintz u8 log_page_size; 192c5ac9319SYuval Mintz u8 rqe_log_size; 193c5ac9319SYuval Mintz u8 max_fin_rt; 194c5ac9319SYuval Mintz u8 gl_rq_pi; 195c5ac9319SYuval Mintz u8 gl_cmd_pi; 196c5ac9319SYuval Mintz u8 debug_mode; 197c5ac9319SYuval Mintz u8 ll2_ooo_queue_id; 198c5ac9319SYuval Mintz u8 ooo_enable; 199c5ac9319SYuval Mintz 200c5ac9319SYuval Mintz u8 is_target; 201c5ac9319SYuval Mintz u8 bdq_pbl_num_entries[2]; 202c5ac9319SYuval Mintz }; 203c5ac9319SYuval Mintz 204c5ac9319SYuval Mintz struct qed_rdma_pf_params { 205c5ac9319SYuval Mintz /* Supplied to QED during resource allocation (may affect the ILT and 206c5ac9319SYuval Mintz * the doorbell BAR). 207c5ac9319SYuval Mintz */ 208c5ac9319SYuval Mintz u32 min_dpis; /* number of requested DPIs */ 209c5ac9319SYuval Mintz u32 num_mrs; /* number of requested memory regions */ 210c5ac9319SYuval Mintz u32 num_qps; /* number of requested Queue Pairs */ 211c5ac9319SYuval Mintz u32 num_srqs; /* number of requested SRQ */ 212c5ac9319SYuval Mintz u8 roce_edpm_mode; /* see QED_ROCE_EDPM_MODE_ENABLE */ 213c5ac9319SYuval Mintz u8 gl_pi; /* protocol index */ 214c5ac9319SYuval Mintz 215c5ac9319SYuval Mintz /* Will allocate rate limiters to be used with QPs */ 216c5ac9319SYuval Mintz u8 enable_dcqcn; 217c5ac9319SYuval Mintz }; 218c5ac9319SYuval Mintz 219fe56b9e6SYuval Mintz struct qed_pf_params { 220fe56b9e6SYuval Mintz struct qed_eth_pf_params eth_pf_params; 221c5ac9319SYuval Mintz struct qed_iscsi_pf_params iscsi_pf_params; 222c5ac9319SYuval Mintz struct qed_rdma_pf_params rdma_pf_params; 223fe56b9e6SYuval Mintz }; 224fe56b9e6SYuval Mintz 225fe56b9e6SYuval Mintz enum qed_int_mode { 226fe56b9e6SYuval Mintz QED_INT_MODE_INTA, 227fe56b9e6SYuval Mintz QED_INT_MODE_MSIX, 228fe56b9e6SYuval Mintz QED_INT_MODE_MSI, 229fe56b9e6SYuval Mintz QED_INT_MODE_POLL, 230fe56b9e6SYuval Mintz }; 231fe56b9e6SYuval Mintz 232fe56b9e6SYuval Mintz struct qed_sb_info { 233fe56b9e6SYuval Mintz struct status_block *sb_virt; 234fe56b9e6SYuval Mintz dma_addr_t sb_phys; 235fe56b9e6SYuval Mintz u32 sb_ack; /* Last given ack */ 236fe56b9e6SYuval Mintz u16 igu_sb_id; 237fe56b9e6SYuval Mintz void __iomem *igu_addr; 238fe56b9e6SYuval Mintz u8 flags; 239fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT 0x1 240fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP 0x2 241fe56b9e6SYuval Mintz 242fe56b9e6SYuval Mintz struct qed_dev *cdev; 243fe56b9e6SYuval Mintz }; 244fe56b9e6SYuval Mintz 245fe56b9e6SYuval Mintz struct qed_dev_info { 246fe56b9e6SYuval Mintz unsigned long pci_mem_start; 247fe56b9e6SYuval Mintz unsigned long pci_mem_end; 248fe56b9e6SYuval Mintz unsigned int pci_irq; 249fe56b9e6SYuval Mintz u8 num_hwfns; 250fe56b9e6SYuval Mintz 251fe56b9e6SYuval Mintz u8 hw_mac[ETH_ALEN]; 252fc48b7a6SYuval Mintz bool is_mf_default; 253fe56b9e6SYuval Mintz 254fe56b9e6SYuval Mintz /* FW version */ 255fe56b9e6SYuval Mintz u16 fw_major; 256fe56b9e6SYuval Mintz u16 fw_minor; 257fe56b9e6SYuval Mintz u16 fw_rev; 258fe56b9e6SYuval Mintz u16 fw_eng; 259fe56b9e6SYuval Mintz 260fe56b9e6SYuval Mintz /* MFW version */ 261fe56b9e6SYuval Mintz u32 mfw_rev; 262fe56b9e6SYuval Mintz 263fe56b9e6SYuval Mintz u32 flash_size; 264fe56b9e6SYuval Mintz u8 mf_mode; 265831bfb0eSYuval Mintz bool tx_switching; 266*cee9fbd8SRam Amrani bool rdma_supported; 267fe56b9e6SYuval Mintz }; 268fe56b9e6SYuval Mintz 269fe56b9e6SYuval Mintz enum qed_sb_type { 270fe56b9e6SYuval Mintz QED_SB_TYPE_L2_QUEUE, 271fe56b9e6SYuval Mintz }; 272fe56b9e6SYuval Mintz 273fe56b9e6SYuval Mintz enum qed_protocol { 274fe56b9e6SYuval Mintz QED_PROTOCOL_ETH, 275c5ac9319SYuval Mintz QED_PROTOCOL_ISCSI, 276fe56b9e6SYuval Mintz }; 277fe56b9e6SYuval Mintz 278054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits { 279054c67d1SSudarsana Reddy Kalluru QED_LM_FIBRE_BIT = BIT(0), 280054c67d1SSudarsana Reddy Kalluru QED_LM_Autoneg_BIT = BIT(1), 281054c67d1SSudarsana Reddy Kalluru QED_LM_Asym_Pause_BIT = BIT(2), 282054c67d1SSudarsana Reddy Kalluru QED_LM_Pause_BIT = BIT(3), 283054c67d1SSudarsana Reddy Kalluru QED_LM_1000baseT_Half_BIT = BIT(4), 284054c67d1SSudarsana Reddy Kalluru QED_LM_1000baseT_Full_BIT = BIT(5), 285054c67d1SSudarsana Reddy Kalluru QED_LM_10000baseKR_Full_BIT = BIT(6), 286054c67d1SSudarsana Reddy Kalluru QED_LM_25000baseKR_Full_BIT = BIT(7), 287054c67d1SSudarsana Reddy Kalluru QED_LM_40000baseLR4_Full_BIT = BIT(8), 288054c67d1SSudarsana Reddy Kalluru QED_LM_50000baseKR2_Full_BIT = BIT(9), 289054c67d1SSudarsana Reddy Kalluru QED_LM_100000baseKR4_Full_BIT = BIT(10), 290054c67d1SSudarsana Reddy Kalluru QED_LM_COUNT = 11 291054c67d1SSudarsana Reddy Kalluru }; 292054c67d1SSudarsana Reddy Kalluru 293fe56b9e6SYuval Mintz struct qed_link_params { 294fe56b9e6SYuval Mintz bool link_up; 295fe56b9e6SYuval Mintz 296fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG BIT(0) 297fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS BIT(1) 298fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED BIT(2) 299fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG BIT(3) 30003dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE BIT(4) 301fe56b9e6SYuval Mintz u32 override_flags; 302fe56b9e6SYuval Mintz bool autoneg; 303fe56b9e6SYuval Mintz u32 adv_speeds; 304fe56b9e6SYuval Mintz u32 forced_speed; 305fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE BIT(0) 306fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE BIT(1) 307fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE BIT(2) 308fe56b9e6SYuval Mintz u32 pause_config; 30903dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE BIT(0) 31003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY BIT(1) 31103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY BIT(2) 31203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT BIT(3) 31303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC BIT(4) 31403dc76caSSudarsana Reddy Kalluru u32 loopback_mode; 315fe56b9e6SYuval Mintz }; 316fe56b9e6SYuval Mintz 317fe56b9e6SYuval Mintz struct qed_link_output { 318fe56b9e6SYuval Mintz bool link_up; 319fe56b9e6SYuval Mintz 320d194fd26SYuval Mintz /* In QED_LM_* defs */ 321d194fd26SYuval Mintz u32 supported_caps; 322d194fd26SYuval Mintz u32 advertised_caps; 323d194fd26SYuval Mintz u32 lp_caps; 324d194fd26SYuval Mintz 325fe56b9e6SYuval Mintz u32 speed; /* In Mb/s */ 326fe56b9e6SYuval Mintz u8 duplex; /* In DUPLEX defs */ 327fe56b9e6SYuval Mintz u8 port; /* In PORT defs */ 328fe56b9e6SYuval Mintz bool autoneg; 329fe56b9e6SYuval Mintz u32 pause_config; 330fe56b9e6SYuval Mintz }; 331fe56b9e6SYuval Mintz 3321408cc1fSYuval Mintz struct qed_probe_params { 3331408cc1fSYuval Mintz enum qed_protocol protocol; 3341408cc1fSYuval Mintz u32 dp_module; 3351408cc1fSYuval Mintz u8 dp_level; 3361408cc1fSYuval Mintz bool is_vf; 3371408cc1fSYuval Mintz }; 3381408cc1fSYuval Mintz 339fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12 340fe56b9e6SYuval Mintz struct qed_slowpath_params { 341fe56b9e6SYuval Mintz u32 int_mode; 342fe56b9e6SYuval Mintz u8 drv_major; 343fe56b9e6SYuval Mintz u8 drv_minor; 344fe56b9e6SYuval Mintz u8 drv_rev; 345fe56b9e6SYuval Mintz u8 drv_eng; 346fe56b9e6SYuval Mintz u8 name[QED_DRV_VER_STR_SIZE]; 347fe56b9e6SYuval Mintz }; 348fe56b9e6SYuval Mintz 349fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */ 350fe56b9e6SYuval Mintz 351fe56b9e6SYuval Mintz struct qed_int_info { 352fe56b9e6SYuval Mintz struct msix_entry *msix; 353fe56b9e6SYuval Mintz u8 msix_cnt; 354fe56b9e6SYuval Mintz 355fe56b9e6SYuval Mintz /* This should be updated by the protocol driver */ 356fe56b9e6SYuval Mintz u8 used_cnt; 357fe56b9e6SYuval Mintz }; 358fe56b9e6SYuval Mintz 359fe56b9e6SYuval Mintz struct qed_common_cb_ops { 360fe56b9e6SYuval Mintz void (*link_update)(void *dev, 361fe56b9e6SYuval Mintz struct qed_link_output *link); 362fe56b9e6SYuval Mintz }; 363fe56b9e6SYuval Mintz 36403dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops { 36503dc76caSSudarsana Reddy Kalluru /** 36603dc76caSSudarsana Reddy Kalluru * @brief selftest_interrupt - Perform interrupt test 36703dc76caSSudarsana Reddy Kalluru * 36803dc76caSSudarsana Reddy Kalluru * @param cdev 36903dc76caSSudarsana Reddy Kalluru * 37003dc76caSSudarsana Reddy Kalluru * @return 0 on success, error otherwise. 37103dc76caSSudarsana Reddy Kalluru */ 37203dc76caSSudarsana Reddy Kalluru int (*selftest_interrupt)(struct qed_dev *cdev); 37303dc76caSSudarsana Reddy Kalluru 37403dc76caSSudarsana Reddy Kalluru /** 37503dc76caSSudarsana Reddy Kalluru * @brief selftest_memory - Perform memory test 37603dc76caSSudarsana Reddy Kalluru * 37703dc76caSSudarsana Reddy Kalluru * @param cdev 37803dc76caSSudarsana Reddy Kalluru * 37903dc76caSSudarsana Reddy Kalluru * @return 0 on success, error otherwise. 38003dc76caSSudarsana Reddy Kalluru */ 38103dc76caSSudarsana Reddy Kalluru int (*selftest_memory)(struct qed_dev *cdev); 38203dc76caSSudarsana Reddy Kalluru 38303dc76caSSudarsana Reddy Kalluru /** 38403dc76caSSudarsana Reddy Kalluru * @brief selftest_register - Perform register test 38503dc76caSSudarsana Reddy Kalluru * 38603dc76caSSudarsana Reddy Kalluru * @param cdev 38703dc76caSSudarsana Reddy Kalluru * 38803dc76caSSudarsana Reddy Kalluru * @return 0 on success, error otherwise. 38903dc76caSSudarsana Reddy Kalluru */ 39003dc76caSSudarsana Reddy Kalluru int (*selftest_register)(struct qed_dev *cdev); 39103dc76caSSudarsana Reddy Kalluru 39203dc76caSSudarsana Reddy Kalluru /** 39303dc76caSSudarsana Reddy Kalluru * @brief selftest_clock - Perform clock test 39403dc76caSSudarsana Reddy Kalluru * 39503dc76caSSudarsana Reddy Kalluru * @param cdev 39603dc76caSSudarsana Reddy Kalluru * 39703dc76caSSudarsana Reddy Kalluru * @return 0 on success, error otherwise. 39803dc76caSSudarsana Reddy Kalluru */ 39903dc76caSSudarsana Reddy Kalluru int (*selftest_clock)(struct qed_dev *cdev); 40003dc76caSSudarsana Reddy Kalluru }; 40103dc76caSSudarsana Reddy Kalluru 402fe56b9e6SYuval Mintz struct qed_common_ops { 40303dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops *selftest; 40403dc76caSSudarsana Reddy Kalluru 405fe56b9e6SYuval Mintz struct qed_dev* (*probe)(struct pci_dev *dev, 4061408cc1fSYuval Mintz struct qed_probe_params *params); 407fe56b9e6SYuval Mintz 408fe56b9e6SYuval Mintz void (*remove)(struct qed_dev *cdev); 409fe56b9e6SYuval Mintz 410fe56b9e6SYuval Mintz int (*set_power_state)(struct qed_dev *cdev, 411fe56b9e6SYuval Mintz pci_power_t state); 412fe56b9e6SYuval Mintz 413fe56b9e6SYuval Mintz void (*set_id)(struct qed_dev *cdev, 414fe56b9e6SYuval Mintz char name[], 415fe56b9e6SYuval Mintz char ver_str[]); 416fe56b9e6SYuval Mintz 417fe56b9e6SYuval Mintz /* Client drivers need to make this call before slowpath_start. 418fe56b9e6SYuval Mintz * PF params required for the call before slowpath_start is 419fe56b9e6SYuval Mintz * documented within the qed_pf_params structure definition. 420fe56b9e6SYuval Mintz */ 421fe56b9e6SYuval Mintz void (*update_pf_params)(struct qed_dev *cdev, 422fe56b9e6SYuval Mintz struct qed_pf_params *params); 423fe56b9e6SYuval Mintz int (*slowpath_start)(struct qed_dev *cdev, 424fe56b9e6SYuval Mintz struct qed_slowpath_params *params); 425fe56b9e6SYuval Mintz 426fe56b9e6SYuval Mintz int (*slowpath_stop)(struct qed_dev *cdev); 427fe56b9e6SYuval Mintz 428fe56b9e6SYuval Mintz /* Requests to use `cnt' interrupts for fastpath. 429fe56b9e6SYuval Mintz * upon success, returns number of interrupts allocated for fastpath. 430fe56b9e6SYuval Mintz */ 431fe56b9e6SYuval Mintz int (*set_fp_int)(struct qed_dev *cdev, 432fe56b9e6SYuval Mintz u16 cnt); 433fe56b9e6SYuval Mintz 434fe56b9e6SYuval Mintz /* Fills `info' with pointers required for utilizing interrupts */ 435fe56b9e6SYuval Mintz int (*get_fp_int)(struct qed_dev *cdev, 436fe56b9e6SYuval Mintz struct qed_int_info *info); 437fe56b9e6SYuval Mintz 438fe56b9e6SYuval Mintz u32 (*sb_init)(struct qed_dev *cdev, 439fe56b9e6SYuval Mintz struct qed_sb_info *sb_info, 440fe56b9e6SYuval Mintz void *sb_virt_addr, 441fe56b9e6SYuval Mintz dma_addr_t sb_phy_addr, 442fe56b9e6SYuval Mintz u16 sb_id, 443fe56b9e6SYuval Mintz enum qed_sb_type type); 444fe56b9e6SYuval Mintz 445fe56b9e6SYuval Mintz u32 (*sb_release)(struct qed_dev *cdev, 446fe56b9e6SYuval Mintz struct qed_sb_info *sb_info, 447fe56b9e6SYuval Mintz u16 sb_id); 448fe56b9e6SYuval Mintz 449fe56b9e6SYuval Mintz void (*simd_handler_config)(struct qed_dev *cdev, 450fe56b9e6SYuval Mintz void *token, 451fe56b9e6SYuval Mintz int index, 452fe56b9e6SYuval Mintz void (*handler)(void *)); 453fe56b9e6SYuval Mintz 454fe56b9e6SYuval Mintz void (*simd_handler_clean)(struct qed_dev *cdev, 455fe56b9e6SYuval Mintz int index); 456fe7cd2bfSYuval Mintz 457e0971c83STomer Tayar int (*dbg_all_data) (struct qed_dev *cdev, void *buffer); 458e0971c83STomer Tayar 459e0971c83STomer Tayar int (*dbg_all_data_size) (struct qed_dev *cdev); 460e0971c83STomer Tayar 461fe7cd2bfSYuval Mintz /** 462fe7cd2bfSYuval Mintz * @brief can_link_change - can the instance change the link or not 463fe7cd2bfSYuval Mintz * 464fe7cd2bfSYuval Mintz * @param cdev 465fe7cd2bfSYuval Mintz * 466fe7cd2bfSYuval Mintz * @return true if link-change is allowed, false otherwise. 467fe7cd2bfSYuval Mintz */ 468fe7cd2bfSYuval Mintz bool (*can_link_change)(struct qed_dev *cdev); 469fe7cd2bfSYuval Mintz 470fe56b9e6SYuval Mintz /** 471fe56b9e6SYuval Mintz * @brief set_link - set links according to params 472fe56b9e6SYuval Mintz * 473fe56b9e6SYuval Mintz * @param cdev 474fe56b9e6SYuval Mintz * @param params - values used to override the default link configuration 475fe56b9e6SYuval Mintz * 476fe56b9e6SYuval Mintz * @return 0 on success, error otherwise. 477fe56b9e6SYuval Mintz */ 478fe56b9e6SYuval Mintz int (*set_link)(struct qed_dev *cdev, 479fe56b9e6SYuval Mintz struct qed_link_params *params); 480fe56b9e6SYuval Mintz 481fe56b9e6SYuval Mintz /** 482fe56b9e6SYuval Mintz * @brief get_link - returns the current link state. 483fe56b9e6SYuval Mintz * 484fe56b9e6SYuval Mintz * @param cdev 485fe56b9e6SYuval Mintz * @param if_link - structure to be filled with current link configuration. 486fe56b9e6SYuval Mintz */ 487fe56b9e6SYuval Mintz void (*get_link)(struct qed_dev *cdev, 488fe56b9e6SYuval Mintz struct qed_link_output *if_link); 489fe56b9e6SYuval Mintz 490fe56b9e6SYuval Mintz /** 491fe56b9e6SYuval Mintz * @brief - drains chip in case Tx completions fail to arrive due to pause. 492fe56b9e6SYuval Mintz * 493fe56b9e6SYuval Mintz * @param cdev 494fe56b9e6SYuval Mintz */ 495fe56b9e6SYuval Mintz int (*drain)(struct qed_dev *cdev); 496fe56b9e6SYuval Mintz 497fe56b9e6SYuval Mintz /** 498fe56b9e6SYuval Mintz * @brief update_msglvl - update module debug level 499fe56b9e6SYuval Mintz * 500fe56b9e6SYuval Mintz * @param cdev 501fe56b9e6SYuval Mintz * @param dp_module 502fe56b9e6SYuval Mintz * @param dp_level 503fe56b9e6SYuval Mintz */ 504fe56b9e6SYuval Mintz void (*update_msglvl)(struct qed_dev *cdev, 505fe56b9e6SYuval Mintz u32 dp_module, 506fe56b9e6SYuval Mintz u8 dp_level); 507fe56b9e6SYuval Mintz 508fe56b9e6SYuval Mintz int (*chain_alloc)(struct qed_dev *cdev, 509fe56b9e6SYuval Mintz enum qed_chain_use_mode intended_use, 510fe56b9e6SYuval Mintz enum qed_chain_mode mode, 511a91eb52aSYuval Mintz enum qed_chain_cnt_type cnt_type, 512a91eb52aSYuval Mintz u32 num_elems, 513fe56b9e6SYuval Mintz size_t elem_size, 514fe56b9e6SYuval Mintz struct qed_chain *p_chain); 515fe56b9e6SYuval Mintz 516fe56b9e6SYuval Mintz void (*chain_free)(struct qed_dev *cdev, 517fe56b9e6SYuval Mintz struct qed_chain *p_chain); 51891420b83SSudarsana Kalluru 51991420b83SSudarsana Kalluru /** 520722003acSSudarsana Reddy Kalluru * @brief get_coalesce - Get coalesce parameters in usec 521722003acSSudarsana Reddy Kalluru * 522722003acSSudarsana Reddy Kalluru * @param cdev 523722003acSSudarsana Reddy Kalluru * @param rx_coal - Rx coalesce value in usec 524722003acSSudarsana Reddy Kalluru * @param tx_coal - Tx coalesce value in usec 525722003acSSudarsana Reddy Kalluru * 526722003acSSudarsana Reddy Kalluru */ 527722003acSSudarsana Reddy Kalluru void (*get_coalesce)(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal); 528722003acSSudarsana Reddy Kalluru 529722003acSSudarsana Reddy Kalluru /** 530722003acSSudarsana Reddy Kalluru * @brief set_coalesce - Configure Rx coalesce value in usec 531722003acSSudarsana Reddy Kalluru * 532722003acSSudarsana Reddy Kalluru * @param cdev 533722003acSSudarsana Reddy Kalluru * @param rx_coal - Rx coalesce value in usec 534722003acSSudarsana Reddy Kalluru * @param tx_coal - Tx coalesce value in usec 535722003acSSudarsana Reddy Kalluru * @param qid - Queue index 536722003acSSudarsana Reddy Kalluru * @param sb_id - Status Block Id 537722003acSSudarsana Reddy Kalluru * 538722003acSSudarsana Reddy Kalluru * @return 0 on success, error otherwise. 539722003acSSudarsana Reddy Kalluru */ 540722003acSSudarsana Reddy Kalluru int (*set_coalesce)(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal, 541722003acSSudarsana Reddy Kalluru u8 qid, u16 sb_id); 542722003acSSudarsana Reddy Kalluru 543722003acSSudarsana Reddy Kalluru /** 54491420b83SSudarsana Kalluru * @brief set_led - Configure LED mode 54591420b83SSudarsana Kalluru * 54691420b83SSudarsana Kalluru * @param cdev 54791420b83SSudarsana Kalluru * @param mode - LED mode 54891420b83SSudarsana Kalluru * 54991420b83SSudarsana Kalluru * @return 0 on success, error otherwise. 55091420b83SSudarsana Kalluru */ 55191420b83SSudarsana Kalluru int (*set_led)(struct qed_dev *cdev, 55291420b83SSudarsana Kalluru enum qed_led_mode mode); 553fe56b9e6SYuval Mintz }; 554fe56b9e6SYuval Mintz 555fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \ 556fe56b9e6SYuval Mintz ((_value) &= (_name ## _MASK)) 557fe56b9e6SYuval Mintz 558fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \ 559fe56b9e6SYuval Mintz ((_value & _name ## _MASK) << _name ## _SHIFT) 560fe56b9e6SYuval Mintz 561fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag) \ 562fe56b9e6SYuval Mintz do { \ 563fe56b9e6SYuval Mintz (value) &= ~(name ## _MASK << name ## _SHIFT); \ 564fe56b9e6SYuval Mintz (value) |= (((u64)flag) << (name ## _SHIFT)); \ 565fe56b9e6SYuval Mintz } while (0) 566fe56b9e6SYuval Mintz 567fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \ 568fe56b9e6SYuval Mintz (((value) >> (name ## _SHIFT)) & name ## _MASK) 569fe56b9e6SYuval Mintz 570fe56b9e6SYuval Mintz /* Debug print definitions */ 571fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...) \ 572fe56b9e6SYuval Mintz pr_err("[%s:%d(%s)]" fmt, \ 573fe56b9e6SYuval Mintz __func__, __LINE__, \ 574fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 575fe56b9e6SYuval Mintz ## __VA_ARGS__) \ 576fe56b9e6SYuval Mintz 577fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...) \ 578fe56b9e6SYuval Mintz do { \ 579fe56b9e6SYuval Mintz if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \ 580fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 581fe56b9e6SYuval Mintz __func__, __LINE__, \ 582fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 583fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 584fe56b9e6SYuval Mintz \ 585fe56b9e6SYuval Mintz } \ 586fe56b9e6SYuval Mintz } while (0) 587fe56b9e6SYuval Mintz 588fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...) \ 589fe56b9e6SYuval Mintz do { \ 590fe56b9e6SYuval Mintz if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) { \ 591fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 592fe56b9e6SYuval Mintz __func__, __LINE__, \ 593fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 594fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 595fe56b9e6SYuval Mintz } \ 596fe56b9e6SYuval Mintz } while (0) 597fe56b9e6SYuval Mintz 598fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...) \ 599fe56b9e6SYuval Mintz do { \ 600fe56b9e6SYuval Mintz if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) && \ 601fe56b9e6SYuval Mintz ((cdev)->dp_module & module))) { \ 602fe56b9e6SYuval Mintz pr_notice("[%s:%d(%s)]" fmt, \ 603fe56b9e6SYuval Mintz __func__, __LINE__, \ 604fe56b9e6SYuval Mintz DP_NAME(cdev) ? DP_NAME(cdev) : "", \ 605fe56b9e6SYuval Mintz ## __VA_ARGS__); \ 606fe56b9e6SYuval Mintz } \ 607fe56b9e6SYuval Mintz } while (0) 608fe56b9e6SYuval Mintz 609fe56b9e6SYuval Mintz enum DP_LEVEL { 610fe56b9e6SYuval Mintz QED_LEVEL_VERBOSE = 0x0, 611fe56b9e6SYuval Mintz QED_LEVEL_INFO = 0x1, 612fe56b9e6SYuval Mintz QED_LEVEL_NOTICE = 0x2, 613fe56b9e6SYuval Mintz QED_LEVEL_ERR = 0x3, 614fe56b9e6SYuval Mintz }; 615fe56b9e6SYuval Mintz 616fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT (30) 617fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK (0x3fffffff) 618fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK (0x40000000) 619fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK (0x80000000) 620fe56b9e6SYuval Mintz 621fe56b9e6SYuval Mintz enum DP_MODULE { 622fe56b9e6SYuval Mintz QED_MSG_SPQ = 0x10000, 623fe56b9e6SYuval Mintz QED_MSG_STATS = 0x20000, 624fe56b9e6SYuval Mintz QED_MSG_DCB = 0x40000, 625fe56b9e6SYuval Mintz QED_MSG_IOV = 0x80000, 626fe56b9e6SYuval Mintz QED_MSG_SP = 0x100000, 627fe56b9e6SYuval Mintz QED_MSG_STORAGE = 0x200000, 628fe56b9e6SYuval Mintz QED_MSG_CXT = 0x800000, 6290a7fb11cSYuval Mintz QED_MSG_LL2 = 0x1000000, 630fe56b9e6SYuval Mintz QED_MSG_ILT = 0x2000000, 631fe56b9e6SYuval Mintz QED_MSG_ROCE = 0x4000000, 632fe56b9e6SYuval Mintz QED_MSG_DEBUG = 0x8000000, 633fe56b9e6SYuval Mintz /* to be added...up to 0x8000000 */ 634fe56b9e6SYuval Mintz }; 635fe56b9e6SYuval Mintz 636fc48b7a6SYuval Mintz enum qed_mf_mode { 637fc48b7a6SYuval Mintz QED_MF_DEFAULT, 638fc48b7a6SYuval Mintz QED_MF_OVLAN, 639fc48b7a6SYuval Mintz QED_MF_NPAR, 640fc48b7a6SYuval Mintz }; 641fc48b7a6SYuval Mintz 642fe56b9e6SYuval Mintz struct qed_eth_stats { 643fe56b9e6SYuval Mintz u64 no_buff_discards; 644fe56b9e6SYuval Mintz u64 packet_too_big_discard; 645fe56b9e6SYuval Mintz u64 ttl0_discard; 646fe56b9e6SYuval Mintz u64 rx_ucast_bytes; 647fe56b9e6SYuval Mintz u64 rx_mcast_bytes; 648fe56b9e6SYuval Mintz u64 rx_bcast_bytes; 649fe56b9e6SYuval Mintz u64 rx_ucast_pkts; 650fe56b9e6SYuval Mintz u64 rx_mcast_pkts; 651fe56b9e6SYuval Mintz u64 rx_bcast_pkts; 652fe56b9e6SYuval Mintz u64 mftag_filter_discards; 653fe56b9e6SYuval Mintz u64 mac_filter_discards; 654fe56b9e6SYuval Mintz u64 tx_ucast_bytes; 655fe56b9e6SYuval Mintz u64 tx_mcast_bytes; 656fe56b9e6SYuval Mintz u64 tx_bcast_bytes; 657fe56b9e6SYuval Mintz u64 tx_ucast_pkts; 658fe56b9e6SYuval Mintz u64 tx_mcast_pkts; 659fe56b9e6SYuval Mintz u64 tx_bcast_pkts; 660fe56b9e6SYuval Mintz u64 tx_err_drop_pkts; 661fe56b9e6SYuval Mintz u64 tpa_coalesced_pkts; 662fe56b9e6SYuval Mintz u64 tpa_coalesced_events; 663fe56b9e6SYuval Mintz u64 tpa_aborts_num; 664fe56b9e6SYuval Mintz u64 tpa_not_coalesced_pkts; 665fe56b9e6SYuval Mintz u64 tpa_coalesced_bytes; 666fe56b9e6SYuval Mintz 667fe56b9e6SYuval Mintz /* port */ 668fe56b9e6SYuval Mintz u64 rx_64_byte_packets; 669d4967cf3SYuval Mintz u64 rx_65_to_127_byte_packets; 670d4967cf3SYuval Mintz u64 rx_128_to_255_byte_packets; 671d4967cf3SYuval Mintz u64 rx_256_to_511_byte_packets; 672d4967cf3SYuval Mintz u64 rx_512_to_1023_byte_packets; 673d4967cf3SYuval Mintz u64 rx_1024_to_1518_byte_packets; 674d4967cf3SYuval Mintz u64 rx_1519_to_1522_byte_packets; 675d4967cf3SYuval Mintz u64 rx_1519_to_2047_byte_packets; 676d4967cf3SYuval Mintz u64 rx_2048_to_4095_byte_packets; 677d4967cf3SYuval Mintz u64 rx_4096_to_9216_byte_packets; 678d4967cf3SYuval Mintz u64 rx_9217_to_16383_byte_packets; 679fe56b9e6SYuval Mintz u64 rx_crc_errors; 680fe56b9e6SYuval Mintz u64 rx_mac_crtl_frames; 681fe56b9e6SYuval Mintz u64 rx_pause_frames; 682fe56b9e6SYuval Mintz u64 rx_pfc_frames; 683fe56b9e6SYuval Mintz u64 rx_align_errors; 684fe56b9e6SYuval Mintz u64 rx_carrier_errors; 685fe56b9e6SYuval Mintz u64 rx_oversize_packets; 686fe56b9e6SYuval Mintz u64 rx_jabbers; 687fe56b9e6SYuval Mintz u64 rx_undersize_packets; 688fe56b9e6SYuval Mintz u64 rx_fragments; 689fe56b9e6SYuval Mintz u64 tx_64_byte_packets; 690fe56b9e6SYuval Mintz u64 tx_65_to_127_byte_packets; 691fe56b9e6SYuval Mintz u64 tx_128_to_255_byte_packets; 692fe56b9e6SYuval Mintz u64 tx_256_to_511_byte_packets; 693fe56b9e6SYuval Mintz u64 tx_512_to_1023_byte_packets; 694fe56b9e6SYuval Mintz u64 tx_1024_to_1518_byte_packets; 695fe56b9e6SYuval Mintz u64 tx_1519_to_2047_byte_packets; 696fe56b9e6SYuval Mintz u64 tx_2048_to_4095_byte_packets; 697fe56b9e6SYuval Mintz u64 tx_4096_to_9216_byte_packets; 698fe56b9e6SYuval Mintz u64 tx_9217_to_16383_byte_packets; 699fe56b9e6SYuval Mintz u64 tx_pause_frames; 700fe56b9e6SYuval Mintz u64 tx_pfc_frames; 701fe56b9e6SYuval Mintz u64 tx_lpi_entry_count; 702fe56b9e6SYuval Mintz u64 tx_total_collisions; 703fe56b9e6SYuval Mintz u64 brb_truncates; 704fe56b9e6SYuval Mintz u64 brb_discards; 705fe56b9e6SYuval Mintz u64 rx_mac_bytes; 706fe56b9e6SYuval Mintz u64 rx_mac_uc_packets; 707fe56b9e6SYuval Mintz u64 rx_mac_mc_packets; 708fe56b9e6SYuval Mintz u64 rx_mac_bc_packets; 709fe56b9e6SYuval Mintz u64 rx_mac_frames_ok; 710fe56b9e6SYuval Mintz u64 tx_mac_bytes; 711fe56b9e6SYuval Mintz u64 tx_mac_uc_packets; 712fe56b9e6SYuval Mintz u64 tx_mac_mc_packets; 713fe56b9e6SYuval Mintz u64 tx_mac_bc_packets; 714fe56b9e6SYuval Mintz u64 tx_mac_ctrl_frames; 715fe56b9e6SYuval Mintz }; 716fe56b9e6SYuval Mintz 717fe56b9e6SYuval Mintz #define QED_SB_IDX 0x0002 718fe56b9e6SYuval Mintz 719fe56b9e6SYuval Mintz #define RX_PI 0 720fe56b9e6SYuval Mintz #define TX_PI(tc) (RX_PI + 1 + tc) 721fe56b9e6SYuval Mintz 7224ac801b7SYuval Mintz struct qed_sb_cnt_info { 7234ac801b7SYuval Mintz int sb_cnt; 7244ac801b7SYuval Mintz int sb_iov_cnt; 7254ac801b7SYuval Mintz int sb_free_blk; 7264ac801b7SYuval Mintz }; 7274ac801b7SYuval Mintz 728fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info) 729fe56b9e6SYuval Mintz { 730fe56b9e6SYuval Mintz u32 prod = 0; 731fe56b9e6SYuval Mintz u16 rc = 0; 732fe56b9e6SYuval Mintz 733fe56b9e6SYuval Mintz prod = le32_to_cpu(sb_info->sb_virt->prod_index) & 734fe56b9e6SYuval Mintz STATUS_BLOCK_PROD_INDEX_MASK; 735fe56b9e6SYuval Mintz if (sb_info->sb_ack != prod) { 736fe56b9e6SYuval Mintz sb_info->sb_ack = prod; 737fe56b9e6SYuval Mintz rc |= QED_SB_IDX; 738fe56b9e6SYuval Mintz } 739fe56b9e6SYuval Mintz 740fe56b9e6SYuval Mintz /* Let SB update */ 741fe56b9e6SYuval Mintz mmiowb(); 742fe56b9e6SYuval Mintz return rc; 743fe56b9e6SYuval Mintz } 744fe56b9e6SYuval Mintz 745fe56b9e6SYuval Mintz /** 746fe56b9e6SYuval Mintz * 747fe56b9e6SYuval Mintz * @brief This function creates an update command for interrupts that is 748fe56b9e6SYuval Mintz * written to the IGU. 749fe56b9e6SYuval Mintz * 750fe56b9e6SYuval Mintz * @param sb_info - This is the structure allocated and 751fe56b9e6SYuval Mintz * initialized per status block. Assumption is 752fe56b9e6SYuval Mintz * that it was initialized using qed_sb_init 753fe56b9e6SYuval Mintz * @param int_cmd - Enable/Disable/Nop 754fe56b9e6SYuval Mintz * @param upd_flg - whether igu consumer should be 755fe56b9e6SYuval Mintz * updated. 756fe56b9e6SYuval Mintz * 757fe56b9e6SYuval Mintz * @return inline void 758fe56b9e6SYuval Mintz */ 759fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info, 760fe56b9e6SYuval Mintz enum igu_int_cmd int_cmd, 761fe56b9e6SYuval Mintz u8 upd_flg) 762fe56b9e6SYuval Mintz { 763fe56b9e6SYuval Mintz struct igu_prod_cons_update igu_ack = { 0 }; 764fe56b9e6SYuval Mintz 765fe56b9e6SYuval Mintz igu_ack.sb_id_and_flags = 766fe56b9e6SYuval Mintz ((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) | 767fe56b9e6SYuval Mintz (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) | 768fe56b9e6SYuval Mintz (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) | 769fe56b9e6SYuval Mintz (IGU_SEG_ACCESS_REG << 770fe56b9e6SYuval Mintz IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT)); 771fe56b9e6SYuval Mintz 772fe56b9e6SYuval Mintz DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags); 773fe56b9e6SYuval Mintz 774fe56b9e6SYuval Mintz /* Both segments (interrupts & acks) are written to same place address; 775fe56b9e6SYuval Mintz * Need to guarantee all commands will be received (in-order) by HW. 776fe56b9e6SYuval Mintz */ 777fe56b9e6SYuval Mintz mmiowb(); 778fe56b9e6SYuval Mintz barrier(); 779fe56b9e6SYuval Mintz } 780fe56b9e6SYuval Mintz 781fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn, 782fe56b9e6SYuval Mintz void __iomem *addr, 783fe56b9e6SYuval Mintz int size, 784fe56b9e6SYuval Mintz u32 *data) 785fe56b9e6SYuval Mintz 786fe56b9e6SYuval Mintz { 787fe56b9e6SYuval Mintz unsigned int i; 788fe56b9e6SYuval Mintz 789fe56b9e6SYuval Mintz for (i = 0; i < size / sizeof(*data); i++) 790fe56b9e6SYuval Mintz DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]); 791fe56b9e6SYuval Mintz } 792fe56b9e6SYuval Mintz 793fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr, 794fe56b9e6SYuval Mintz int size, 795fe56b9e6SYuval Mintz u32 *data) 796fe56b9e6SYuval Mintz { 797fe56b9e6SYuval Mintz __internal_ram_wr(NULL, addr, size, data); 798fe56b9e6SYuval Mintz } 799fe56b9e6SYuval Mintz 8008c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps { 8018c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4 = 0x1, 8028c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6 = 0x2, 8038c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4_TCP = 0x4, 8048c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6_TCP = 0x8, 8058c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV4_UDP = 0x10, 8068c5ebd0cSSudarsana Reddy Kalluru QED_RSS_IPV6_UDP = 0x20, 8078c5ebd0cSSudarsana Reddy Kalluru }; 8088c5ebd0cSSudarsana Reddy Kalluru 8098c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128 8108c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */ 811fe56b9e6SYuval Mintz #endif 812