xref: /linux/include/linux/qed/qed_if.h (revision c5ac93191d7e6977c5c3465ac94c73ebb8a8ecba)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2fe56b9e6SYuval Mintz  *
3fe56b9e6SYuval Mintz  * Copyright (c) 2015 QLogic Corporation
4fe56b9e6SYuval Mintz  *
5fe56b9e6SYuval Mintz  * This software is available under the terms of the GNU General Public License
6fe56b9e6SYuval Mintz  * (GPL) Version 2, available from the file COPYING in the main directory of
7fe56b9e6SYuval Mintz  * this source tree.
8fe56b9e6SYuval Mintz  */
9fe56b9e6SYuval Mintz 
10fe56b9e6SYuval Mintz #ifndef _QED_IF_H
11fe56b9e6SYuval Mintz #define _QED_IF_H
12fe56b9e6SYuval Mintz 
13fe56b9e6SYuval Mintz #include <linux/types.h>
14fe56b9e6SYuval Mintz #include <linux/interrupt.h>
15fe56b9e6SYuval Mintz #include <linux/netdevice.h>
16fe56b9e6SYuval Mintz #include <linux/pci.h>
17fe56b9e6SYuval Mintz #include <linux/skbuff.h>
18fe56b9e6SYuval Mintz #include <linux/types.h>
19fe56b9e6SYuval Mintz #include <asm/byteorder.h>
20fe56b9e6SYuval Mintz #include <linux/io.h>
21fe56b9e6SYuval Mintz #include <linux/compiler.h>
22fe56b9e6SYuval Mintz #include <linux/kernel.h>
23fe56b9e6SYuval Mintz #include <linux/list.h>
24fe56b9e6SYuval Mintz #include <linux/slab.h>
25fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
26fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
27fe56b9e6SYuval Mintz 
2839651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
2939651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
3039651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
3139651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
3239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
3339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
3439651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
3539651abdSSudarsana Reddy Kalluru };
3639651abdSSudarsana Reddy Kalluru 
3791420b83SSudarsana Kalluru enum qed_led_mode {
3891420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
3991420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
4091420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
4191420b83SSudarsana Kalluru };
4291420b83SSudarsana Kalluru 
43fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
44fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
45fe56b9e6SYuval Mintz 
46fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
47fe56b9e6SYuval Mintz 
48fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF
49fe56b9e6SYuval Mintz 
50fe56b9e6SYuval Mintz /* forward */
51fe56b9e6SYuval Mintz struct qed_dev;
52fe56b9e6SYuval Mintz 
53fe56b9e6SYuval Mintz struct qed_eth_pf_params {
54fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
55fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
56fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
57fe56b9e6SYuval Mintz 	 */
58fe56b9e6SYuval Mintz 	u16 num_cons;
59fe56b9e6SYuval Mintz };
60fe56b9e6SYuval Mintz 
61*c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
62*c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
63*c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
64*c5ac9319SYuval Mintz 	u64 bdq_pbl_base_addr[2];
65*c5ac9319SYuval Mintz 	u32 max_cwnd;
66*c5ac9319SYuval Mintz 	u16 cq_num_entries;
67*c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
68*c5ac9319SYuval Mintz 	u16 dup_ack_threshold;
69*c5ac9319SYuval Mintz 	u16 tx_sws_timer;
70*c5ac9319SYuval Mintz 	u16 min_rto;
71*c5ac9319SYuval Mintz 	u16 min_rto_rt;
72*c5ac9319SYuval Mintz 	u16 max_rto;
73*c5ac9319SYuval Mintz 
74*c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
75*c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
76*c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
77*c5ac9319SYuval Mintz 	 */
78*c5ac9319SYuval Mintz 	u16 num_cons;
79*c5ac9319SYuval Mintz 	u16 num_tasks;
80*c5ac9319SYuval Mintz 
81*c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
82*c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
83*c5ac9319SYuval Mintz 	u16 bdq_xoff_threshold[2];
84*c5ac9319SYuval Mintz 	u16 bdq_xon_threshold[2];
85*c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
86*c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
87*c5ac9319SYuval Mintz 	u16 rq_buffer_size;
88*c5ac9319SYuval Mintz 
89*c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
90*c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
91*c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
92*c5ac9319SYuval Mintz 	u8 num_queues;
93*c5ac9319SYuval Mintz 	u8 log_page_size;
94*c5ac9319SYuval Mintz 	u8 rqe_log_size;
95*c5ac9319SYuval Mintz 	u8 max_fin_rt;
96*c5ac9319SYuval Mintz 	u8 gl_rq_pi;
97*c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
98*c5ac9319SYuval Mintz 	u8 debug_mode;
99*c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
100*c5ac9319SYuval Mintz 	u8 ooo_enable;
101*c5ac9319SYuval Mintz 
102*c5ac9319SYuval Mintz 	u8 is_target;
103*c5ac9319SYuval Mintz 	u8 bdq_pbl_num_entries[2];
104*c5ac9319SYuval Mintz };
105*c5ac9319SYuval Mintz 
106*c5ac9319SYuval Mintz struct qed_rdma_pf_params {
107*c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
108*c5ac9319SYuval Mintz 	 * the doorbell BAR).
109*c5ac9319SYuval Mintz 	 */
110*c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
111*c5ac9319SYuval Mintz 	u32 num_mrs;		/* number of requested memory regions */
112*c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
113*c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
114*c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
115*c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
116*c5ac9319SYuval Mintz 
117*c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
118*c5ac9319SYuval Mintz 	u8 enable_dcqcn;
119*c5ac9319SYuval Mintz };
120*c5ac9319SYuval Mintz 
121fe56b9e6SYuval Mintz struct qed_pf_params {
122fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
123*c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
124*c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
125fe56b9e6SYuval Mintz };
126fe56b9e6SYuval Mintz 
127fe56b9e6SYuval Mintz enum qed_int_mode {
128fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
129fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
130fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
131fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
132fe56b9e6SYuval Mintz };
133fe56b9e6SYuval Mintz 
134fe56b9e6SYuval Mintz struct qed_sb_info {
135fe56b9e6SYuval Mintz 	struct status_block	*sb_virt;
136fe56b9e6SYuval Mintz 	dma_addr_t		sb_phys;
137fe56b9e6SYuval Mintz 	u32			sb_ack; /* Last given ack */
138fe56b9e6SYuval Mintz 	u16			igu_sb_id;
139fe56b9e6SYuval Mintz 	void __iomem		*igu_addr;
140fe56b9e6SYuval Mintz 	u8			flags;
141fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT        0x1
142fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP       0x2
143fe56b9e6SYuval Mintz 
144fe56b9e6SYuval Mintz 	struct qed_dev		*cdev;
145fe56b9e6SYuval Mintz };
146fe56b9e6SYuval Mintz 
147fe56b9e6SYuval Mintz struct qed_dev_info {
148fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
149fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
150fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
151fe56b9e6SYuval Mintz 	u8		num_hwfns;
152fe56b9e6SYuval Mintz 
153fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
154fc48b7a6SYuval Mintz 	bool		is_mf_default;
155fe56b9e6SYuval Mintz 
156fe56b9e6SYuval Mintz 	/* FW version */
157fe56b9e6SYuval Mintz 	u16		fw_major;
158fe56b9e6SYuval Mintz 	u16		fw_minor;
159fe56b9e6SYuval Mintz 	u16		fw_rev;
160fe56b9e6SYuval Mintz 	u16		fw_eng;
161fe56b9e6SYuval Mintz 
162fe56b9e6SYuval Mintz 	/* MFW version */
163fe56b9e6SYuval Mintz 	u32		mfw_rev;
164fe56b9e6SYuval Mintz 
165*c5ac9319SYuval Mintz 	bool rdma_supported;
166*c5ac9319SYuval Mintz 
167fe56b9e6SYuval Mintz 	u32		flash_size;
168fe56b9e6SYuval Mintz 	u8		mf_mode;
169831bfb0eSYuval Mintz 	bool		tx_switching;
170fe56b9e6SYuval Mintz };
171fe56b9e6SYuval Mintz 
172fe56b9e6SYuval Mintz enum qed_sb_type {
173fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
174fe56b9e6SYuval Mintz };
175fe56b9e6SYuval Mintz 
176fe56b9e6SYuval Mintz enum qed_protocol {
177fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
178*c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
179fe56b9e6SYuval Mintz };
180fe56b9e6SYuval Mintz 
181fe56b9e6SYuval Mintz struct qed_link_params {
182fe56b9e6SYuval Mintz 	bool	link_up;
183fe56b9e6SYuval Mintz 
184fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
185fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
186fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
187fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
18803dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
189fe56b9e6SYuval Mintz 	u32	override_flags;
190fe56b9e6SYuval Mintz 	bool	autoneg;
191fe56b9e6SYuval Mintz 	u32	adv_speeds;
192fe56b9e6SYuval Mintz 	u32	forced_speed;
193fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
194fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
195fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
196fe56b9e6SYuval Mintz 	u32	pause_config;
19703dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
19803dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
19903dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
20003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
20103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
20203dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
203fe56b9e6SYuval Mintz };
204fe56b9e6SYuval Mintz 
205fe56b9e6SYuval Mintz struct qed_link_output {
206fe56b9e6SYuval Mintz 	bool	link_up;
207fe56b9e6SYuval Mintz 
208fe56b9e6SYuval Mintz 	u32	supported_caps;         /* In SUPPORTED defs */
209fe56b9e6SYuval Mintz 	u32	advertised_caps;        /* In ADVERTISED defs */
210fe56b9e6SYuval Mintz 	u32	lp_caps;                /* In ADVERTISED defs */
211fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
212fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
213fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
214fe56b9e6SYuval Mintz 	bool	autoneg;
215fe56b9e6SYuval Mintz 	u32	pause_config;
216fe56b9e6SYuval Mintz };
217fe56b9e6SYuval Mintz 
2181408cc1fSYuval Mintz struct qed_probe_params {
2191408cc1fSYuval Mintz 	enum qed_protocol protocol;
2201408cc1fSYuval Mintz 	u32 dp_module;
2211408cc1fSYuval Mintz 	u8 dp_level;
2221408cc1fSYuval Mintz 	bool is_vf;
2231408cc1fSYuval Mintz };
2241408cc1fSYuval Mintz 
225fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
226fe56b9e6SYuval Mintz struct qed_slowpath_params {
227fe56b9e6SYuval Mintz 	u32	int_mode;
228fe56b9e6SYuval Mintz 	u8	drv_major;
229fe56b9e6SYuval Mintz 	u8	drv_minor;
230fe56b9e6SYuval Mintz 	u8	drv_rev;
231fe56b9e6SYuval Mintz 	u8	drv_eng;
232fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
233fe56b9e6SYuval Mintz };
234fe56b9e6SYuval Mintz 
235fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
236fe56b9e6SYuval Mintz 
237fe56b9e6SYuval Mintz struct qed_int_info {
238fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
239fe56b9e6SYuval Mintz 	u8			msix_cnt;
240fe56b9e6SYuval Mintz 
241fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
242fe56b9e6SYuval Mintz 	u8			used_cnt;
243fe56b9e6SYuval Mintz };
244fe56b9e6SYuval Mintz 
245fe56b9e6SYuval Mintz struct qed_common_cb_ops {
246fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
247fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
248fe56b9e6SYuval Mintz };
249fe56b9e6SYuval Mintz 
25003dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
25103dc76caSSudarsana Reddy Kalluru /**
25203dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
25303dc76caSSudarsana Reddy Kalluru  *
25403dc76caSSudarsana Reddy Kalluru  * @param cdev
25503dc76caSSudarsana Reddy Kalluru  *
25603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
25703dc76caSSudarsana Reddy Kalluru  */
25803dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
25903dc76caSSudarsana Reddy Kalluru 
26003dc76caSSudarsana Reddy Kalluru /**
26103dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
26203dc76caSSudarsana Reddy Kalluru  *
26303dc76caSSudarsana Reddy Kalluru  * @param cdev
26403dc76caSSudarsana Reddy Kalluru  *
26503dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
26603dc76caSSudarsana Reddy Kalluru  */
26703dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
26803dc76caSSudarsana Reddy Kalluru 
26903dc76caSSudarsana Reddy Kalluru /**
27003dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
27103dc76caSSudarsana Reddy Kalluru  *
27203dc76caSSudarsana Reddy Kalluru  * @param cdev
27303dc76caSSudarsana Reddy Kalluru  *
27403dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
27503dc76caSSudarsana Reddy Kalluru  */
27603dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
27703dc76caSSudarsana Reddy Kalluru 
27803dc76caSSudarsana Reddy Kalluru /**
27903dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
28003dc76caSSudarsana Reddy Kalluru  *
28103dc76caSSudarsana Reddy Kalluru  * @param cdev
28203dc76caSSudarsana Reddy Kalluru  *
28303dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
28403dc76caSSudarsana Reddy Kalluru  */
28503dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
28603dc76caSSudarsana Reddy Kalluru };
28703dc76caSSudarsana Reddy Kalluru 
288fe56b9e6SYuval Mintz struct qed_common_ops {
28903dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
29003dc76caSSudarsana Reddy Kalluru 
291fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
2921408cc1fSYuval Mintz 				 struct qed_probe_params *params);
293fe56b9e6SYuval Mintz 
294fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
295fe56b9e6SYuval Mintz 
296fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
297fe56b9e6SYuval Mintz 					   pci_power_t state);
298fe56b9e6SYuval Mintz 
299fe56b9e6SYuval Mintz 	void		(*set_id)(struct qed_dev *cdev,
300fe56b9e6SYuval Mintz 				  char name[],
301fe56b9e6SYuval Mintz 				  char ver_str[]);
302fe56b9e6SYuval Mintz 
303fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
304fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
305fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
306fe56b9e6SYuval Mintz 	 */
307fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
308fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
309fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
310fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
311fe56b9e6SYuval Mintz 
312fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
313fe56b9e6SYuval Mintz 
314fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
315fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
316fe56b9e6SYuval Mintz 	 */
317fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
318fe56b9e6SYuval Mintz 				      u16 cnt);
319fe56b9e6SYuval Mintz 
320fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
321fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
322fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
323fe56b9e6SYuval Mintz 
324fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
325fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
326fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
327fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
328fe56b9e6SYuval Mintz 				   u16 sb_id,
329fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
330fe56b9e6SYuval Mintz 
331fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
332fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
333fe56b9e6SYuval Mintz 				      u16 sb_id);
334fe56b9e6SYuval Mintz 
335fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
336fe56b9e6SYuval Mintz 					       void *token,
337fe56b9e6SYuval Mintz 					       int index,
338fe56b9e6SYuval Mintz 					       void (*handler)(void *));
339fe56b9e6SYuval Mintz 
340fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
341fe56b9e6SYuval Mintz 					      int index);
342fe7cd2bfSYuval Mintz 
343fe7cd2bfSYuval Mintz /**
344fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
345fe7cd2bfSYuval Mintz  *
346fe7cd2bfSYuval Mintz  * @param cdev
347fe7cd2bfSYuval Mintz  *
348fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
349fe7cd2bfSYuval Mintz  */
350fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
351fe7cd2bfSYuval Mintz 
352fe56b9e6SYuval Mintz /**
353fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
354fe56b9e6SYuval Mintz  *
355fe56b9e6SYuval Mintz  * @param cdev
356fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
357fe56b9e6SYuval Mintz  *
358fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
359fe56b9e6SYuval Mintz  */
360fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
361fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
362fe56b9e6SYuval Mintz 
363fe56b9e6SYuval Mintz /**
364fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
365fe56b9e6SYuval Mintz  *
366fe56b9e6SYuval Mintz  * @param cdev
367fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
368fe56b9e6SYuval Mintz  */
369fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
370fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
371fe56b9e6SYuval Mintz 
372fe56b9e6SYuval Mintz /**
373fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
374fe56b9e6SYuval Mintz  *
375fe56b9e6SYuval Mintz  * @param cdev
376fe56b9e6SYuval Mintz  */
377fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
378fe56b9e6SYuval Mintz 
379fe56b9e6SYuval Mintz /**
380fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
381fe56b9e6SYuval Mintz  *
382fe56b9e6SYuval Mintz  * @param cdev
383fe56b9e6SYuval Mintz  * @param dp_module
384fe56b9e6SYuval Mintz  * @param dp_level
385fe56b9e6SYuval Mintz  */
386fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
387fe56b9e6SYuval Mintz 					 u32 dp_module,
388fe56b9e6SYuval Mintz 					 u8 dp_level);
389fe56b9e6SYuval Mintz 
390fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
391fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
392fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
393a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
394a91eb52aSYuval Mintz 				       u32 num_elems,
395fe56b9e6SYuval Mintz 				       size_t elem_size,
396fe56b9e6SYuval Mintz 				       struct qed_chain *p_chain);
397fe56b9e6SYuval Mintz 
398fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
399fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
40091420b83SSudarsana Kalluru 
40191420b83SSudarsana Kalluru /**
40291420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
40391420b83SSudarsana Kalluru  *
40491420b83SSudarsana Kalluru  * @param cdev
40591420b83SSudarsana Kalluru  * @param mode - LED mode
40691420b83SSudarsana Kalluru  *
40791420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
40891420b83SSudarsana Kalluru  */
40991420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
41091420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
411fe56b9e6SYuval Mintz };
412fe56b9e6SYuval Mintz 
413fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
414fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
415fe56b9e6SYuval Mintz 
416fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
417fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
418fe56b9e6SYuval Mintz 
419fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
420fe56b9e6SYuval Mintz 	do {						       \
421fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
422fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
423fe56b9e6SYuval Mintz 	} while (0)
424fe56b9e6SYuval Mintz 
425fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
426fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
427fe56b9e6SYuval Mintz 
428fe56b9e6SYuval Mintz /* Debug print definitions */
429fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)						     \
430fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,				     \
431fe56b9e6SYuval Mintz 		       __func__, __LINE__,				     \
432fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",		     \
433fe56b9e6SYuval Mintz 		       ## __VA_ARGS__)					     \
434fe56b9e6SYuval Mintz 
435fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
436fe56b9e6SYuval Mintz 	do {							      \
437fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
438fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
439fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
440fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
441fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
442fe56b9e6SYuval Mintz 								      \
443fe56b9e6SYuval Mintz 		}						      \
444fe56b9e6SYuval Mintz 	} while (0)
445fe56b9e6SYuval Mintz 
446fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
447fe56b9e6SYuval Mintz 	do {							      \
448fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
449fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
450fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
451fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
452fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
453fe56b9e6SYuval Mintz 		}						      \
454fe56b9e6SYuval Mintz 	} while (0)
455fe56b9e6SYuval Mintz 
456fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
457fe56b9e6SYuval Mintz 	do {								\
458fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
459fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
460fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
461fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
462fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
463fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
464fe56b9e6SYuval Mintz 		}							\
465fe56b9e6SYuval Mintz 	} while (0)
466fe56b9e6SYuval Mintz 
467fe56b9e6SYuval Mintz enum DP_LEVEL {
468fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
469fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
470fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
471fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
472fe56b9e6SYuval Mintz };
473fe56b9e6SYuval Mintz 
474fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
475fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
476fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
477fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
478fe56b9e6SYuval Mintz 
479fe56b9e6SYuval Mintz enum DP_MODULE {
480fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
481fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
482fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
483fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
484fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
485fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
486fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
487fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
488fe56b9e6SYuval Mintz 	QED_MSG_ROCE	= 0x4000000,
489fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
490fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
491fe56b9e6SYuval Mintz };
492fe56b9e6SYuval Mintz 
493fc48b7a6SYuval Mintz enum qed_mf_mode {
494fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
495fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
496fc48b7a6SYuval Mintz 	QED_MF_NPAR,
497fc48b7a6SYuval Mintz };
498fc48b7a6SYuval Mintz 
499fe56b9e6SYuval Mintz struct qed_eth_stats {
500fe56b9e6SYuval Mintz 	u64	no_buff_discards;
501fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
502fe56b9e6SYuval Mintz 	u64	ttl0_discard;
503fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
504fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
505fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
506fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
507fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
508fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
509fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
510fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
511fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
512fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
513fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
514fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
515fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
516fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
517fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
518fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
519fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
520fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
521fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
522fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
523fe56b9e6SYuval Mintz 
524fe56b9e6SYuval Mintz 	/* port */
525fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
526d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
527d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
528d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
529d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
530d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
531d4967cf3SYuval Mintz 	u64	rx_1519_to_1522_byte_packets;
532d4967cf3SYuval Mintz 	u64	rx_1519_to_2047_byte_packets;
533d4967cf3SYuval Mintz 	u64	rx_2048_to_4095_byte_packets;
534d4967cf3SYuval Mintz 	u64	rx_4096_to_9216_byte_packets;
535d4967cf3SYuval Mintz 	u64	rx_9217_to_16383_byte_packets;
536fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
537fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
538fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
539fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
540fe56b9e6SYuval Mintz 	u64	rx_align_errors;
541fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
542fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
543fe56b9e6SYuval Mintz 	u64	rx_jabbers;
544fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
545fe56b9e6SYuval Mintz 	u64	rx_fragments;
546fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
547fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
548fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
549fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
550fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
551fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
552fe56b9e6SYuval Mintz 	u64	tx_1519_to_2047_byte_packets;
553fe56b9e6SYuval Mintz 	u64	tx_2048_to_4095_byte_packets;
554fe56b9e6SYuval Mintz 	u64	tx_4096_to_9216_byte_packets;
555fe56b9e6SYuval Mintz 	u64	tx_9217_to_16383_byte_packets;
556fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
557fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
558fe56b9e6SYuval Mintz 	u64	tx_lpi_entry_count;
559fe56b9e6SYuval Mintz 	u64	tx_total_collisions;
560fe56b9e6SYuval Mintz 	u64	brb_truncates;
561fe56b9e6SYuval Mintz 	u64	brb_discards;
562fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
563fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
564fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
565fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
566fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
567fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
568fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
569fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
570fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
571fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
572fe56b9e6SYuval Mintz };
573fe56b9e6SYuval Mintz 
574fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
575fe56b9e6SYuval Mintz 
576fe56b9e6SYuval Mintz #define RX_PI           0
577fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
578fe56b9e6SYuval Mintz 
5794ac801b7SYuval Mintz struct qed_sb_cnt_info {
5804ac801b7SYuval Mintz 	int	sb_cnt;
5814ac801b7SYuval Mintz 	int	sb_iov_cnt;
5824ac801b7SYuval Mintz 	int	sb_free_blk;
5834ac801b7SYuval Mintz };
5844ac801b7SYuval Mintz 
585fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
586fe56b9e6SYuval Mintz {
587fe56b9e6SYuval Mintz 	u32 prod = 0;
588fe56b9e6SYuval Mintz 	u16 rc = 0;
589fe56b9e6SYuval Mintz 
590fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
591fe56b9e6SYuval Mintz 	       STATUS_BLOCK_PROD_INDEX_MASK;
592fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
593fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
594fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
595fe56b9e6SYuval Mintz 	}
596fe56b9e6SYuval Mintz 
597fe56b9e6SYuval Mintz 	/* Let SB update */
598fe56b9e6SYuval Mintz 	mmiowb();
599fe56b9e6SYuval Mintz 	return rc;
600fe56b9e6SYuval Mintz }
601fe56b9e6SYuval Mintz 
602fe56b9e6SYuval Mintz /**
603fe56b9e6SYuval Mintz  *
604fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
605fe56b9e6SYuval Mintz  *        written to the IGU.
606fe56b9e6SYuval Mintz  *
607fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
608fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
609fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
610fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
611fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
612fe56b9e6SYuval Mintz  *                 updated.
613fe56b9e6SYuval Mintz  *
614fe56b9e6SYuval Mintz  * @return inline void
615fe56b9e6SYuval Mintz  */
616fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
617fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
618fe56b9e6SYuval Mintz 			      u8 upd_flg)
619fe56b9e6SYuval Mintz {
620fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
621fe56b9e6SYuval Mintz 
622fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
623fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
624fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
625fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
626fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
627fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
628fe56b9e6SYuval Mintz 
629fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
630fe56b9e6SYuval Mintz 
631fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
632fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
633fe56b9e6SYuval Mintz 	 */
634fe56b9e6SYuval Mintz 	mmiowb();
635fe56b9e6SYuval Mintz 	barrier();
636fe56b9e6SYuval Mintz }
637fe56b9e6SYuval Mintz 
638fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
639fe56b9e6SYuval Mintz 				     void __iomem *addr,
640fe56b9e6SYuval Mintz 				     int size,
641fe56b9e6SYuval Mintz 				     u32 *data)
642fe56b9e6SYuval Mintz 
643fe56b9e6SYuval Mintz {
644fe56b9e6SYuval Mintz 	unsigned int i;
645fe56b9e6SYuval Mintz 
646fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
647fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
648fe56b9e6SYuval Mintz }
649fe56b9e6SYuval Mintz 
650fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
651fe56b9e6SYuval Mintz 				   int size,
652fe56b9e6SYuval Mintz 				   u32 *data)
653fe56b9e6SYuval Mintz {
654fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
655fe56b9e6SYuval Mintz }
656fe56b9e6SYuval Mintz 
6578c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
6588c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
6598c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
6608c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
6618c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
6628c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
6638c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
6648c5ebd0cSSudarsana Reddy Kalluru };
6658c5ebd0cSSudarsana Reddy Kalluru 
6668c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
6678c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
668fe56b9e6SYuval Mintz #endif
669