xref: /linux/include/linux/qed/qed_if.h (revision bdb5d8ec47611ca61e168349f233e1dd1ed063f4)
11f4d4ed6SAlexander Lobakin /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
3e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
4663eacd8SAlexander Lobakin  * Copyright (c) 2019-2020 Marvell International Ltd.
5fe56b9e6SYuval Mintz  */
6fe56b9e6SYuval Mintz 
7fe56b9e6SYuval Mintz #ifndef _QED_IF_H
8fe56b9e6SYuval Mintz #define _QED_IF_H
9fe56b9e6SYuval Mintz 
10fe56b9e6SYuval Mintz #include <linux/types.h>
11fe56b9e6SYuval Mintz #include <linux/interrupt.h>
12fe56b9e6SYuval Mintz #include <linux/netdevice.h>
13fe56b9e6SYuval Mintz #include <linux/pci.h>
14fe56b9e6SYuval Mintz #include <linux/skbuff.h>
15fe56b9e6SYuval Mintz #include <asm/byteorder.h>
16fe56b9e6SYuval Mintz #include <linux/io.h>
17fe56b9e6SYuval Mintz #include <linux/compiler.h>
18fe56b9e6SYuval Mintz #include <linux/kernel.h>
19fe56b9e6SYuval Mintz #include <linux/list.h>
20fe56b9e6SYuval Mintz #include <linux/slab.h>
21fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
22fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
2336907cd5SAriel Elior #include <linux/io-64-nonatomic-lo-hi.h>
24fe56b9e6SYuval Mintz 
2539651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
2639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
2739651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
2839651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
2939651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
3039651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
3139651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
3239651abdSSudarsana Reddy Kalluru };
3339651abdSSudarsana Reddy Kalluru 
3451ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
3551ff1725SRam Amrani 
366ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
376ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
386ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
396ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
406ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
416ad8c632SSudarsana Reddy Kalluru 
426ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
436ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
446ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
456ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
466ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
476ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
486ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
496ad8c632SSudarsana Reddy Kalluru };
506ad8c632SSudarsana Reddy Kalluru 
516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
526ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
536ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
546ad8c632SSudarsana Reddy Kalluru };
556ad8c632SSudarsana Reddy Kalluru 
566ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
576ad8c632SSudarsana Reddy Kalluru 	u8 roce;
586ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
596ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
606ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
616ad8c632SSudarsana Reddy Kalluru 	u8 eth;
626ad8c632SSudarsana Reddy Kalluru };
636ad8c632SSudarsana Reddy Kalluru 
646ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
656ad8c632SSudarsana Reddy Kalluru 	bool willing;
666ad8c632SSudarsana Reddy Kalluru 	bool enabled;
676ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
686ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
696ad8c632SSudarsana Reddy Kalluru };
706ad8c632SSudarsana Reddy Kalluru 
7159bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
7259bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
7359bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
7459bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
7559bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
7659bcb797SSudarsana Reddy Kalluru };
7759bcb797SSudarsana Reddy Kalluru 
786ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
796ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
8059bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
816ad8c632SSudarsana Reddy Kalluru 	bool enabled;
826ad8c632SSudarsana Reddy Kalluru 	u8 prio;
836ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
846ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
856ad8c632SSudarsana Reddy Kalluru };
866ad8c632SSudarsana Reddy Kalluru 
876ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
886ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
896ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
906ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
916ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
926ad8c632SSudarsana Reddy Kalluru 	bool app_error;
936ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
946ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
956ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
966ad8c632SSudarsana Reddy Kalluru 	bool valid;
976ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
986ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
996ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1006ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1016ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1026ad8c632SSudarsana Reddy Kalluru };
1036ad8c632SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1056ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1066ad8c632SSudarsana Reddy Kalluru 	bool valid;
1076ad8c632SSudarsana Reddy Kalluru };
1086ad8c632SSudarsana Reddy Kalluru 
1096ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1106ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1116ad8c632SSudarsana Reddy Kalluru 	bool valid;
1126ad8c632SSudarsana Reddy Kalluru };
1136ad8c632SSudarsana Reddy Kalluru 
1146ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1156ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1166ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1176ad8c632SSudarsana Reddy Kalluru 	bool valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1196ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1206ad8c632SSudarsana Reddy Kalluru 	bool cee;
12149632b58Ssudarsana.kalluru@cavium.com 	bool local;
1226ad8c632SSudarsana Reddy Kalluru 	u32 err;
1236ad8c632SSudarsana Reddy Kalluru };
1246ad8c632SSudarsana Reddy Kalluru 
1256ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1276ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1286ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1296ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1306ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1316ad8c632SSudarsana Reddy Kalluru };
1326ad8c632SSudarsana Reddy Kalluru 
13320675b37SMintz, Yuval enum qed_nvm_images {
13420675b37SMintz, Yuval 	QED_NVM_IMAGE_ISCSI_CFG,
13520675b37SMintz, Yuval 	QED_NVM_IMAGE_FCOE_CFG,
1368a52bbabSMichal Kalderon 	QED_NVM_IMAGE_MDUMP,
1371ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_CFG1,
1381ac4329aSDenis Bolotin 	QED_NVM_IMAGE_DEFAULT_CFG,
1391ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_META,
14020675b37SMintz, Yuval };
14120675b37SMintz, Yuval 
142645874e5SSudarsana Reddy Kalluru struct qed_link_eee_params {
143645874e5SSudarsana Reddy Kalluru 	u32 tx_lpi_timer;
144645874e5SSudarsana Reddy Kalluru #define QED_EEE_1G_ADV		BIT(0)
145645874e5SSudarsana Reddy Kalluru #define QED_EEE_10G_ADV		BIT(1)
146645874e5SSudarsana Reddy Kalluru 
147645874e5SSudarsana Reddy Kalluru 	/* Capabilities are represented using QED_EEE_*_ADV values */
148645874e5SSudarsana Reddy Kalluru 	u8 adv_caps;
149645874e5SSudarsana Reddy Kalluru 	u8 lp_adv_caps;
150645874e5SSudarsana Reddy Kalluru 	bool enable;
151645874e5SSudarsana Reddy Kalluru 	bool tx_lpi_enable;
152645874e5SSudarsana Reddy Kalluru };
153645874e5SSudarsana Reddy Kalluru 
15491420b83SSudarsana Kalluru enum qed_led_mode {
15591420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
15691420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
15791420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
15891420b83SSudarsana Kalluru };
15991420b83SSudarsana Kalluru 
1602528c389SSudarsana Reddy Kalluru struct qed_mfw_tlv_eth {
1612528c389SSudarsana Reddy Kalluru 	u16 lso_maxoff_size;
1622528c389SSudarsana Reddy Kalluru 	bool lso_maxoff_size_set;
1632528c389SSudarsana Reddy Kalluru 	u16 lso_minseg_size;
1642528c389SSudarsana Reddy Kalluru 	bool lso_minseg_size_set;
1652528c389SSudarsana Reddy Kalluru 	u8 prom_mode;
1662528c389SSudarsana Reddy Kalluru 	bool prom_mode_set;
1672528c389SSudarsana Reddy Kalluru 	u16 tx_descr_size;
1682528c389SSudarsana Reddy Kalluru 	bool tx_descr_size_set;
1692528c389SSudarsana Reddy Kalluru 	u16 rx_descr_size;
1702528c389SSudarsana Reddy Kalluru 	bool rx_descr_size_set;
1712528c389SSudarsana Reddy Kalluru 	u16 netq_count;
1722528c389SSudarsana Reddy Kalluru 	bool netq_count_set;
1732528c389SSudarsana Reddy Kalluru 	u32 tcp4_offloads;
1742528c389SSudarsana Reddy Kalluru 	bool tcp4_offloads_set;
1752528c389SSudarsana Reddy Kalluru 	u32 tcp6_offloads;
1762528c389SSudarsana Reddy Kalluru 	bool tcp6_offloads_set;
1772528c389SSudarsana Reddy Kalluru 	u16 tx_descr_qdepth;
1782528c389SSudarsana Reddy Kalluru 	bool tx_descr_qdepth_set;
1792528c389SSudarsana Reddy Kalluru 	u16 rx_descr_qdepth;
1802528c389SSudarsana Reddy Kalluru 	bool rx_descr_qdepth_set;
1812528c389SSudarsana Reddy Kalluru 	u8 iov_offload;
1822528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_NONE            (0)
1832528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_MULTIQUEUE      (1)
1842528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEB             (2)
1852528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEPA            (3)
1862528c389SSudarsana Reddy Kalluru 	bool iov_offload_set;
1872528c389SSudarsana Reddy Kalluru 	u8 txqs_empty;
1882528c389SSudarsana Reddy Kalluru 	bool txqs_empty_set;
1892528c389SSudarsana Reddy Kalluru 	u8 rxqs_empty;
1902528c389SSudarsana Reddy Kalluru 	bool rxqs_empty_set;
1912528c389SSudarsana Reddy Kalluru 	u8 num_txqs_full;
1922528c389SSudarsana Reddy Kalluru 	bool num_txqs_full_set;
1932528c389SSudarsana Reddy Kalluru 	u8 num_rxqs_full;
1942528c389SSudarsana Reddy Kalluru 	bool num_rxqs_full_set;
1952528c389SSudarsana Reddy Kalluru };
1962528c389SSudarsana Reddy Kalluru 
197f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_TIME_SIZE	14
198f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_time {
199f240b688SSudarsana Reddy Kalluru 	bool b_set;
200f240b688SSudarsana Reddy Kalluru 	u8 month;
201f240b688SSudarsana Reddy Kalluru 	u8 day;
202f240b688SSudarsana Reddy Kalluru 	u8 hour;
203f240b688SSudarsana Reddy Kalluru 	u8 min;
204f240b688SSudarsana Reddy Kalluru 	u16 msec;
205f240b688SSudarsana Reddy Kalluru 	u16 usec;
206f240b688SSudarsana Reddy Kalluru };
207f240b688SSudarsana Reddy Kalluru 
208f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_fcoe {
209f240b688SSudarsana Reddy Kalluru 	u8 scsi_timeout;
210f240b688SSudarsana Reddy Kalluru 	bool scsi_timeout_set;
211f240b688SSudarsana Reddy Kalluru 	u32 rt_tov;
212f240b688SSudarsana Reddy Kalluru 	bool rt_tov_set;
213f240b688SSudarsana Reddy Kalluru 	u32 ra_tov;
214f240b688SSudarsana Reddy Kalluru 	bool ra_tov_set;
215f240b688SSudarsana Reddy Kalluru 	u32 ed_tov;
216f240b688SSudarsana Reddy Kalluru 	bool ed_tov_set;
217f240b688SSudarsana Reddy Kalluru 	u32 cr_tov;
218f240b688SSudarsana Reddy Kalluru 	bool cr_tov_set;
219f240b688SSudarsana Reddy Kalluru 	u8 boot_type;
220f240b688SSudarsana Reddy Kalluru 	bool boot_type_set;
221f240b688SSudarsana Reddy Kalluru 	u8 npiv_state;
222f240b688SSudarsana Reddy Kalluru 	bool npiv_state_set;
223f240b688SSudarsana Reddy Kalluru 	u32 num_npiv_ids;
224f240b688SSudarsana Reddy Kalluru 	bool num_npiv_ids_set;
225f240b688SSudarsana Reddy Kalluru 	u8 switch_name[8];
226f240b688SSudarsana Reddy Kalluru 	bool switch_name_set;
227f240b688SSudarsana Reddy Kalluru 	u16 switch_portnum;
228f240b688SSudarsana Reddy Kalluru 	bool switch_portnum_set;
229f240b688SSudarsana Reddy Kalluru 	u8 switch_portid[3];
230f240b688SSudarsana Reddy Kalluru 	bool switch_portid_set;
231f240b688SSudarsana Reddy Kalluru 	u8 vendor_name[8];
232f240b688SSudarsana Reddy Kalluru 	bool vendor_name_set;
233f240b688SSudarsana Reddy Kalluru 	u8 switch_model[8];
234f240b688SSudarsana Reddy Kalluru 	bool switch_model_set;
235f240b688SSudarsana Reddy Kalluru 	u8 switch_fw_version[8];
236f240b688SSudarsana Reddy Kalluru 	bool switch_fw_version_set;
237f240b688SSudarsana Reddy Kalluru 	u8 qos_pri;
238f240b688SSudarsana Reddy Kalluru 	bool qos_pri_set;
239f240b688SSudarsana Reddy Kalluru 	u8 port_alias[3];
240f240b688SSudarsana Reddy Kalluru 	bool port_alias_set;
241f240b688SSudarsana Reddy Kalluru 	u8 port_state;
242f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_OFFLINE  (0)
243f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_LOOP             (1)
244f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_P2P              (2)
245f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_FABRIC           (3)
246f240b688SSudarsana Reddy Kalluru 	bool port_state_set;
247f240b688SSudarsana Reddy Kalluru 	u16 fip_tx_descr_size;
248f240b688SSudarsana Reddy Kalluru 	bool fip_tx_descr_size_set;
249f240b688SSudarsana Reddy Kalluru 	u16 fip_rx_descr_size;
250f240b688SSudarsana Reddy Kalluru 	bool fip_rx_descr_size_set;
251f240b688SSudarsana Reddy Kalluru 	u16 link_failures;
252f240b688SSudarsana Reddy Kalluru 	bool link_failures_set;
253f240b688SSudarsana Reddy Kalluru 	u8 fcoe_boot_progress;
254f240b688SSudarsana Reddy Kalluru 	bool fcoe_boot_progress_set;
255f240b688SSudarsana Reddy Kalluru 	u64 rx_bcast;
256f240b688SSudarsana Reddy Kalluru 	bool rx_bcast_set;
257f240b688SSudarsana Reddy Kalluru 	u64 tx_bcast;
258f240b688SSudarsana Reddy Kalluru 	bool tx_bcast_set;
259f240b688SSudarsana Reddy Kalluru 	u16 fcoe_txq_depth;
260f240b688SSudarsana Reddy Kalluru 	bool fcoe_txq_depth_set;
261f240b688SSudarsana Reddy Kalluru 	u16 fcoe_rxq_depth;
262f240b688SSudarsana Reddy Kalluru 	bool fcoe_rxq_depth_set;
263f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_frames;
264f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_frames_set;
265f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_bytes;
266f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_bytes_set;
267f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_frames;
268f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_frames_set;
269f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_bytes;
270f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_bytes_set;
271f240b688SSudarsana Reddy Kalluru 	u16 crc_count;
272f240b688SSudarsana Reddy Kalluru 	bool crc_count_set;
273f240b688SSudarsana Reddy Kalluru 	u32 crc_err_src_fcid[5];
274f240b688SSudarsana Reddy Kalluru 	bool crc_err_src_fcid_set[5];
275f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time crc_err[5];
276f240b688SSudarsana Reddy Kalluru 	u16 losync_err;
277f240b688SSudarsana Reddy Kalluru 	bool losync_err_set;
278f240b688SSudarsana Reddy Kalluru 	u16 losig_err;
279f240b688SSudarsana Reddy Kalluru 	bool losig_err_set;
280f240b688SSudarsana Reddy Kalluru 	u16 primtive_err;
281f240b688SSudarsana Reddy Kalluru 	bool primtive_err_set;
282f240b688SSudarsana Reddy Kalluru 	u16 disparity_err;
283f240b688SSudarsana Reddy Kalluru 	bool disparity_err_set;
284f240b688SSudarsana Reddy Kalluru 	u16 code_violation_err;
285f240b688SSudarsana Reddy Kalluru 	bool code_violation_err_set;
286f240b688SSudarsana Reddy Kalluru 	u32 flogi_param[4];
287f240b688SSudarsana Reddy Kalluru 	bool flogi_param_set[4];
288f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_tstamp;
289f240b688SSudarsana Reddy Kalluru 	u32 flogi_acc_param[4];
290f240b688SSudarsana Reddy Kalluru 	bool flogi_acc_param_set[4];
291f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_acc_tstamp;
292f240b688SSudarsana Reddy Kalluru 	u32 flogi_rjt;
293f240b688SSudarsana Reddy Kalluru 	bool flogi_rjt_set;
294f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_rjt_tstamp;
295f240b688SSudarsana Reddy Kalluru 	u32 fdiscs;
296f240b688SSudarsana Reddy Kalluru 	bool fdiscs_set;
297f240b688SSudarsana Reddy Kalluru 	u8 fdisc_acc;
298f240b688SSudarsana Reddy Kalluru 	bool fdisc_acc_set;
299f240b688SSudarsana Reddy Kalluru 	u8 fdisc_rjt;
300f240b688SSudarsana Reddy Kalluru 	bool fdisc_rjt_set;
301f240b688SSudarsana Reddy Kalluru 	u8 plogi;
302f240b688SSudarsana Reddy Kalluru 	bool plogi_set;
303f240b688SSudarsana Reddy Kalluru 	u8 plogi_acc;
304f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_set;
305f240b688SSudarsana Reddy Kalluru 	u8 plogi_rjt;
306f240b688SSudarsana Reddy Kalluru 	bool plogi_rjt_set;
307f240b688SSudarsana Reddy Kalluru 	u32 plogi_dst_fcid[5];
308f240b688SSudarsana Reddy Kalluru 	bool plogi_dst_fcid_set[5];
309f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_tstamp[5];
310f240b688SSudarsana Reddy Kalluru 	u32 plogi_acc_src_fcid[5];
311f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_src_fcid_set[5];
312f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_acc_tstamp[5];
313f240b688SSudarsana Reddy Kalluru 	u8 tx_plogos;
314f240b688SSudarsana Reddy Kalluru 	bool tx_plogos_set;
315f240b688SSudarsana Reddy Kalluru 	u8 plogo_acc;
316f240b688SSudarsana Reddy Kalluru 	bool plogo_acc_set;
317f240b688SSudarsana Reddy Kalluru 	u8 plogo_rjt;
318f240b688SSudarsana Reddy Kalluru 	bool plogo_rjt_set;
319f240b688SSudarsana Reddy Kalluru 	u32 plogo_src_fcid[5];
320f240b688SSudarsana Reddy Kalluru 	bool plogo_src_fcid_set[5];
321f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogo_tstamp[5];
322f240b688SSudarsana Reddy Kalluru 	u8 rx_logos;
323f240b688SSudarsana Reddy Kalluru 	bool rx_logos_set;
324f240b688SSudarsana Reddy Kalluru 	u8 tx_accs;
325f240b688SSudarsana Reddy Kalluru 	bool tx_accs_set;
326f240b688SSudarsana Reddy Kalluru 	u8 tx_prlis;
327f240b688SSudarsana Reddy Kalluru 	bool tx_prlis_set;
328f240b688SSudarsana Reddy Kalluru 	u8 rx_accs;
329f240b688SSudarsana Reddy Kalluru 	bool rx_accs_set;
330f240b688SSudarsana Reddy Kalluru 	u8 tx_abts;
331f240b688SSudarsana Reddy Kalluru 	bool tx_abts_set;
332f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_acc;
333f240b688SSudarsana Reddy Kalluru 	bool rx_abts_acc_set;
334f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_rjt;
335f240b688SSudarsana Reddy Kalluru 	bool rx_abts_rjt_set;
336f240b688SSudarsana Reddy Kalluru 	u32 abts_dst_fcid[5];
337f240b688SSudarsana Reddy Kalluru 	bool abts_dst_fcid_set[5];
338f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time abts_tstamp[5];
339f240b688SSudarsana Reddy Kalluru 	u8 rx_rscn;
340f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_set;
341f240b688SSudarsana Reddy Kalluru 	u32 rx_rscn_nport[4];
342f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_nport_set[4];
343f240b688SSudarsana Reddy Kalluru 	u8 tx_lun_rst;
344f240b688SSudarsana Reddy Kalluru 	bool tx_lun_rst_set;
345f240b688SSudarsana Reddy Kalluru 	u8 abort_task_sets;
346f240b688SSudarsana Reddy Kalluru 	bool abort_task_sets_set;
347f240b688SSudarsana Reddy Kalluru 	u8 tx_tprlos;
348f240b688SSudarsana Reddy Kalluru 	bool tx_tprlos_set;
349f240b688SSudarsana Reddy Kalluru 	u8 tx_nos;
350f240b688SSudarsana Reddy Kalluru 	bool tx_nos_set;
351f240b688SSudarsana Reddy Kalluru 	u8 rx_nos;
352f240b688SSudarsana Reddy Kalluru 	bool rx_nos_set;
353f240b688SSudarsana Reddy Kalluru 	u8 ols;
354f240b688SSudarsana Reddy Kalluru 	bool ols_set;
355f240b688SSudarsana Reddy Kalluru 	u8 lr;
356f240b688SSudarsana Reddy Kalluru 	bool lr_set;
357f240b688SSudarsana Reddy Kalluru 	u8 lrr;
358f240b688SSudarsana Reddy Kalluru 	bool lrr_set;
359f240b688SSudarsana Reddy Kalluru 	u8 tx_lip;
360f240b688SSudarsana Reddy Kalluru 	bool tx_lip_set;
361f240b688SSudarsana Reddy Kalluru 	u8 rx_lip;
362f240b688SSudarsana Reddy Kalluru 	bool rx_lip_set;
363f240b688SSudarsana Reddy Kalluru 	u8 eofa;
364f240b688SSudarsana Reddy Kalluru 	bool eofa_set;
365f240b688SSudarsana Reddy Kalluru 	u8 eofni;
366f240b688SSudarsana Reddy Kalluru 	bool eofni_set;
367f240b688SSudarsana Reddy Kalluru 	u8 scsi_chks;
368f240b688SSudarsana Reddy Kalluru 	bool scsi_chks_set;
369f240b688SSudarsana Reddy Kalluru 	u8 scsi_cond_met;
370f240b688SSudarsana Reddy Kalluru 	bool scsi_cond_met_set;
371f240b688SSudarsana Reddy Kalluru 	u8 scsi_busy;
372f240b688SSudarsana Reddy Kalluru 	bool scsi_busy_set;
373f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter;
374f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_set;
375f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter_cond_met;
376f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_cond_met_set;
377f240b688SSudarsana Reddy Kalluru 	u8 scsi_rsv_conflicts;
378f240b688SSudarsana Reddy Kalluru 	bool scsi_rsv_conflicts_set;
379f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_full;
380f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_full_set;
381f240b688SSudarsana Reddy Kalluru 	u8 scsi_aca_active;
382f240b688SSudarsana Reddy Kalluru 	bool scsi_aca_active_set;
383f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_abort;
384f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_abort_set;
385f240b688SSudarsana Reddy Kalluru 	u32 scsi_rx_chk[5];
386f240b688SSudarsana Reddy Kalluru 	bool scsi_rx_chk_set[5];
387f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time scsi_chk_tstamp[5];
388f240b688SSudarsana Reddy Kalluru };
389f240b688SSudarsana Reddy Kalluru 
39077a509e4SSudarsana Reddy Kalluru struct qed_mfw_tlv_iscsi {
39177a509e4SSudarsana Reddy Kalluru 	u8 target_llmnr;
39277a509e4SSudarsana Reddy Kalluru 	bool target_llmnr_set;
39377a509e4SSudarsana Reddy Kalluru 	u8 header_digest;
39477a509e4SSudarsana Reddy Kalluru 	bool header_digest_set;
39577a509e4SSudarsana Reddy Kalluru 	u8 data_digest;
39677a509e4SSudarsana Reddy Kalluru 	bool data_digest_set;
39777a509e4SSudarsana Reddy Kalluru 	u8 auth_method;
39877a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_NONE            (1)
39977a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_CHAP            (2)
40077a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_MUTUAL_CHAP     (3)
40177a509e4SSudarsana Reddy Kalluru 	bool auth_method_set;
40277a509e4SSudarsana Reddy Kalluru 	u16 boot_taget_portal;
40377a509e4SSudarsana Reddy Kalluru 	bool boot_taget_portal_set;
40477a509e4SSudarsana Reddy Kalluru 	u16 frame_size;
40577a509e4SSudarsana Reddy Kalluru 	bool frame_size_set;
40677a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_size;
40777a509e4SSudarsana Reddy Kalluru 	bool tx_desc_size_set;
40877a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_size;
40977a509e4SSudarsana Reddy Kalluru 	bool rx_desc_size_set;
41077a509e4SSudarsana Reddy Kalluru 	u8 boot_progress;
41177a509e4SSudarsana Reddy Kalluru 	bool boot_progress_set;
41277a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_qdepth;
41377a509e4SSudarsana Reddy Kalluru 	bool tx_desc_qdepth_set;
41477a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_qdepth;
41577a509e4SSudarsana Reddy Kalluru 	bool rx_desc_qdepth_set;
41677a509e4SSudarsana Reddy Kalluru 	u64 rx_frames;
41777a509e4SSudarsana Reddy Kalluru 	bool rx_frames_set;
41877a509e4SSudarsana Reddy Kalluru 	u64 rx_bytes;
41977a509e4SSudarsana Reddy Kalluru 	bool rx_bytes_set;
42077a509e4SSudarsana Reddy Kalluru 	u64 tx_frames;
42177a509e4SSudarsana Reddy Kalluru 	bool tx_frames_set;
42277a509e4SSudarsana Reddy Kalluru 	u64 tx_bytes;
42377a509e4SSudarsana Reddy Kalluru 	bool tx_bytes_set;
42477a509e4SSudarsana Reddy Kalluru };
42577a509e4SSudarsana Reddy Kalluru 
42636907cd5SAriel Elior enum qed_db_rec_width {
42736907cd5SAriel Elior 	DB_REC_WIDTH_32B,
42836907cd5SAriel Elior 	DB_REC_WIDTH_64B,
42936907cd5SAriel Elior };
43036907cd5SAriel Elior 
43136907cd5SAriel Elior enum qed_db_rec_space {
43236907cd5SAriel Elior 	DB_REC_KERNEL,
43336907cd5SAriel Elior 	DB_REC_USER,
43436907cd5SAriel Elior };
43536907cd5SAriel Elior 
436fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
437fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
438fe56b9e6SYuval Mintz 
439fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
440fe56b9e6SYuval Mintz 
441997af5dfSMichal Kalderon #define DIRECT_REG_WR64(reg_addr, val) writeq((u64)val,	\
44236907cd5SAriel Elior 					      (void __iomem *)(reg_addr))
44336907cd5SAriel Elior 
44441822878SRahul Verma #define QED_COALESCE_MAX 0x1FF
4450e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
446bf5a94bfSRahul Verma #define QED_DEFAULT_TX_USECS 48
447fe56b9e6SYuval Mintz 
448fe56b9e6SYuval Mintz /* forward */
449fe56b9e6SYuval Mintz struct qed_dev;
450fe56b9e6SYuval Mintz 
451fe56b9e6SYuval Mintz struct qed_eth_pf_params {
452fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
453fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
454fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
455fe56b9e6SYuval Mintz 	 */
456fe56b9e6SYuval Mintz 	u16 num_cons;
457d51e4af5SChopra, Manish 
45808bc8f15SMintz, Yuval 	/* per-VF number of CIDs */
45908bc8f15SMintz, Yuval 	u8 num_vf_cons;
46008bc8f15SMintz, Yuval #define ETH_PF_PARAMS_VF_CONS_DEFAULT	(32)
46108bc8f15SMintz, Yuval 
462d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
463d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
464d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
465d51e4af5SChopra, Manish 	 */
466d51e4af5SChopra, Manish 	u32 num_arfs_filters;
467fe56b9e6SYuval Mintz };
468fe56b9e6SYuval Mintz 
4691e128c81SArun Easi struct qed_fcoe_pf_params {
4701e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4711e128c81SArun Easi 	u64 glbl_q_params_addr;
4721e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
4731e128c81SArun Easi 
4741e128c81SArun Easi 	/* The following parameters are used during HW-init
4751e128c81SArun Easi 	 * and these parameters need to be passed as arguments
4761e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
4771e128c81SArun Easi 	 */
4781e128c81SArun Easi 	u16 num_cons;
4791e128c81SArun Easi 	u16 num_tasks;
4801e128c81SArun Easi 
4811e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4821e128c81SArun Easi 	u16 sq_num_pbl_pages;
4831e128c81SArun Easi 
4841e128c81SArun Easi 	u16 cq_num_entries;
4851e128c81SArun Easi 	u16 cmdq_num_entries;
4861e128c81SArun Easi 	u16 rq_buffer_log_size;
4871e128c81SArun Easi 	u16 mtu;
4881e128c81SArun Easi 	u16 dummy_icid;
4891e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
4901e128c81SArun Easi 	u16 bdq_xon_threshold[2];
4911e128c81SArun Easi 	u16 rq_buffer_size;
4921e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
4931e128c81SArun Easi 	u8 log_page_size;
4941e128c81SArun Easi 	u8 gl_rq_pi;
4951e128c81SArun Easi 	u8 gl_cmd_pi;
4961e128c81SArun Easi 	u8 debug_mode;
4971e128c81SArun Easi 	u8 is_target;
4981e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
4991e128c81SArun Easi };
5001e128c81SArun Easi 
5010d80b761SRandy Dunlap /* Most of the parameters below are described in the FW iSCSI / TCP HSI */
502c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
503c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
504da090917STomer Tayar 	u64 bdq_pbl_base_addr[3];
505c5ac9319SYuval Mintz 	u16 cq_num_entries;
506c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
507fc831825SYuval Mintz 	u32 two_msl_timer;
508c5ac9319SYuval Mintz 	u16 tx_sws_timer;
509c5ac9319SYuval Mintz 
510c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
511c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
512c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
513c5ac9319SYuval Mintz 	 */
514c5ac9319SYuval Mintz 	u16 num_cons;
515c5ac9319SYuval Mintz 	u16 num_tasks;
516c5ac9319SYuval Mintz 
517c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
518c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
519da090917STomer Tayar 	u16 bdq_xoff_threshold[3];
520da090917STomer Tayar 	u16 bdq_xon_threshold[3];
521c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
522c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
523c5ac9319SYuval Mintz 	u16 rq_buffer_size;
524c5ac9319SYuval Mintz 
525c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
526c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
527c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
528c5ac9319SYuval Mintz 	u8 num_queues;
529c5ac9319SYuval Mintz 	u8 log_page_size;
530c5ac9319SYuval Mintz 	u8 rqe_log_size;
531c5ac9319SYuval Mintz 	u8 max_fin_rt;
532c5ac9319SYuval Mintz 	u8 gl_rq_pi;
533c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
534c5ac9319SYuval Mintz 	u8 debug_mode;
535c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
536c5ac9319SYuval Mintz 
537c5ac9319SYuval Mintz 	u8 is_target;
538da090917STomer Tayar 	u8 is_soc_en;
539da090917STomer Tayar 	u8 soc_num_of_blocks_log;
540da090917STomer Tayar 	u8 bdq_pbl_num_entries[3];
541c5ac9319SYuval Mintz };
542c5ac9319SYuval Mintz 
543c5ac9319SYuval Mintz struct qed_rdma_pf_params {
544c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
545c5ac9319SYuval Mintz 	 * the doorbell BAR).
546c5ac9319SYuval Mintz 	 */
547c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
548c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
549c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
550c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
551c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
552c5ac9319SYuval Mintz 
553c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
554c5ac9319SYuval Mintz 	u8 enable_dcqcn;
555c5ac9319SYuval Mintz };
556c5ac9319SYuval Mintz 
557fe56b9e6SYuval Mintz struct qed_pf_params {
558fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
5591e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
560c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
561c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
562fe56b9e6SYuval Mintz };
563fe56b9e6SYuval Mintz 
564fe56b9e6SYuval Mintz enum qed_int_mode {
565fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
566fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
567fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
568fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
569fe56b9e6SYuval Mintz };
570fe56b9e6SYuval Mintz 
571fe56b9e6SYuval Mintz struct qed_sb_info {
57221dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
573fe56b9e6SYuval Mintz 	dma_addr_t sb_phys;
574fe56b9e6SYuval Mintz 	u32 sb_ack; /* Last given ack */
575fe56b9e6SYuval Mintz 	u16 igu_sb_id;
576fe56b9e6SYuval Mintz 	void __iomem *igu_addr;
577fe56b9e6SYuval Mintz 	u8 flags;
578fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT	0x1
579fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP	0x2
580fe56b9e6SYuval Mintz 
581fe56b9e6SYuval Mintz 	struct qed_dev *cdev;
582fe56b9e6SYuval Mintz };
583fe56b9e6SYuval Mintz 
584d639836aSIgor Russkikh enum qed_hw_err_type {
585d639836aSIgor Russkikh 	QED_HW_ERR_FAN_FAIL,
586d639836aSIgor Russkikh 	QED_HW_ERR_MFW_RESP_FAIL,
587d639836aSIgor Russkikh 	QED_HW_ERR_HW_ATTN,
588d639836aSIgor Russkikh 	QED_HW_ERR_DMAE_FAIL,
589d639836aSIgor Russkikh 	QED_HW_ERR_RAMROD_FAIL,
590d639836aSIgor Russkikh 	QED_HW_ERR_FW_ASSERT,
591d639836aSIgor Russkikh 	QED_HW_ERR_LAST,
592d639836aSIgor Russkikh };
593d639836aSIgor Russkikh 
5949c79ddaaSMintz, Yuval enum qed_dev_type {
5959c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
5969c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
5979c79ddaaSMintz, Yuval };
5989c79ddaaSMintz, Yuval 
599fe56b9e6SYuval Mintz struct qed_dev_info {
600fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
601fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
602fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
603fe56b9e6SYuval Mintz 	u8		num_hwfns;
604fe56b9e6SYuval Mintz 
605fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
606fe56b9e6SYuval Mintz 
607fe56b9e6SYuval Mintz 	/* FW version */
608fe56b9e6SYuval Mintz 	u16		fw_major;
609fe56b9e6SYuval Mintz 	u16		fw_minor;
610fe56b9e6SYuval Mintz 	u16		fw_rev;
611fe56b9e6SYuval Mintz 	u16		fw_eng;
612fe56b9e6SYuval Mintz 
613fe56b9e6SYuval Mintz 	/* MFW version */
614fe56b9e6SYuval Mintz 	u32		mfw_rev;
615ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
616ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
617ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
618ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
619ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
620ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
621ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
622ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
623fe56b9e6SYuval Mintz 
624fe56b9e6SYuval Mintz 	u32		flash_size;
6250bc5fe85SSudarsana Reddy Kalluru 	bool		b_inter_pf_switch;
626831bfb0eSYuval Mintz 	bool		tx_switching;
627cee9fbd8SRam Amrani 	bool		rdma_supported;
6280fefbfbaSSudarsana Kalluru 	u16		mtu;
62914d39648SMintz, Yuval 
63014d39648SMintz, Yuval 	bool wol_support;
631df9c716dSSudarsana Reddy Kalluru 	bool smart_an;
6329c79ddaaSMintz, Yuval 
633ae33666aSTomer Tayar 	/* MBI version */
634ae33666aSTomer Tayar 	u32 mbi_version;
635ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
636ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
637ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
638ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
639ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
640ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
641ae33666aSTomer Tayar 
6429c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
64319489c7fSChopra, Manish 
64419489c7fSChopra, Manish 	/* Output parameters for qede */
64519489c7fSChopra, Manish 	bool		vxlan_enable;
64619489c7fSChopra, Manish 	bool		gre_enable;
64719489c7fSChopra, Manish 	bool		geneve_enable;
6483c5da942SMintz, Yuval 
6493c5da942SMintz, Yuval 	u8		abs_pf_id;
650fe56b9e6SYuval Mintz };
651fe56b9e6SYuval Mintz 
652fe56b9e6SYuval Mintz enum qed_sb_type {
653fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
65451ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
655fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
656fe56b9e6SYuval Mintz };
657fe56b9e6SYuval Mintz 
658fe56b9e6SYuval Mintz enum qed_protocol {
659fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
660c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
6611e128c81SArun Easi 	QED_PROTOCOL_FCOE,
662fe56b9e6SYuval Mintz };
663fe56b9e6SYuval Mintz 
664fe56b9e6SYuval Mintz struct qed_link_params {
665fe56b9e6SYuval Mintz 	bool	link_up;
666fe56b9e6SYuval Mintz 
667fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
668fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
669fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
670fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
67103dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
672645874e5SSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_EEE_CONFIG            BIT(5)
673fe56b9e6SYuval Mintz 	u32	override_flags;
674fe56b9e6SYuval Mintz 	bool	autoneg;
675*bdb5d8ecSAlexander Lobakin 
676*bdb5d8ecSAlexander Lobakin 	__ETHTOOL_DECLARE_LINK_MODE_MASK(adv_speeds);
677*bdb5d8ecSAlexander Lobakin 
678fe56b9e6SYuval Mintz 	u32	forced_speed;
679fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
680fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
681fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
682fe56b9e6SYuval Mintz 	u32	pause_config;
68303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
68403dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
68503dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
68603dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
68703dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
68803dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
689645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
690fe56b9e6SYuval Mintz };
691fe56b9e6SYuval Mintz 
692fe56b9e6SYuval Mintz struct qed_link_output {
693fe56b9e6SYuval Mintz 	bool	link_up;
694fe56b9e6SYuval Mintz 
695*bdb5d8ecSAlexander Lobakin 	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported_caps);
696*bdb5d8ecSAlexander Lobakin 	__ETHTOOL_DECLARE_LINK_MODE_MASK(advertised_caps);
697*bdb5d8ecSAlexander Lobakin 	__ETHTOOL_DECLARE_LINK_MODE_MASK(lp_caps);
698d194fd26SYuval Mintz 
699fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
700fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
701fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
702fe56b9e6SYuval Mintz 	bool	autoneg;
703fe56b9e6SYuval Mintz 	u32	pause_config;
704645874e5SSudarsana Reddy Kalluru 
705645874e5SSudarsana Reddy Kalluru 	/* EEE - capability & param */
706645874e5SSudarsana Reddy Kalluru 	bool eee_supported;
707645874e5SSudarsana Reddy Kalluru 	bool eee_active;
708645874e5SSudarsana Reddy Kalluru 	u8 sup_caps;
709645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
710fe56b9e6SYuval Mintz };
711fe56b9e6SYuval Mintz 
7121408cc1fSYuval Mintz struct qed_probe_params {
7131408cc1fSYuval Mintz 	enum qed_protocol protocol;
7141408cc1fSYuval Mintz 	u32 dp_module;
7151408cc1fSYuval Mintz 	u8 dp_level;
7161408cc1fSYuval Mintz 	bool is_vf;
71764515dc8STomer Tayar 	bool recov_in_prog;
7181408cc1fSYuval Mintz };
7191408cc1fSYuval Mintz 
720fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
721fe56b9e6SYuval Mintz struct qed_slowpath_params {
722fe56b9e6SYuval Mintz 	u32	int_mode;
723fe56b9e6SYuval Mintz 	u8	drv_major;
724fe56b9e6SYuval Mintz 	u8	drv_minor;
725fe56b9e6SYuval Mintz 	u8	drv_rev;
726fe56b9e6SYuval Mintz 	u8	drv_eng;
727fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
728fe56b9e6SYuval Mintz };
729fe56b9e6SYuval Mintz 
730fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
731fe56b9e6SYuval Mintz 
732fe56b9e6SYuval Mintz struct qed_int_info {
733fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
734fe56b9e6SYuval Mintz 	u8			msix_cnt;
735fe56b9e6SYuval Mintz 
736fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
737fe56b9e6SYuval Mintz 	u8			used_cnt;
738fe56b9e6SYuval Mintz };
739fe56b9e6SYuval Mintz 
74059ccf86fSSudarsana Reddy Kalluru struct qed_generic_tlvs {
74159ccf86fSSudarsana Reddy Kalluru #define QED_TLV_IP_CSUM         BIT(0)
74259ccf86fSSudarsana Reddy Kalluru #define QED_TLV_LSO             BIT(1)
74359ccf86fSSudarsana Reddy Kalluru 	u16 feat_flags;
74459ccf86fSSudarsana Reddy Kalluru #define QED_TLV_MAC_COUNT	3
74559ccf86fSSudarsana Reddy Kalluru 	u8 mac[QED_TLV_MAC_COUNT][ETH_ALEN];
74659ccf86fSSudarsana Reddy Kalluru };
74759ccf86fSSudarsana Reddy Kalluru 
748b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A0 0xA0
749b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A2 0xA2
750b51dab46SSudarsana Reddy Kalluru 
7513a69cae8SSudarsana Reddy Kalluru #define QED_NVM_SIGNATURE 0x12435687
7523a69cae8SSudarsana Reddy Kalluru 
7533a69cae8SSudarsana Reddy Kalluru enum qed_nvm_flash_cmd {
7543a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_DATA = 0x2,
7553a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_START = 0x3,
7563a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CHANGE = 0x4,
7570dabbe1bSSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CFG_ID = 0x5,
7583a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_MAX,
7593a69cae8SSudarsana Reddy Kalluru };
7603a69cae8SSudarsana Reddy Kalluru 
761fe56b9e6SYuval Mintz struct qed_common_cb_ops {
762d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
7638f76812eSIgor Russkikh 	void (*link_update)(void *dev, struct qed_link_output *link);
76464515dc8STomer Tayar 	void (*schedule_recovery_handler)(void *dev);
765d639836aSIgor Russkikh 	void (*schedule_hw_err_handler)(void *dev,
766d639836aSIgor Russkikh 					enum qed_hw_err_type err_type);
7671e128c81SArun Easi 	void (*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
76859ccf86fSSudarsana Reddy Kalluru 	void (*get_generic_tlv_data)(void *dev, struct qed_generic_tlvs *data);
76959ccf86fSSudarsana Reddy Kalluru 	void (*get_protocol_tlv_data)(void *dev, void *data);
770699fed4aSSudarsana Reddy Kalluru 	void (*bw_update)(void *dev);
771fe56b9e6SYuval Mintz };
772fe56b9e6SYuval Mintz 
77303dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
77403dc76caSSudarsana Reddy Kalluru /**
77503dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
77603dc76caSSudarsana Reddy Kalluru  *
77703dc76caSSudarsana Reddy Kalluru  * @param cdev
77803dc76caSSudarsana Reddy Kalluru  *
77903dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
78003dc76caSSudarsana Reddy Kalluru  */
78103dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
78203dc76caSSudarsana Reddy Kalluru 
78303dc76caSSudarsana Reddy Kalluru /**
78403dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
78503dc76caSSudarsana Reddy Kalluru  *
78603dc76caSSudarsana Reddy Kalluru  * @param cdev
78703dc76caSSudarsana Reddy Kalluru  *
78803dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
78903dc76caSSudarsana Reddy Kalluru  */
79003dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
79103dc76caSSudarsana Reddy Kalluru 
79203dc76caSSudarsana Reddy Kalluru /**
79303dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
79403dc76caSSudarsana Reddy Kalluru  *
79503dc76caSSudarsana Reddy Kalluru  * @param cdev
79603dc76caSSudarsana Reddy Kalluru  *
79703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
79803dc76caSSudarsana Reddy Kalluru  */
79903dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
80003dc76caSSudarsana Reddy Kalluru 
80103dc76caSSudarsana Reddy Kalluru /**
80203dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
80303dc76caSSudarsana Reddy Kalluru  *
80403dc76caSSudarsana Reddy Kalluru  * @param cdev
80503dc76caSSudarsana Reddy Kalluru  *
80603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
80703dc76caSSudarsana Reddy Kalluru  */
80803dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
8097a4b21b7SMintz, Yuval 
8107a4b21b7SMintz, Yuval /**
8117a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
8127a4b21b7SMintz, Yuval  *
8137a4b21b7SMintz, Yuval  * @param cdev
8147a4b21b7SMintz, Yuval  *
8157a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
8167a4b21b7SMintz, Yuval  */
8177a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
81803dc76caSSudarsana Reddy Kalluru };
81903dc76caSSudarsana Reddy Kalluru 
820fe56b9e6SYuval Mintz struct qed_common_ops {
82103dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
82203dc76caSSudarsana Reddy Kalluru 
823fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
8241408cc1fSYuval Mintz 				 struct qed_probe_params *params);
825fe56b9e6SYuval Mintz 
826fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
827fe56b9e6SYuval Mintz 
828fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
829fe56b9e6SYuval Mintz 					   pci_power_t state);
830fe56b9e6SYuval Mintz 
831712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
832fe56b9e6SYuval Mintz 
833fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
834fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
835fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
836fe56b9e6SYuval Mintz 	 */
837fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
838fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
839fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
840fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
841fe56b9e6SYuval Mintz 
842fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
843fe56b9e6SYuval Mintz 
844fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
845fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
846fe56b9e6SYuval Mintz 	 */
847fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
848fe56b9e6SYuval Mintz 				      u16 cnt);
849fe56b9e6SYuval Mintz 
850fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
851fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
852fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
853fe56b9e6SYuval Mintz 
854fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
855fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
856fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
857fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
858fe56b9e6SYuval Mintz 				   u16 sb_id,
859fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
860fe56b9e6SYuval Mintz 
861fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
862fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
86308eb1fb0SMichal Kalderon 				      u16 sb_id,
86408eb1fb0SMichal Kalderon 				      enum qed_sb_type type);
865fe56b9e6SYuval Mintz 
866fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
867fe56b9e6SYuval Mintz 					       void *token,
868fe56b9e6SYuval Mintz 					       int index,
869fe56b9e6SYuval Mintz 					       void (*handler)(void *));
870fe56b9e6SYuval Mintz 
871fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
872fe56b9e6SYuval Mintz 					      int index);
8731e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
8741e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
8751e128c81SArun Easi 
8761e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
877fe7cd2bfSYuval Mintz 
878e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
879e0971c83STomer Tayar 
880e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
881e0971c83STomer Tayar 
882fe7cd2bfSYuval Mintz /**
883fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
884fe7cd2bfSYuval Mintz  *
885fe7cd2bfSYuval Mintz  * @param cdev
886fe7cd2bfSYuval Mintz  *
887fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
888fe7cd2bfSYuval Mintz  */
889fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
890fe7cd2bfSYuval Mintz 
891fe56b9e6SYuval Mintz /**
892fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
893fe56b9e6SYuval Mintz  *
894fe56b9e6SYuval Mintz  * @param cdev
895fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
896fe56b9e6SYuval Mintz  *
897fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
898fe56b9e6SYuval Mintz  */
899fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
900fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
901fe56b9e6SYuval Mintz 
902fe56b9e6SYuval Mintz /**
903fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
904fe56b9e6SYuval Mintz  *
905fe56b9e6SYuval Mintz  * @param cdev
906fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
907fe56b9e6SYuval Mintz  */
908fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
909fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
910fe56b9e6SYuval Mintz 
911fe56b9e6SYuval Mintz /**
912fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
913fe56b9e6SYuval Mintz  *
914fe56b9e6SYuval Mintz  * @param cdev
915fe56b9e6SYuval Mintz  */
916fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
917fe56b9e6SYuval Mintz 
918fe56b9e6SYuval Mintz /**
919fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
920fe56b9e6SYuval Mintz  *
921fe56b9e6SYuval Mintz  * @param cdev
922fe56b9e6SYuval Mintz  * @param dp_module
923fe56b9e6SYuval Mintz  * @param dp_level
924fe56b9e6SYuval Mintz  */
925fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
926fe56b9e6SYuval Mintz 					 u32 dp_module,
927fe56b9e6SYuval Mintz 					 u8 dp_level);
928fe56b9e6SYuval Mintz 
929fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
930fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
931fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
932a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
933a91eb52aSYuval Mintz 				       u32 num_elems,
934fe56b9e6SYuval Mintz 				       size_t elem_size,
9351a4a6975SMintz, Yuval 				       struct qed_chain *p_chain,
9361a4a6975SMintz, Yuval 				       struct qed_chain_ext_pbl *ext_pbl);
937fe56b9e6SYuval Mintz 
938fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
939fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
94091420b83SSudarsana Kalluru 
94191420b83SSudarsana Kalluru /**
9423a69cae8SSudarsana Reddy Kalluru  * @brief nvm_flash - Flash nvm data.
9433a69cae8SSudarsana Reddy Kalluru  *
9443a69cae8SSudarsana Reddy Kalluru  * @param cdev
9453a69cae8SSudarsana Reddy Kalluru  * @param name - file containing the data
9463a69cae8SSudarsana Reddy Kalluru  *
9473a69cae8SSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
9483a69cae8SSudarsana Reddy Kalluru  */
9493a69cae8SSudarsana Reddy Kalluru 	int (*nvm_flash)(struct qed_dev *cdev, const char *name);
9503a69cae8SSudarsana Reddy Kalluru 
9513a69cae8SSudarsana Reddy Kalluru /**
95220675b37SMintz, Yuval  * @brief nvm_get_image - reads an entire image from nvram
95320675b37SMintz, Yuval  *
95420675b37SMintz, Yuval  * @param cdev
95520675b37SMintz, Yuval  * @param type - type of the request nvram image
95620675b37SMintz, Yuval  * @param buf - preallocated buffer to fill with the image
95720675b37SMintz, Yuval  * @param len - length of the allocated buffer
95820675b37SMintz, Yuval  *
95920675b37SMintz, Yuval  * @return 0 on success, error otherwise
96020675b37SMintz, Yuval  */
96120675b37SMintz, Yuval 	int (*nvm_get_image)(struct qed_dev *cdev,
96220675b37SMintz, Yuval 			     enum qed_nvm_images type, u8 *buf, u16 len);
96320675b37SMintz, Yuval 
96420675b37SMintz, Yuval /**
965722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
966722003acSSudarsana Reddy Kalluru  *
967722003acSSudarsana Reddy Kalluru  * @param cdev
968722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
969722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
970722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
971722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
972722003acSSudarsana Reddy Kalluru  *
973722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
974722003acSSudarsana Reddy Kalluru  */
975477f2d14SRahul Verma 	int (*set_coalesce)(struct qed_dev *cdev,
976477f2d14SRahul Verma 			    u16 rx_coal, u16 tx_coal, void *handle);
977722003acSSudarsana Reddy Kalluru 
978722003acSSudarsana Reddy Kalluru /**
97991420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
98091420b83SSudarsana Kalluru  *
98191420b83SSudarsana Kalluru  * @param cdev
98291420b83SSudarsana Kalluru  * @param mode - LED mode
98391420b83SSudarsana Kalluru  *
98491420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
98591420b83SSudarsana Kalluru  */
98691420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
98791420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
988936c7ba4SIgor Russkikh 
989936c7ba4SIgor Russkikh /**
990936c7ba4SIgor Russkikh  * @brief attn_clr_enable - Prevent attentions from being reasserted
991936c7ba4SIgor Russkikh  *
992936c7ba4SIgor Russkikh  * @param cdev
993936c7ba4SIgor Russkikh  * @param clr_enable
994936c7ba4SIgor Russkikh  */
995936c7ba4SIgor Russkikh 	void (*attn_clr_enable)(struct qed_dev *cdev, bool clr_enable);
996936c7ba4SIgor Russkikh 
9970e1f1044SAriel Elior /**
9980e1f1044SAriel Elior  * @brief db_recovery_add - add doorbell information to the doorbell
9990e1f1044SAriel Elior  * recovery mechanism.
10000e1f1044SAriel Elior  *
10010e1f1044SAriel Elior  * @param cdev
10020e1f1044SAriel Elior  * @param db_addr - doorbell address
10030e1f1044SAriel Elior  * @param db_data - address of where db_data is stored
10040e1f1044SAriel Elior  * @param db_is_32b - doorbell is 32b pr 64b
10050e1f1044SAriel Elior  * @param db_is_user - doorbell recovery addresses are user or kernel space
10060e1f1044SAriel Elior  */
10070e1f1044SAriel Elior 	int (*db_recovery_add)(struct qed_dev *cdev,
10080e1f1044SAriel Elior 			       void __iomem *db_addr,
10090e1f1044SAriel Elior 			       void *db_data,
10100e1f1044SAriel Elior 			       enum qed_db_rec_width db_width,
10110e1f1044SAriel Elior 			       enum qed_db_rec_space db_space);
10120e1f1044SAriel Elior 
10130e1f1044SAriel Elior /**
10140e1f1044SAriel Elior  * @brief db_recovery_del - remove doorbell information from the doorbell
10150e1f1044SAriel Elior  * recovery mechanism. db_data serves as key (db_addr is not unique).
10160e1f1044SAriel Elior  *
10170e1f1044SAriel Elior  * @param cdev
10180e1f1044SAriel Elior  * @param db_addr - doorbell address
10190e1f1044SAriel Elior  * @param db_data - address where db_data is stored. Serves as key for the
10200e1f1044SAriel Elior  *		    entry to delete.
10210e1f1044SAriel Elior  */
10220e1f1044SAriel Elior 	int (*db_recovery_del)(struct qed_dev *cdev,
10230e1f1044SAriel Elior 			       void __iomem *db_addr, void *db_data);
10240fefbfbaSSudarsana Kalluru 
10250fefbfbaSSudarsana Kalluru /**
102664515dc8STomer Tayar  * @brief recovery_process - Trigger a recovery process
102764515dc8STomer Tayar  *
102864515dc8STomer Tayar  * @param cdev
102964515dc8STomer Tayar  *
103064515dc8STomer Tayar  * @return 0 on success, error otherwise.
103164515dc8STomer Tayar  */
103264515dc8STomer Tayar 	int (*recovery_process)(struct qed_dev *cdev);
103364515dc8STomer Tayar 
103464515dc8STomer Tayar /**
103564515dc8STomer Tayar  * @brief recovery_prolog - Execute the prolog operations of a recovery process
103664515dc8STomer Tayar  *
103764515dc8STomer Tayar  * @param cdev
103864515dc8STomer Tayar  *
103964515dc8STomer Tayar  * @return 0 on success, error otherwise.
104064515dc8STomer Tayar  */
104164515dc8STomer Tayar 	int (*recovery_prolog)(struct qed_dev *cdev);
104264515dc8STomer Tayar 
104364515dc8STomer Tayar /**
10440fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
10450fefbfbaSSudarsana Kalluru  *
10460fefbfbaSSudarsana Kalluru  * @param cdev
10470fefbfbaSSudarsana Kalluru  * @param active
10480fefbfbaSSudarsana Kalluru  *
10490fefbfbaSSudarsana Kalluru  */
10500fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
10510fefbfbaSSudarsana Kalluru 
10520fefbfbaSSudarsana Kalluru /**
10530fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
10540fefbfbaSSudarsana Kalluru  *
10550fefbfbaSSudarsana Kalluru  * @param cdev
10560fefbfbaSSudarsana Kalluru  * @param mac
10570fefbfbaSSudarsana Kalluru  *
10580fefbfbaSSudarsana Kalluru  */
10590fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
10600fefbfbaSSudarsana Kalluru 
10610fefbfbaSSudarsana Kalluru /**
10620fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
10630fefbfbaSSudarsana Kalluru  *
10640fefbfbaSSudarsana Kalluru  * @param cdev
10650fefbfbaSSudarsana Kalluru  * @param mtu
10660fefbfbaSSudarsana Kalluru  *
10670fefbfbaSSudarsana Kalluru  */
10680fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
106914d39648SMintz, Yuval 
107014d39648SMintz, Yuval /**
107114d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
107214d39648SMintz, Yuval  *
107314d39648SMintz, Yuval  * @param cdev
107414d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
107514d39648SMintz, Yuval  */
107614d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
1077b51dab46SSudarsana Reddy Kalluru 
1078b51dab46SSudarsana Reddy Kalluru /**
1079b51dab46SSudarsana Reddy Kalluru  * @brief read_module_eeprom
1080b51dab46SSudarsana Reddy Kalluru  *
1081b51dab46SSudarsana Reddy Kalluru  * @param cdev
1082b51dab46SSudarsana Reddy Kalluru  * @param buf - buffer
1083b51dab46SSudarsana Reddy Kalluru  * @param dev_addr - PHY device memory region
1084b51dab46SSudarsana Reddy Kalluru  * @param offset - offset into eeprom contents to be read
1085b51dab46SSudarsana Reddy Kalluru  * @param len - buffer length, i.e., max bytes to be read
1086b51dab46SSudarsana Reddy Kalluru  */
1087b51dab46SSudarsana Reddy Kalluru 	int (*read_module_eeprom)(struct qed_dev *cdev,
1088b51dab46SSudarsana Reddy Kalluru 				  char *buf, u8 dev_addr, u32 offset, u32 len);
108908eb1fb0SMichal Kalderon 
109008eb1fb0SMichal Kalderon /**
109108eb1fb0SMichal Kalderon  * @brief get_affin_hwfn_idx
109208eb1fb0SMichal Kalderon  *
109308eb1fb0SMichal Kalderon  * @param cdev
109408eb1fb0SMichal Kalderon  */
109508eb1fb0SMichal Kalderon 	u8 (*get_affin_hwfn_idx)(struct qed_dev *cdev);
10962d4c8495SSudarsana Reddy Kalluru 
10972d4c8495SSudarsana Reddy Kalluru /**
10982d4c8495SSudarsana Reddy Kalluru  * @brief read_nvm_cfg - Read NVM config attribute value.
10992d4c8495SSudarsana Reddy Kalluru  * @param cdev
11002d4c8495SSudarsana Reddy Kalluru  * @param buf - buffer
11012d4c8495SSudarsana Reddy Kalluru  * @param cmd - NVM CFG command id
11022d4c8495SSudarsana Reddy Kalluru  * @param entity_id - Entity id
11032d4c8495SSudarsana Reddy Kalluru  *
11042d4c8495SSudarsana Reddy Kalluru  */
11052d4c8495SSudarsana Reddy Kalluru 	int (*read_nvm_cfg)(struct qed_dev *cdev, u8 **buf, u32 cmd,
11062d4c8495SSudarsana Reddy Kalluru 			    u32 entity_id);
11079e54ba7cSSudarsana Reddy Kalluru /**
11089e54ba7cSSudarsana Reddy Kalluru  * @brief read_nvm_cfg - Read NVM config attribute value.
11099e54ba7cSSudarsana Reddy Kalluru  * @param cdev
11109e54ba7cSSudarsana Reddy Kalluru  * @param cmd - NVM CFG command id
11119e54ba7cSSudarsana Reddy Kalluru  *
11129e54ba7cSSudarsana Reddy Kalluru  * @return config id length, 0 on error.
11139e54ba7cSSudarsana Reddy Kalluru  */
11149e54ba7cSSudarsana Reddy Kalluru 	int (*read_nvm_cfg_len)(struct qed_dev *cdev, u32 cmd);
11153b86bd07SSudarsana Reddy Kalluru 
11163b86bd07SSudarsana Reddy Kalluru /**
11173b86bd07SSudarsana Reddy Kalluru  * @brief set_grc_config - Configure value for grc config id.
11183b86bd07SSudarsana Reddy Kalluru  * @param cdev
11193b86bd07SSudarsana Reddy Kalluru  * @param cfg_id - grc config id
11203b86bd07SSudarsana Reddy Kalluru  * @param val - grc config value
11213b86bd07SSudarsana Reddy Kalluru  *
11223b86bd07SSudarsana Reddy Kalluru  */
11233b86bd07SSudarsana Reddy Kalluru 	int (*set_grc_config)(struct qed_dev *cdev, u32 cfg_id, u32 val);
1124fe56b9e6SYuval Mintz };
1125fe56b9e6SYuval Mintz 
1126fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
1127fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
1128fe56b9e6SYuval Mintz 
1129fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
1130fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
1131fe56b9e6SYuval Mintz 
1132fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
1133fe56b9e6SYuval Mintz 	do {						       \
1134fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
1135fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
1136fe56b9e6SYuval Mintz 	} while (0)
1137fe56b9e6SYuval Mintz 
1138fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
1139fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
1140fe56b9e6SYuval Mintz 
11412d22bc83SMichal Kalderon #define GET_MFW_FIELD(name, field) \
11422d22bc83SMichal Kalderon 	(((name) & (field ## _MASK)) >> (field ## _OFFSET))
11432d22bc83SMichal Kalderon 
11442d22bc83SMichal Kalderon #define SET_MFW_FIELD(name, field, value)				 \
11452d22bc83SMichal Kalderon 	do {								 \
11462d22bc83SMichal Kalderon 		(name) &= ~(field ## _MASK);				 \
11472d22bc83SMichal Kalderon 		(name) |= (((value) << (field ## _OFFSET)) & (field ## _MASK));\
11482d22bc83SMichal Kalderon 	} while (0)
11492d22bc83SMichal Kalderon 
1150997af5dfSMichal Kalderon #define DB_ADDR_SHIFT(addr) ((addr) << DB_PWM_ADDR_OFFSET_SHIFT)
1151997af5dfSMichal Kalderon 
1152fe56b9e6SYuval Mintz /* Debug print definitions */
1153fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
11549d7650c2SMintz, Yuval 	do {							\
1155fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
1156fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
1157fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
11589d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
11599d7650c2SMintz, Yuval 	} while (0)
1160fe56b9e6SYuval Mintz 
1161fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
1162fe56b9e6SYuval Mintz 	do {							      \
1163fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
1164fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1165fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1166fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1167fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1168fe56b9e6SYuval Mintz 								      \
1169fe56b9e6SYuval Mintz 		}						      \
1170fe56b9e6SYuval Mintz 	} while (0)
1171fe56b9e6SYuval Mintz 
1172fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
1173fe56b9e6SYuval Mintz 	do {							      \
1174fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
1175fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1176fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1177fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1178fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1179fe56b9e6SYuval Mintz 		}						      \
1180fe56b9e6SYuval Mintz 	} while (0)
1181fe56b9e6SYuval Mintz 
1182fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
1183fe56b9e6SYuval Mintz 	do {								\
1184fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
1185fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
1186fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
1187fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
1188fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
1189fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
1190fe56b9e6SYuval Mintz 		}							\
1191fe56b9e6SYuval Mintz 	} while (0)
1192fe56b9e6SYuval Mintz 
1193fe56b9e6SYuval Mintz enum DP_LEVEL {
1194fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
1195fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
1196fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
1197fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
1198fe56b9e6SYuval Mintz };
1199fe56b9e6SYuval Mintz 
1200fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
1201fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
1202fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
1203fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
1204fe56b9e6SYuval Mintz 
1205fe56b9e6SYuval Mintz enum DP_MODULE {
1206fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
1207fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
1208fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
1209fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
1210fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
1211fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
1212fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
12130a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
1214fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
121551ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
1216fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
1217fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
1218fe56b9e6SYuval Mintz };
1219fe56b9e6SYuval Mintz 
1220fc48b7a6SYuval Mintz enum qed_mf_mode {
1221fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
1222fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
1223fc48b7a6SYuval Mintz 	QED_MF_NPAR,
1224fc48b7a6SYuval Mintz };
1225fc48b7a6SYuval Mintz 
12269c79ddaaSMintz, Yuval struct qed_eth_stats_common {
1227fe56b9e6SYuval Mintz 	u64	no_buff_discards;
1228fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
1229fe56b9e6SYuval Mintz 	u64	ttl0_discard;
1230fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
1231fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
1232fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
1233fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
1234fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
1235fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
1236fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
1237fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
1238608e00d0SManish Chopra 	u64	gft_filter_drop;
1239fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
1240fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
1241fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
1242fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
1243fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
1244fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
1245fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
1246fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
1247fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
1248fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
1249fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
1250fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
1251fe56b9e6SYuval Mintz 
1252fe56b9e6SYuval Mintz 	/* port */
1253fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
1254d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
1255d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
1256d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
1257d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
1258d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
1259fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
1260fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
1261fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
1262fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
1263fe56b9e6SYuval Mintz 	u64	rx_align_errors;
1264fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
1265fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
1266fe56b9e6SYuval Mintz 	u64	rx_jabbers;
1267fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
1268fe56b9e6SYuval Mintz 	u64	rx_fragments;
1269fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
1270fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
1271fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
1272fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
1273fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
1274fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
1275fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
1276fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
1277fe56b9e6SYuval Mintz 	u64	brb_truncates;
1278fe56b9e6SYuval Mintz 	u64	brb_discards;
1279fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
1280fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
1281fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
1282fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
1283fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
1284fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
1285fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
1286fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
1287fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
1288fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
128932d26a68SSudarsana Reddy Kalluru 	u64	link_change_count;
1290fe56b9e6SYuval Mintz };
1291fe56b9e6SYuval Mintz 
12929c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
12939c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
12949c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
12959c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
12969c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
12979c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
12989c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
12999c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
13009c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
13019c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
13029c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
13039c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
13049c79ddaaSMintz, Yuval };
13059c79ddaaSMintz, Yuval 
13069c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
13079c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
13089c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
13099c79ddaaSMintz, Yuval };
13109c79ddaaSMintz, Yuval 
13119c79ddaaSMintz, Yuval struct qed_eth_stats {
13129c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
13139c79ddaaSMintz, Yuval 
13149c79ddaaSMintz, Yuval 	union {
13159c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
13169c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
13179c79ddaaSMintz, Yuval 	};
13189c79ddaaSMintz, Yuval };
13199c79ddaaSMintz, Yuval 
1320fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
1321fe56b9e6SYuval Mintz 
1322fe56b9e6SYuval Mintz #define RX_PI           0
1323fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
1324fe56b9e6SYuval Mintz 
13254ac801b7SYuval Mintz struct qed_sb_cnt_info {
1326726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
1327726fdbe9SMintz, Yuval 	int orig;
1328726fdbe9SMintz, Yuval 	int cnt;
1329726fdbe9SMintz, Yuval 	int free_cnt;
1330726fdbe9SMintz, Yuval 
1331726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
1332726fdbe9SMintz, Yuval 	int iov_orig;
1333726fdbe9SMintz, Yuval 	int iov_cnt;
1334726fdbe9SMintz, Yuval 	int free_cnt_iov;
13354ac801b7SYuval Mintz };
13364ac801b7SYuval Mintz 
1337fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
1338fe56b9e6SYuval Mintz {
1339fe56b9e6SYuval Mintz 	u32 prod = 0;
1340fe56b9e6SYuval Mintz 	u16 rc = 0;
1341fe56b9e6SYuval Mintz 
1342fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
134321dd79e8STomer Tayar 	       STATUS_BLOCK_E4_PROD_INDEX_MASK;
1344fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
1345fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
1346fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
1347fe56b9e6SYuval Mintz 	}
1348fe56b9e6SYuval Mintz 
1349fe56b9e6SYuval Mintz 	/* Let SB update */
1350fe56b9e6SYuval Mintz 	return rc;
1351fe56b9e6SYuval Mintz }
1352fe56b9e6SYuval Mintz 
1353fe56b9e6SYuval Mintz /**
1354fe56b9e6SYuval Mintz  *
1355fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
1356fe56b9e6SYuval Mintz  *        written to the IGU.
1357fe56b9e6SYuval Mintz  *
1358fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
1359fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
1360fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
1361fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
1362fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
1363fe56b9e6SYuval Mintz  *                 updated.
1364fe56b9e6SYuval Mintz  *
1365fe56b9e6SYuval Mintz  * @return inline void
1366fe56b9e6SYuval Mintz  */
1367fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
1368fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
1369fe56b9e6SYuval Mintz 			      u8 upd_flg)
1370fe56b9e6SYuval Mintz {
13715ab90341SAlexander Lobakin 	u32 igu_ack;
1372fe56b9e6SYuval Mintz 
13735ab90341SAlexander Lobakin 	igu_ack = ((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1374fe56b9e6SYuval Mintz 		   (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1375fe56b9e6SYuval Mintz 		   (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1376fe56b9e6SYuval Mintz 		   (IGU_SEG_ACCESS_REG <<
1377fe56b9e6SYuval Mintz 		    IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1378fe56b9e6SYuval Mintz 
13795ab90341SAlexander Lobakin 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack);
1380fe56b9e6SYuval Mintz 
1381fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
1382fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
1383fe56b9e6SYuval Mintz 	 */
1384fe56b9e6SYuval Mintz 	barrier();
1385fe56b9e6SYuval Mintz }
1386fe56b9e6SYuval Mintz 
1387fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
1388fe56b9e6SYuval Mintz 				     void __iomem *addr,
1389fe56b9e6SYuval Mintz 				     int size,
1390fe56b9e6SYuval Mintz 				     u32 *data)
1391fe56b9e6SYuval Mintz 
1392fe56b9e6SYuval Mintz {
1393fe56b9e6SYuval Mintz 	unsigned int i;
1394fe56b9e6SYuval Mintz 
1395fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
1396fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
1397fe56b9e6SYuval Mintz }
1398fe56b9e6SYuval Mintz 
1399fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
1400fe56b9e6SYuval Mintz 				   int size,
1401fe56b9e6SYuval Mintz 				   u32 *data)
1402fe56b9e6SYuval Mintz {
1403fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
1404fe56b9e6SYuval Mintz }
1405fe56b9e6SYuval Mintz 
14068c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
14078c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
14088c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
14098c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
14108c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
14118c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
14128c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
14138c5ebd0cSSudarsana Reddy Kalluru };
14148c5ebd0cSSudarsana Reddy Kalluru 
14158c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
14168c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
1417fe56b9e6SYuval Mintz #endif
1418