xref: /linux/include/linux/qed/qed_if.h (revision 699fed4a2d8e32d77d64928e570d7ffd93a62fdf)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9fe56b9e6SYuval Mintz  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_IF_H
34fe56b9e6SYuval Mintz #define _QED_IF_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/interrupt.h>
38fe56b9e6SYuval Mintz #include <linux/netdevice.h>
39fe56b9e6SYuval Mintz #include <linux/pci.h>
40fe56b9e6SYuval Mintz #include <linux/skbuff.h>
41fe56b9e6SYuval Mintz #include <asm/byteorder.h>
42fe56b9e6SYuval Mintz #include <linux/io.h>
43fe56b9e6SYuval Mintz #include <linux/compiler.h>
44fe56b9e6SYuval Mintz #include <linux/kernel.h>
45fe56b9e6SYuval Mintz #include <linux/list.h>
46fe56b9e6SYuval Mintz #include <linux/slab.h>
47fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
48fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
4936907cd5SAriel Elior #include <linux/io-64-nonatomic-lo-hi.h>
50fe56b9e6SYuval Mintz 
5139651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
5239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
5339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
5439651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
5539651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
5639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
5739651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
5839651abdSSudarsana Reddy Kalluru };
5939651abdSSudarsana Reddy Kalluru 
6051ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
6151ff1725SRam Amrani 
626ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
636ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
646ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
656ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
666ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
696ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
706ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
716ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
726ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
736ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
746ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
756ad8c632SSudarsana Reddy Kalluru };
766ad8c632SSudarsana Reddy Kalluru 
776ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
786ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
796ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
806ad8c632SSudarsana Reddy Kalluru };
816ad8c632SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
836ad8c632SSudarsana Reddy Kalluru 	u8 roce;
846ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
856ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
866ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
876ad8c632SSudarsana Reddy Kalluru 	u8 eth;
886ad8c632SSudarsana Reddy Kalluru };
896ad8c632SSudarsana Reddy Kalluru 
906ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
916ad8c632SSudarsana Reddy Kalluru 	bool willing;
926ad8c632SSudarsana Reddy Kalluru 	bool enabled;
936ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
946ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
956ad8c632SSudarsana Reddy Kalluru };
966ad8c632SSudarsana Reddy Kalluru 
9759bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
9859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
9959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
10059bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
10159bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
10259bcb797SSudarsana Reddy Kalluru };
10359bcb797SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
1056ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
10659bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
1076ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1086ad8c632SSudarsana Reddy Kalluru 	u8 prio;
1096ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
1106ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
1156ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
1166ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
1176ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool app_error;
1196ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
1206ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
1216ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1226ad8c632SSudarsana Reddy Kalluru 	bool valid;
1236ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1246ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1256ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1276ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1286ad8c632SSudarsana Reddy Kalluru };
1296ad8c632SSudarsana Reddy Kalluru 
1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1326ad8c632SSudarsana Reddy Kalluru 	bool valid;
1336ad8c632SSudarsana Reddy Kalluru };
1346ad8c632SSudarsana Reddy Kalluru 
1356ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1366ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1376ad8c632SSudarsana Reddy Kalluru 	bool valid;
1386ad8c632SSudarsana Reddy Kalluru };
1396ad8c632SSudarsana Reddy Kalluru 
1406ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1416ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1426ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1436ad8c632SSudarsana Reddy Kalluru 	bool valid;
1446ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1456ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1466ad8c632SSudarsana Reddy Kalluru 	bool cee;
14749632b58Ssudarsana.kalluru@cavium.com 	bool local;
1486ad8c632SSudarsana Reddy Kalluru 	u32 err;
1496ad8c632SSudarsana Reddy Kalluru };
1506ad8c632SSudarsana Reddy Kalluru 
1516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1526ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1536ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1546ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1556ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1566ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1576ad8c632SSudarsana Reddy Kalluru };
1586ad8c632SSudarsana Reddy Kalluru 
15920675b37SMintz, Yuval enum qed_nvm_images {
16020675b37SMintz, Yuval 	QED_NVM_IMAGE_ISCSI_CFG,
16120675b37SMintz, Yuval 	QED_NVM_IMAGE_FCOE_CFG,
1628a52bbabSMichal Kalderon 	QED_NVM_IMAGE_MDUMP,
1631ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_CFG1,
1641ac4329aSDenis Bolotin 	QED_NVM_IMAGE_DEFAULT_CFG,
1651ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_META,
16620675b37SMintz, Yuval };
16720675b37SMintz, Yuval 
168645874e5SSudarsana Reddy Kalluru struct qed_link_eee_params {
169645874e5SSudarsana Reddy Kalluru 	u32 tx_lpi_timer;
170645874e5SSudarsana Reddy Kalluru #define QED_EEE_1G_ADV		BIT(0)
171645874e5SSudarsana Reddy Kalluru #define QED_EEE_10G_ADV		BIT(1)
172645874e5SSudarsana Reddy Kalluru 
173645874e5SSudarsana Reddy Kalluru 	/* Capabilities are represented using QED_EEE_*_ADV values */
174645874e5SSudarsana Reddy Kalluru 	u8 adv_caps;
175645874e5SSudarsana Reddy Kalluru 	u8 lp_adv_caps;
176645874e5SSudarsana Reddy Kalluru 	bool enable;
177645874e5SSudarsana Reddy Kalluru 	bool tx_lpi_enable;
178645874e5SSudarsana Reddy Kalluru };
179645874e5SSudarsana Reddy Kalluru 
18091420b83SSudarsana Kalluru enum qed_led_mode {
18191420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
18291420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
18391420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
18491420b83SSudarsana Kalluru };
18591420b83SSudarsana Kalluru 
1862528c389SSudarsana Reddy Kalluru struct qed_mfw_tlv_eth {
1872528c389SSudarsana Reddy Kalluru 	u16 lso_maxoff_size;
1882528c389SSudarsana Reddy Kalluru 	bool lso_maxoff_size_set;
1892528c389SSudarsana Reddy Kalluru 	u16 lso_minseg_size;
1902528c389SSudarsana Reddy Kalluru 	bool lso_minseg_size_set;
1912528c389SSudarsana Reddy Kalluru 	u8 prom_mode;
1922528c389SSudarsana Reddy Kalluru 	bool prom_mode_set;
1932528c389SSudarsana Reddy Kalluru 	u16 tx_descr_size;
1942528c389SSudarsana Reddy Kalluru 	bool tx_descr_size_set;
1952528c389SSudarsana Reddy Kalluru 	u16 rx_descr_size;
1962528c389SSudarsana Reddy Kalluru 	bool rx_descr_size_set;
1972528c389SSudarsana Reddy Kalluru 	u16 netq_count;
1982528c389SSudarsana Reddy Kalluru 	bool netq_count_set;
1992528c389SSudarsana Reddy Kalluru 	u32 tcp4_offloads;
2002528c389SSudarsana Reddy Kalluru 	bool tcp4_offloads_set;
2012528c389SSudarsana Reddy Kalluru 	u32 tcp6_offloads;
2022528c389SSudarsana Reddy Kalluru 	bool tcp6_offloads_set;
2032528c389SSudarsana Reddy Kalluru 	u16 tx_descr_qdepth;
2042528c389SSudarsana Reddy Kalluru 	bool tx_descr_qdepth_set;
2052528c389SSudarsana Reddy Kalluru 	u16 rx_descr_qdepth;
2062528c389SSudarsana Reddy Kalluru 	bool rx_descr_qdepth_set;
2072528c389SSudarsana Reddy Kalluru 	u8 iov_offload;
2082528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_NONE            (0)
2092528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_MULTIQUEUE      (1)
2102528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEB             (2)
2112528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEPA            (3)
2122528c389SSudarsana Reddy Kalluru 	bool iov_offload_set;
2132528c389SSudarsana Reddy Kalluru 	u8 txqs_empty;
2142528c389SSudarsana Reddy Kalluru 	bool txqs_empty_set;
2152528c389SSudarsana Reddy Kalluru 	u8 rxqs_empty;
2162528c389SSudarsana Reddy Kalluru 	bool rxqs_empty_set;
2172528c389SSudarsana Reddy Kalluru 	u8 num_txqs_full;
2182528c389SSudarsana Reddy Kalluru 	bool num_txqs_full_set;
2192528c389SSudarsana Reddy Kalluru 	u8 num_rxqs_full;
2202528c389SSudarsana Reddy Kalluru 	bool num_rxqs_full_set;
2212528c389SSudarsana Reddy Kalluru };
2222528c389SSudarsana Reddy Kalluru 
223f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_TIME_SIZE	14
224f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_time {
225f240b688SSudarsana Reddy Kalluru 	bool b_set;
226f240b688SSudarsana Reddy Kalluru 	u8 month;
227f240b688SSudarsana Reddy Kalluru 	u8 day;
228f240b688SSudarsana Reddy Kalluru 	u8 hour;
229f240b688SSudarsana Reddy Kalluru 	u8 min;
230f240b688SSudarsana Reddy Kalluru 	u16 msec;
231f240b688SSudarsana Reddy Kalluru 	u16 usec;
232f240b688SSudarsana Reddy Kalluru };
233f240b688SSudarsana Reddy Kalluru 
234f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_fcoe {
235f240b688SSudarsana Reddy Kalluru 	u8 scsi_timeout;
236f240b688SSudarsana Reddy Kalluru 	bool scsi_timeout_set;
237f240b688SSudarsana Reddy Kalluru 	u32 rt_tov;
238f240b688SSudarsana Reddy Kalluru 	bool rt_tov_set;
239f240b688SSudarsana Reddy Kalluru 	u32 ra_tov;
240f240b688SSudarsana Reddy Kalluru 	bool ra_tov_set;
241f240b688SSudarsana Reddy Kalluru 	u32 ed_tov;
242f240b688SSudarsana Reddy Kalluru 	bool ed_tov_set;
243f240b688SSudarsana Reddy Kalluru 	u32 cr_tov;
244f240b688SSudarsana Reddy Kalluru 	bool cr_tov_set;
245f240b688SSudarsana Reddy Kalluru 	u8 boot_type;
246f240b688SSudarsana Reddy Kalluru 	bool boot_type_set;
247f240b688SSudarsana Reddy Kalluru 	u8 npiv_state;
248f240b688SSudarsana Reddy Kalluru 	bool npiv_state_set;
249f240b688SSudarsana Reddy Kalluru 	u32 num_npiv_ids;
250f240b688SSudarsana Reddy Kalluru 	bool num_npiv_ids_set;
251f240b688SSudarsana Reddy Kalluru 	u8 switch_name[8];
252f240b688SSudarsana Reddy Kalluru 	bool switch_name_set;
253f240b688SSudarsana Reddy Kalluru 	u16 switch_portnum;
254f240b688SSudarsana Reddy Kalluru 	bool switch_portnum_set;
255f240b688SSudarsana Reddy Kalluru 	u8 switch_portid[3];
256f240b688SSudarsana Reddy Kalluru 	bool switch_portid_set;
257f240b688SSudarsana Reddy Kalluru 	u8 vendor_name[8];
258f240b688SSudarsana Reddy Kalluru 	bool vendor_name_set;
259f240b688SSudarsana Reddy Kalluru 	u8 switch_model[8];
260f240b688SSudarsana Reddy Kalluru 	bool switch_model_set;
261f240b688SSudarsana Reddy Kalluru 	u8 switch_fw_version[8];
262f240b688SSudarsana Reddy Kalluru 	bool switch_fw_version_set;
263f240b688SSudarsana Reddy Kalluru 	u8 qos_pri;
264f240b688SSudarsana Reddy Kalluru 	bool qos_pri_set;
265f240b688SSudarsana Reddy Kalluru 	u8 port_alias[3];
266f240b688SSudarsana Reddy Kalluru 	bool port_alias_set;
267f240b688SSudarsana Reddy Kalluru 	u8 port_state;
268f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_OFFLINE  (0)
269f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_LOOP             (1)
270f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_P2P              (2)
271f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_FABRIC           (3)
272f240b688SSudarsana Reddy Kalluru 	bool port_state_set;
273f240b688SSudarsana Reddy Kalluru 	u16 fip_tx_descr_size;
274f240b688SSudarsana Reddy Kalluru 	bool fip_tx_descr_size_set;
275f240b688SSudarsana Reddy Kalluru 	u16 fip_rx_descr_size;
276f240b688SSudarsana Reddy Kalluru 	bool fip_rx_descr_size_set;
277f240b688SSudarsana Reddy Kalluru 	u16 link_failures;
278f240b688SSudarsana Reddy Kalluru 	bool link_failures_set;
279f240b688SSudarsana Reddy Kalluru 	u8 fcoe_boot_progress;
280f240b688SSudarsana Reddy Kalluru 	bool fcoe_boot_progress_set;
281f240b688SSudarsana Reddy Kalluru 	u64 rx_bcast;
282f240b688SSudarsana Reddy Kalluru 	bool rx_bcast_set;
283f240b688SSudarsana Reddy Kalluru 	u64 tx_bcast;
284f240b688SSudarsana Reddy Kalluru 	bool tx_bcast_set;
285f240b688SSudarsana Reddy Kalluru 	u16 fcoe_txq_depth;
286f240b688SSudarsana Reddy Kalluru 	bool fcoe_txq_depth_set;
287f240b688SSudarsana Reddy Kalluru 	u16 fcoe_rxq_depth;
288f240b688SSudarsana Reddy Kalluru 	bool fcoe_rxq_depth_set;
289f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_frames;
290f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_frames_set;
291f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_bytes;
292f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_bytes_set;
293f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_frames;
294f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_frames_set;
295f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_bytes;
296f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_bytes_set;
297f240b688SSudarsana Reddy Kalluru 	u16 crc_count;
298f240b688SSudarsana Reddy Kalluru 	bool crc_count_set;
299f240b688SSudarsana Reddy Kalluru 	u32 crc_err_src_fcid[5];
300f240b688SSudarsana Reddy Kalluru 	bool crc_err_src_fcid_set[5];
301f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time crc_err[5];
302f240b688SSudarsana Reddy Kalluru 	u16 losync_err;
303f240b688SSudarsana Reddy Kalluru 	bool losync_err_set;
304f240b688SSudarsana Reddy Kalluru 	u16 losig_err;
305f240b688SSudarsana Reddy Kalluru 	bool losig_err_set;
306f240b688SSudarsana Reddy Kalluru 	u16 primtive_err;
307f240b688SSudarsana Reddy Kalluru 	bool primtive_err_set;
308f240b688SSudarsana Reddy Kalluru 	u16 disparity_err;
309f240b688SSudarsana Reddy Kalluru 	bool disparity_err_set;
310f240b688SSudarsana Reddy Kalluru 	u16 code_violation_err;
311f240b688SSudarsana Reddy Kalluru 	bool code_violation_err_set;
312f240b688SSudarsana Reddy Kalluru 	u32 flogi_param[4];
313f240b688SSudarsana Reddy Kalluru 	bool flogi_param_set[4];
314f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_tstamp;
315f240b688SSudarsana Reddy Kalluru 	u32 flogi_acc_param[4];
316f240b688SSudarsana Reddy Kalluru 	bool flogi_acc_param_set[4];
317f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_acc_tstamp;
318f240b688SSudarsana Reddy Kalluru 	u32 flogi_rjt;
319f240b688SSudarsana Reddy Kalluru 	bool flogi_rjt_set;
320f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_rjt_tstamp;
321f240b688SSudarsana Reddy Kalluru 	u32 fdiscs;
322f240b688SSudarsana Reddy Kalluru 	bool fdiscs_set;
323f240b688SSudarsana Reddy Kalluru 	u8 fdisc_acc;
324f240b688SSudarsana Reddy Kalluru 	bool fdisc_acc_set;
325f240b688SSudarsana Reddy Kalluru 	u8 fdisc_rjt;
326f240b688SSudarsana Reddy Kalluru 	bool fdisc_rjt_set;
327f240b688SSudarsana Reddy Kalluru 	u8 plogi;
328f240b688SSudarsana Reddy Kalluru 	bool plogi_set;
329f240b688SSudarsana Reddy Kalluru 	u8 plogi_acc;
330f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_set;
331f240b688SSudarsana Reddy Kalluru 	u8 plogi_rjt;
332f240b688SSudarsana Reddy Kalluru 	bool plogi_rjt_set;
333f240b688SSudarsana Reddy Kalluru 	u32 plogi_dst_fcid[5];
334f240b688SSudarsana Reddy Kalluru 	bool plogi_dst_fcid_set[5];
335f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_tstamp[5];
336f240b688SSudarsana Reddy Kalluru 	u32 plogi_acc_src_fcid[5];
337f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_src_fcid_set[5];
338f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_acc_tstamp[5];
339f240b688SSudarsana Reddy Kalluru 	u8 tx_plogos;
340f240b688SSudarsana Reddy Kalluru 	bool tx_plogos_set;
341f240b688SSudarsana Reddy Kalluru 	u8 plogo_acc;
342f240b688SSudarsana Reddy Kalluru 	bool plogo_acc_set;
343f240b688SSudarsana Reddy Kalluru 	u8 plogo_rjt;
344f240b688SSudarsana Reddy Kalluru 	bool plogo_rjt_set;
345f240b688SSudarsana Reddy Kalluru 	u32 plogo_src_fcid[5];
346f240b688SSudarsana Reddy Kalluru 	bool plogo_src_fcid_set[5];
347f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogo_tstamp[5];
348f240b688SSudarsana Reddy Kalluru 	u8 rx_logos;
349f240b688SSudarsana Reddy Kalluru 	bool rx_logos_set;
350f240b688SSudarsana Reddy Kalluru 	u8 tx_accs;
351f240b688SSudarsana Reddy Kalluru 	bool tx_accs_set;
352f240b688SSudarsana Reddy Kalluru 	u8 tx_prlis;
353f240b688SSudarsana Reddy Kalluru 	bool tx_prlis_set;
354f240b688SSudarsana Reddy Kalluru 	u8 rx_accs;
355f240b688SSudarsana Reddy Kalluru 	bool rx_accs_set;
356f240b688SSudarsana Reddy Kalluru 	u8 tx_abts;
357f240b688SSudarsana Reddy Kalluru 	bool tx_abts_set;
358f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_acc;
359f240b688SSudarsana Reddy Kalluru 	bool rx_abts_acc_set;
360f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_rjt;
361f240b688SSudarsana Reddy Kalluru 	bool rx_abts_rjt_set;
362f240b688SSudarsana Reddy Kalluru 	u32 abts_dst_fcid[5];
363f240b688SSudarsana Reddy Kalluru 	bool abts_dst_fcid_set[5];
364f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time abts_tstamp[5];
365f240b688SSudarsana Reddy Kalluru 	u8 rx_rscn;
366f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_set;
367f240b688SSudarsana Reddy Kalluru 	u32 rx_rscn_nport[4];
368f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_nport_set[4];
369f240b688SSudarsana Reddy Kalluru 	u8 tx_lun_rst;
370f240b688SSudarsana Reddy Kalluru 	bool tx_lun_rst_set;
371f240b688SSudarsana Reddy Kalluru 	u8 abort_task_sets;
372f240b688SSudarsana Reddy Kalluru 	bool abort_task_sets_set;
373f240b688SSudarsana Reddy Kalluru 	u8 tx_tprlos;
374f240b688SSudarsana Reddy Kalluru 	bool tx_tprlos_set;
375f240b688SSudarsana Reddy Kalluru 	u8 tx_nos;
376f240b688SSudarsana Reddy Kalluru 	bool tx_nos_set;
377f240b688SSudarsana Reddy Kalluru 	u8 rx_nos;
378f240b688SSudarsana Reddy Kalluru 	bool rx_nos_set;
379f240b688SSudarsana Reddy Kalluru 	u8 ols;
380f240b688SSudarsana Reddy Kalluru 	bool ols_set;
381f240b688SSudarsana Reddy Kalluru 	u8 lr;
382f240b688SSudarsana Reddy Kalluru 	bool lr_set;
383f240b688SSudarsana Reddy Kalluru 	u8 lrr;
384f240b688SSudarsana Reddy Kalluru 	bool lrr_set;
385f240b688SSudarsana Reddy Kalluru 	u8 tx_lip;
386f240b688SSudarsana Reddy Kalluru 	bool tx_lip_set;
387f240b688SSudarsana Reddy Kalluru 	u8 rx_lip;
388f240b688SSudarsana Reddy Kalluru 	bool rx_lip_set;
389f240b688SSudarsana Reddy Kalluru 	u8 eofa;
390f240b688SSudarsana Reddy Kalluru 	bool eofa_set;
391f240b688SSudarsana Reddy Kalluru 	u8 eofni;
392f240b688SSudarsana Reddy Kalluru 	bool eofni_set;
393f240b688SSudarsana Reddy Kalluru 	u8 scsi_chks;
394f240b688SSudarsana Reddy Kalluru 	bool scsi_chks_set;
395f240b688SSudarsana Reddy Kalluru 	u8 scsi_cond_met;
396f240b688SSudarsana Reddy Kalluru 	bool scsi_cond_met_set;
397f240b688SSudarsana Reddy Kalluru 	u8 scsi_busy;
398f240b688SSudarsana Reddy Kalluru 	bool scsi_busy_set;
399f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter;
400f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_set;
401f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter_cond_met;
402f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_cond_met_set;
403f240b688SSudarsana Reddy Kalluru 	u8 scsi_rsv_conflicts;
404f240b688SSudarsana Reddy Kalluru 	bool scsi_rsv_conflicts_set;
405f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_full;
406f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_full_set;
407f240b688SSudarsana Reddy Kalluru 	u8 scsi_aca_active;
408f240b688SSudarsana Reddy Kalluru 	bool scsi_aca_active_set;
409f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_abort;
410f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_abort_set;
411f240b688SSudarsana Reddy Kalluru 	u32 scsi_rx_chk[5];
412f240b688SSudarsana Reddy Kalluru 	bool scsi_rx_chk_set[5];
413f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time scsi_chk_tstamp[5];
414f240b688SSudarsana Reddy Kalluru };
415f240b688SSudarsana Reddy Kalluru 
41677a509e4SSudarsana Reddy Kalluru struct qed_mfw_tlv_iscsi {
41777a509e4SSudarsana Reddy Kalluru 	u8 target_llmnr;
41877a509e4SSudarsana Reddy Kalluru 	bool target_llmnr_set;
41977a509e4SSudarsana Reddy Kalluru 	u8 header_digest;
42077a509e4SSudarsana Reddy Kalluru 	bool header_digest_set;
42177a509e4SSudarsana Reddy Kalluru 	u8 data_digest;
42277a509e4SSudarsana Reddy Kalluru 	bool data_digest_set;
42377a509e4SSudarsana Reddy Kalluru 	u8 auth_method;
42477a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_NONE            (1)
42577a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_CHAP            (2)
42677a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_MUTUAL_CHAP     (3)
42777a509e4SSudarsana Reddy Kalluru 	bool auth_method_set;
42877a509e4SSudarsana Reddy Kalluru 	u16 boot_taget_portal;
42977a509e4SSudarsana Reddy Kalluru 	bool boot_taget_portal_set;
43077a509e4SSudarsana Reddy Kalluru 	u16 frame_size;
43177a509e4SSudarsana Reddy Kalluru 	bool frame_size_set;
43277a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_size;
43377a509e4SSudarsana Reddy Kalluru 	bool tx_desc_size_set;
43477a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_size;
43577a509e4SSudarsana Reddy Kalluru 	bool rx_desc_size_set;
43677a509e4SSudarsana Reddy Kalluru 	u8 boot_progress;
43777a509e4SSudarsana Reddy Kalluru 	bool boot_progress_set;
43877a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_qdepth;
43977a509e4SSudarsana Reddy Kalluru 	bool tx_desc_qdepth_set;
44077a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_qdepth;
44177a509e4SSudarsana Reddy Kalluru 	bool rx_desc_qdepth_set;
44277a509e4SSudarsana Reddy Kalluru 	u64 rx_frames;
44377a509e4SSudarsana Reddy Kalluru 	bool rx_frames_set;
44477a509e4SSudarsana Reddy Kalluru 	u64 rx_bytes;
44577a509e4SSudarsana Reddy Kalluru 	bool rx_bytes_set;
44677a509e4SSudarsana Reddy Kalluru 	u64 tx_frames;
44777a509e4SSudarsana Reddy Kalluru 	bool tx_frames_set;
44877a509e4SSudarsana Reddy Kalluru 	u64 tx_bytes;
44977a509e4SSudarsana Reddy Kalluru 	bool tx_bytes_set;
45077a509e4SSudarsana Reddy Kalluru };
45177a509e4SSudarsana Reddy Kalluru 
45236907cd5SAriel Elior enum qed_db_rec_width {
45336907cd5SAriel Elior 	DB_REC_WIDTH_32B,
45436907cd5SAriel Elior 	DB_REC_WIDTH_64B,
45536907cd5SAriel Elior };
45636907cd5SAriel Elior 
45736907cd5SAriel Elior enum qed_db_rec_space {
45836907cd5SAriel Elior 	DB_REC_KERNEL,
45936907cd5SAriel Elior 	DB_REC_USER,
46036907cd5SAriel Elior };
46136907cd5SAriel Elior 
462fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
463fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
464fe56b9e6SYuval Mintz 
465fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
466fe56b9e6SYuval Mintz 
467997af5dfSMichal Kalderon #define DIRECT_REG_WR64(reg_addr, val) writeq((u64)val,	\
46836907cd5SAriel Elior 					      (void __iomem *)(reg_addr))
46936907cd5SAriel Elior 
47041822878SRahul Verma #define QED_COALESCE_MAX 0x1FF
4710e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
472bf5a94bfSRahul Verma #define QED_DEFAULT_TX_USECS 48
473fe56b9e6SYuval Mintz 
474fe56b9e6SYuval Mintz /* forward */
475fe56b9e6SYuval Mintz struct qed_dev;
476fe56b9e6SYuval Mintz 
477fe56b9e6SYuval Mintz struct qed_eth_pf_params {
478fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
479fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
480fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
481fe56b9e6SYuval Mintz 	 */
482fe56b9e6SYuval Mintz 	u16 num_cons;
483d51e4af5SChopra, Manish 
48408bc8f15SMintz, Yuval 	/* per-VF number of CIDs */
48508bc8f15SMintz, Yuval 	u8 num_vf_cons;
48608bc8f15SMintz, Yuval #define ETH_PF_PARAMS_VF_CONS_DEFAULT	(32)
48708bc8f15SMintz, Yuval 
488d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
489d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
490d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
491d51e4af5SChopra, Manish 	 */
492d51e4af5SChopra, Manish 	u32 num_arfs_filters;
493fe56b9e6SYuval Mintz };
494fe56b9e6SYuval Mintz 
4951e128c81SArun Easi struct qed_fcoe_pf_params {
4961e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4971e128c81SArun Easi 	u64 glbl_q_params_addr;
4981e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
4991e128c81SArun Easi 
5001e128c81SArun Easi 	/* The following parameters are used during HW-init
5011e128c81SArun Easi 	 * and these parameters need to be passed as arguments
5021e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
5031e128c81SArun Easi 	 */
5041e128c81SArun Easi 	u16 num_cons;
5051e128c81SArun Easi 	u16 num_tasks;
5061e128c81SArun Easi 
5071e128c81SArun Easi 	/* The following parameters are used during protocol-init */
5081e128c81SArun Easi 	u16 sq_num_pbl_pages;
5091e128c81SArun Easi 
5101e128c81SArun Easi 	u16 cq_num_entries;
5111e128c81SArun Easi 	u16 cmdq_num_entries;
5121e128c81SArun Easi 	u16 rq_buffer_log_size;
5131e128c81SArun Easi 	u16 mtu;
5141e128c81SArun Easi 	u16 dummy_icid;
5151e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
5161e128c81SArun Easi 	u16 bdq_xon_threshold[2];
5171e128c81SArun Easi 	u16 rq_buffer_size;
5181e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
5191e128c81SArun Easi 	u8 log_page_size;
5201e128c81SArun Easi 	u8 gl_rq_pi;
5211e128c81SArun Easi 	u8 gl_cmd_pi;
5221e128c81SArun Easi 	u8 debug_mode;
5231e128c81SArun Easi 	u8 is_target;
5241e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
5251e128c81SArun Easi };
5261e128c81SArun Easi 
527c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
528c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
529c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
530da090917STomer Tayar 	u64 bdq_pbl_base_addr[3];
531c5ac9319SYuval Mintz 	u16 cq_num_entries;
532c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
533fc831825SYuval Mintz 	u32 two_msl_timer;
534c5ac9319SYuval Mintz 	u16 tx_sws_timer;
535c5ac9319SYuval Mintz 
536c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
537c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
538c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
539c5ac9319SYuval Mintz 	 */
540c5ac9319SYuval Mintz 	u16 num_cons;
541c5ac9319SYuval Mintz 	u16 num_tasks;
542c5ac9319SYuval Mintz 
543c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
544c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
545da090917STomer Tayar 	u16 bdq_xoff_threshold[3];
546da090917STomer Tayar 	u16 bdq_xon_threshold[3];
547c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
548c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
549c5ac9319SYuval Mintz 	u16 rq_buffer_size;
550c5ac9319SYuval Mintz 
551c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
552c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
553c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
554c5ac9319SYuval Mintz 	u8 num_queues;
555c5ac9319SYuval Mintz 	u8 log_page_size;
556c5ac9319SYuval Mintz 	u8 rqe_log_size;
557c5ac9319SYuval Mintz 	u8 max_fin_rt;
558c5ac9319SYuval Mintz 	u8 gl_rq_pi;
559c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
560c5ac9319SYuval Mintz 	u8 debug_mode;
561c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
562c5ac9319SYuval Mintz 
563c5ac9319SYuval Mintz 	u8 is_target;
564da090917STomer Tayar 	u8 is_soc_en;
565da090917STomer Tayar 	u8 soc_num_of_blocks_log;
566da090917STomer Tayar 	u8 bdq_pbl_num_entries[3];
567c5ac9319SYuval Mintz };
568c5ac9319SYuval Mintz 
569c5ac9319SYuval Mintz struct qed_rdma_pf_params {
570c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
571c5ac9319SYuval Mintz 	 * the doorbell BAR).
572c5ac9319SYuval Mintz 	 */
573c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
574c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
575c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
576c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
577c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
578c5ac9319SYuval Mintz 
579c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
580c5ac9319SYuval Mintz 	u8 enable_dcqcn;
581c5ac9319SYuval Mintz };
582c5ac9319SYuval Mintz 
583fe56b9e6SYuval Mintz struct qed_pf_params {
584fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
5851e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
586c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
587c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
588fe56b9e6SYuval Mintz };
589fe56b9e6SYuval Mintz 
590fe56b9e6SYuval Mintz enum qed_int_mode {
591fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
592fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
593fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
594fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
595fe56b9e6SYuval Mintz };
596fe56b9e6SYuval Mintz 
597fe56b9e6SYuval Mintz struct qed_sb_info {
59821dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
599fe56b9e6SYuval Mintz 	dma_addr_t sb_phys;
600fe56b9e6SYuval Mintz 	u32 sb_ack; /* Last given ack */
601fe56b9e6SYuval Mintz 	u16 igu_sb_id;
602fe56b9e6SYuval Mintz 	void __iomem *igu_addr;
603fe56b9e6SYuval Mintz 	u8 flags;
604fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT	0x1
605fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP	0x2
606fe56b9e6SYuval Mintz 
607fe56b9e6SYuval Mintz 	struct qed_dev *cdev;
608fe56b9e6SYuval Mintz };
609fe56b9e6SYuval Mintz 
6109c79ddaaSMintz, Yuval enum qed_dev_type {
6119c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
6129c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
6139c79ddaaSMintz, Yuval };
6149c79ddaaSMintz, Yuval 
615fe56b9e6SYuval Mintz struct qed_dev_info {
616fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
617fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
618fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
619fe56b9e6SYuval Mintz 	u8		num_hwfns;
620fe56b9e6SYuval Mintz 
621fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
622fe56b9e6SYuval Mintz 
623fe56b9e6SYuval Mintz 	/* FW version */
624fe56b9e6SYuval Mintz 	u16		fw_major;
625fe56b9e6SYuval Mintz 	u16		fw_minor;
626fe56b9e6SYuval Mintz 	u16		fw_rev;
627fe56b9e6SYuval Mintz 	u16		fw_eng;
628fe56b9e6SYuval Mintz 
629fe56b9e6SYuval Mintz 	/* MFW version */
630fe56b9e6SYuval Mintz 	u32		mfw_rev;
631ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
632ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
633ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
634ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
635ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
636ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
637ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
638ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
639fe56b9e6SYuval Mintz 
640fe56b9e6SYuval Mintz 	u32		flash_size;
6410bc5fe85SSudarsana Reddy Kalluru 	bool		b_inter_pf_switch;
642831bfb0eSYuval Mintz 	bool		tx_switching;
643cee9fbd8SRam Amrani 	bool		rdma_supported;
6440fefbfbaSSudarsana Kalluru 	u16		mtu;
64514d39648SMintz, Yuval 
64614d39648SMintz, Yuval 	bool wol_support;
647df9c716dSSudarsana Reddy Kalluru 	bool smart_an;
6489c79ddaaSMintz, Yuval 
649ae33666aSTomer Tayar 	/* MBI version */
650ae33666aSTomer Tayar 	u32 mbi_version;
651ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
652ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
653ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
654ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
655ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
656ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
657ae33666aSTomer Tayar 
6589c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
65919489c7fSChopra, Manish 
66019489c7fSChopra, Manish 	/* Output parameters for qede */
66119489c7fSChopra, Manish 	bool		vxlan_enable;
66219489c7fSChopra, Manish 	bool		gre_enable;
66319489c7fSChopra, Manish 	bool		geneve_enable;
6643c5da942SMintz, Yuval 
6653c5da942SMintz, Yuval 	u8		abs_pf_id;
666fe56b9e6SYuval Mintz };
667fe56b9e6SYuval Mintz 
668fe56b9e6SYuval Mintz enum qed_sb_type {
669fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
67051ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
671fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
672fe56b9e6SYuval Mintz };
673fe56b9e6SYuval Mintz 
674fe56b9e6SYuval Mintz enum qed_protocol {
675fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
676c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
6771e128c81SArun Easi 	QED_PROTOCOL_FCOE,
678fe56b9e6SYuval Mintz };
679fe56b9e6SYuval Mintz 
680054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
681054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
682054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
683054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
684054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
685c56a8be7SRahul Verma 	QED_LM_1000baseT_Full_BIT = BIT(4),
686c56a8be7SRahul Verma 	QED_LM_10000baseT_Full_BIT = BIT(5),
687054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
6885bf0961cSSudarsana Reddy Kalluru 	QED_LM_20000baseKR2_Full_BIT = BIT(7),
6895bf0961cSSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(8),
6905bf0961cSSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(9),
6915bf0961cSSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(10),
6925bf0961cSSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(11),
6935e6d9fc7SRahul Verma 	QED_LM_TP_BIT = BIT(12),
694c56a8be7SRahul Verma 	QED_LM_Backplane_BIT = BIT(13),
695c56a8be7SRahul Verma 	QED_LM_1000baseKX_Full_BIT = BIT(14),
696c56a8be7SRahul Verma 	QED_LM_10000baseKX4_Full_BIT = BIT(15),
697c56a8be7SRahul Verma 	QED_LM_10000baseR_FEC_BIT = BIT(16),
698c56a8be7SRahul Verma 	QED_LM_40000baseKR4_Full_BIT = BIT(17),
699c56a8be7SRahul Verma 	QED_LM_40000baseCR4_Full_BIT = BIT(18),
700c56a8be7SRahul Verma 	QED_LM_40000baseSR4_Full_BIT = BIT(19),
701c56a8be7SRahul Verma 	QED_LM_25000baseCR_Full_BIT = BIT(20),
702c56a8be7SRahul Verma 	QED_LM_25000baseSR_Full_BIT = BIT(21),
703c56a8be7SRahul Verma 	QED_LM_50000baseCR2_Full_BIT = BIT(22),
704c56a8be7SRahul Verma 	QED_LM_100000baseSR4_Full_BIT = BIT(23),
705c56a8be7SRahul Verma 	QED_LM_100000baseCR4_Full_BIT = BIT(24),
706c56a8be7SRahul Verma 	QED_LM_100000baseLR4_ER4_Full_BIT = BIT(25),
707c56a8be7SRahul Verma 	QED_LM_50000baseSR2_Full_BIT = BIT(26),
708c56a8be7SRahul Verma 	QED_LM_1000baseX_Full_BIT = BIT(27),
709c56a8be7SRahul Verma 	QED_LM_10000baseCR_Full_BIT = BIT(28),
710c56a8be7SRahul Verma 	QED_LM_10000baseSR_Full_BIT = BIT(29),
711c56a8be7SRahul Verma 	QED_LM_10000baseLR_Full_BIT = BIT(30),
712c56a8be7SRahul Verma 	QED_LM_10000baseLRM_Full_BIT = BIT(31),
713c56a8be7SRahul Verma 	QED_LM_COUNT = 32
714054c67d1SSudarsana Reddy Kalluru };
715054c67d1SSudarsana Reddy Kalluru 
716fe56b9e6SYuval Mintz struct qed_link_params {
717fe56b9e6SYuval Mintz 	bool	link_up;
718fe56b9e6SYuval Mintz 
719fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
720fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
721fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
722fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
72303dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
724645874e5SSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_EEE_CONFIG            BIT(5)
725fe56b9e6SYuval Mintz 	u32	override_flags;
726fe56b9e6SYuval Mintz 	bool	autoneg;
727fe56b9e6SYuval Mintz 	u32	adv_speeds;
728fe56b9e6SYuval Mintz 	u32	forced_speed;
729fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
730fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
731fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
732fe56b9e6SYuval Mintz 	u32	pause_config;
73303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
73403dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
73503dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
73603dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
73703dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
73803dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
739645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
740fe56b9e6SYuval Mintz };
741fe56b9e6SYuval Mintz 
742fe56b9e6SYuval Mintz struct qed_link_output {
743fe56b9e6SYuval Mintz 	bool	link_up;
744fe56b9e6SYuval Mintz 
745d194fd26SYuval Mintz 	/* In QED_LM_* defs */
746d194fd26SYuval Mintz 	u32	supported_caps;
747d194fd26SYuval Mintz 	u32	advertised_caps;
748d194fd26SYuval Mintz 	u32	lp_caps;
749d194fd26SYuval Mintz 
750fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
751fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
752fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
753fe56b9e6SYuval Mintz 	bool	autoneg;
754fe56b9e6SYuval Mintz 	u32	pause_config;
755645874e5SSudarsana Reddy Kalluru 
756645874e5SSudarsana Reddy Kalluru 	/* EEE - capability & param */
757645874e5SSudarsana Reddy Kalluru 	bool eee_supported;
758645874e5SSudarsana Reddy Kalluru 	bool eee_active;
759645874e5SSudarsana Reddy Kalluru 	u8 sup_caps;
760645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
761fe56b9e6SYuval Mintz };
762fe56b9e6SYuval Mintz 
7631408cc1fSYuval Mintz struct qed_probe_params {
7641408cc1fSYuval Mintz 	enum qed_protocol protocol;
7651408cc1fSYuval Mintz 	u32 dp_module;
7661408cc1fSYuval Mintz 	u8 dp_level;
7671408cc1fSYuval Mintz 	bool is_vf;
76864515dc8STomer Tayar 	bool recov_in_prog;
7691408cc1fSYuval Mintz };
7701408cc1fSYuval Mintz 
771fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
772fe56b9e6SYuval Mintz struct qed_slowpath_params {
773fe56b9e6SYuval Mintz 	u32	int_mode;
774fe56b9e6SYuval Mintz 	u8	drv_major;
775fe56b9e6SYuval Mintz 	u8	drv_minor;
776fe56b9e6SYuval Mintz 	u8	drv_rev;
777fe56b9e6SYuval Mintz 	u8	drv_eng;
778fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
779fe56b9e6SYuval Mintz };
780fe56b9e6SYuval Mintz 
781fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
782fe56b9e6SYuval Mintz 
783fe56b9e6SYuval Mintz struct qed_int_info {
784fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
785fe56b9e6SYuval Mintz 	u8			msix_cnt;
786fe56b9e6SYuval Mintz 
787fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
788fe56b9e6SYuval Mintz 	u8			used_cnt;
789fe56b9e6SYuval Mintz };
790fe56b9e6SYuval Mintz 
79159ccf86fSSudarsana Reddy Kalluru struct qed_generic_tlvs {
79259ccf86fSSudarsana Reddy Kalluru #define QED_TLV_IP_CSUM         BIT(0)
79359ccf86fSSudarsana Reddy Kalluru #define QED_TLV_LSO             BIT(1)
79459ccf86fSSudarsana Reddy Kalluru 	u16 feat_flags;
79559ccf86fSSudarsana Reddy Kalluru #define QED_TLV_MAC_COUNT	3
79659ccf86fSSudarsana Reddy Kalluru 	u8 mac[QED_TLV_MAC_COUNT][ETH_ALEN];
79759ccf86fSSudarsana Reddy Kalluru };
79859ccf86fSSudarsana Reddy Kalluru 
799b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A0 0xA0
800b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A2 0xA2
801b51dab46SSudarsana Reddy Kalluru 
8023a69cae8SSudarsana Reddy Kalluru #define QED_NVM_SIGNATURE 0x12435687
8033a69cae8SSudarsana Reddy Kalluru 
8043a69cae8SSudarsana Reddy Kalluru enum qed_nvm_flash_cmd {
8053a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_DATA = 0x2,
8063a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_START = 0x3,
8073a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CHANGE = 0x4,
8080dabbe1bSSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CFG_ID = 0x5,
8093a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_MAX,
8103a69cae8SSudarsana Reddy Kalluru };
8113a69cae8SSudarsana Reddy Kalluru 
812fe56b9e6SYuval Mintz struct qed_common_cb_ops {
813d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
814fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
815fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
81664515dc8STomer Tayar 	void (*schedule_recovery_handler)(void *dev);
8171e128c81SArun Easi 	void	(*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
81859ccf86fSSudarsana Reddy Kalluru 	void (*get_generic_tlv_data)(void *dev, struct qed_generic_tlvs *data);
81959ccf86fSSudarsana Reddy Kalluru 	void (*get_protocol_tlv_data)(void *dev, void *data);
820*699fed4aSSudarsana Reddy Kalluru 	void (*bw_update)(void *dev);
821fe56b9e6SYuval Mintz };
822fe56b9e6SYuval Mintz 
82303dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
82403dc76caSSudarsana Reddy Kalluru /**
82503dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
82603dc76caSSudarsana Reddy Kalluru  *
82703dc76caSSudarsana Reddy Kalluru  * @param cdev
82803dc76caSSudarsana Reddy Kalluru  *
82903dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
83003dc76caSSudarsana Reddy Kalluru  */
83103dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
83203dc76caSSudarsana Reddy Kalluru 
83303dc76caSSudarsana Reddy Kalluru /**
83403dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
83503dc76caSSudarsana Reddy Kalluru  *
83603dc76caSSudarsana Reddy Kalluru  * @param cdev
83703dc76caSSudarsana Reddy Kalluru  *
83803dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
83903dc76caSSudarsana Reddy Kalluru  */
84003dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
84103dc76caSSudarsana Reddy Kalluru 
84203dc76caSSudarsana Reddy Kalluru /**
84303dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
84403dc76caSSudarsana Reddy Kalluru  *
84503dc76caSSudarsana Reddy Kalluru  * @param cdev
84603dc76caSSudarsana Reddy Kalluru  *
84703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
84803dc76caSSudarsana Reddy Kalluru  */
84903dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
85003dc76caSSudarsana Reddy Kalluru 
85103dc76caSSudarsana Reddy Kalluru /**
85203dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
85303dc76caSSudarsana Reddy Kalluru  *
85403dc76caSSudarsana Reddy Kalluru  * @param cdev
85503dc76caSSudarsana Reddy Kalluru  *
85603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
85703dc76caSSudarsana Reddy Kalluru  */
85803dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
8597a4b21b7SMintz, Yuval 
8607a4b21b7SMintz, Yuval /**
8617a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
8627a4b21b7SMintz, Yuval  *
8637a4b21b7SMintz, Yuval  * @param cdev
8647a4b21b7SMintz, Yuval  *
8657a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
8667a4b21b7SMintz, Yuval  */
8677a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
86803dc76caSSudarsana Reddy Kalluru };
86903dc76caSSudarsana Reddy Kalluru 
870fe56b9e6SYuval Mintz struct qed_common_ops {
87103dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
87203dc76caSSudarsana Reddy Kalluru 
873fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
8741408cc1fSYuval Mintz 				 struct qed_probe_params *params);
875fe56b9e6SYuval Mintz 
876fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
877fe56b9e6SYuval Mintz 
878fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
879fe56b9e6SYuval Mintz 					   pci_power_t state);
880fe56b9e6SYuval Mintz 
881712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
882fe56b9e6SYuval Mintz 
883fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
884fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
885fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
886fe56b9e6SYuval Mintz 	 */
887fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
888fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
889fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
890fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
891fe56b9e6SYuval Mintz 
892fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
893fe56b9e6SYuval Mintz 
894fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
895fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
896fe56b9e6SYuval Mintz 	 */
897fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
898fe56b9e6SYuval Mintz 				      u16 cnt);
899fe56b9e6SYuval Mintz 
900fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
901fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
902fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
903fe56b9e6SYuval Mintz 
904fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
905fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
906fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
907fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
908fe56b9e6SYuval Mintz 				   u16 sb_id,
909fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
910fe56b9e6SYuval Mintz 
911fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
912fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
91308eb1fb0SMichal Kalderon 				      u16 sb_id,
91408eb1fb0SMichal Kalderon 				      enum qed_sb_type type);
915fe56b9e6SYuval Mintz 
916fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
917fe56b9e6SYuval Mintz 					       void *token,
918fe56b9e6SYuval Mintz 					       int index,
919fe56b9e6SYuval Mintz 					       void (*handler)(void *));
920fe56b9e6SYuval Mintz 
921fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
922fe56b9e6SYuval Mintz 					      int index);
9231e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
9241e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
9251e128c81SArun Easi 
9261e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
927fe7cd2bfSYuval Mintz 
928e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
929e0971c83STomer Tayar 
930e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
931e0971c83STomer Tayar 
932fe7cd2bfSYuval Mintz /**
933fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
934fe7cd2bfSYuval Mintz  *
935fe7cd2bfSYuval Mintz  * @param cdev
936fe7cd2bfSYuval Mintz  *
937fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
938fe7cd2bfSYuval Mintz  */
939fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
940fe7cd2bfSYuval Mintz 
941fe56b9e6SYuval Mintz /**
942fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
943fe56b9e6SYuval Mintz  *
944fe56b9e6SYuval Mintz  * @param cdev
945fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
946fe56b9e6SYuval Mintz  *
947fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
948fe56b9e6SYuval Mintz  */
949fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
950fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
951fe56b9e6SYuval Mintz 
952fe56b9e6SYuval Mintz /**
953fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
954fe56b9e6SYuval Mintz  *
955fe56b9e6SYuval Mintz  * @param cdev
956fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
957fe56b9e6SYuval Mintz  */
958fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
959fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
960fe56b9e6SYuval Mintz 
961fe56b9e6SYuval Mintz /**
962fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
963fe56b9e6SYuval Mintz  *
964fe56b9e6SYuval Mintz  * @param cdev
965fe56b9e6SYuval Mintz  */
966fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
967fe56b9e6SYuval Mintz 
968fe56b9e6SYuval Mintz /**
969fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
970fe56b9e6SYuval Mintz  *
971fe56b9e6SYuval Mintz  * @param cdev
972fe56b9e6SYuval Mintz  * @param dp_module
973fe56b9e6SYuval Mintz  * @param dp_level
974fe56b9e6SYuval Mintz  */
975fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
976fe56b9e6SYuval Mintz 					 u32 dp_module,
977fe56b9e6SYuval Mintz 					 u8 dp_level);
978fe56b9e6SYuval Mintz 
979fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
980fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
981fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
982a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
983a91eb52aSYuval Mintz 				       u32 num_elems,
984fe56b9e6SYuval Mintz 				       size_t elem_size,
9851a4a6975SMintz, Yuval 				       struct qed_chain *p_chain,
9861a4a6975SMintz, Yuval 				       struct qed_chain_ext_pbl *ext_pbl);
987fe56b9e6SYuval Mintz 
988fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
989fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
99091420b83SSudarsana Kalluru 
99191420b83SSudarsana Kalluru /**
9923a69cae8SSudarsana Reddy Kalluru  * @brief nvm_flash - Flash nvm data.
9933a69cae8SSudarsana Reddy Kalluru  *
9943a69cae8SSudarsana Reddy Kalluru  * @param cdev
9953a69cae8SSudarsana Reddy Kalluru  * @param name - file containing the data
9963a69cae8SSudarsana Reddy Kalluru  *
9973a69cae8SSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
9983a69cae8SSudarsana Reddy Kalluru  */
9993a69cae8SSudarsana Reddy Kalluru 	int (*nvm_flash)(struct qed_dev *cdev, const char *name);
10003a69cae8SSudarsana Reddy Kalluru 
10013a69cae8SSudarsana Reddy Kalluru /**
100220675b37SMintz, Yuval  * @brief nvm_get_image - reads an entire image from nvram
100320675b37SMintz, Yuval  *
100420675b37SMintz, Yuval  * @param cdev
100520675b37SMintz, Yuval  * @param type - type of the request nvram image
100620675b37SMintz, Yuval  * @param buf - preallocated buffer to fill with the image
100720675b37SMintz, Yuval  * @param len - length of the allocated buffer
100820675b37SMintz, Yuval  *
100920675b37SMintz, Yuval  * @return 0 on success, error otherwise
101020675b37SMintz, Yuval  */
101120675b37SMintz, Yuval 	int (*nvm_get_image)(struct qed_dev *cdev,
101220675b37SMintz, Yuval 			     enum qed_nvm_images type, u8 *buf, u16 len);
101320675b37SMintz, Yuval 
101420675b37SMintz, Yuval /**
1015722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
1016722003acSSudarsana Reddy Kalluru  *
1017722003acSSudarsana Reddy Kalluru  * @param cdev
1018722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
1019722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
1020722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
1021722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
1022722003acSSudarsana Reddy Kalluru  *
1023722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
1024722003acSSudarsana Reddy Kalluru  */
1025477f2d14SRahul Verma 	int (*set_coalesce)(struct qed_dev *cdev,
1026477f2d14SRahul Verma 			    u16 rx_coal, u16 tx_coal, void *handle);
1027722003acSSudarsana Reddy Kalluru 
1028722003acSSudarsana Reddy Kalluru /**
102991420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
103091420b83SSudarsana Kalluru  *
103191420b83SSudarsana Kalluru  * @param cdev
103291420b83SSudarsana Kalluru  * @param mode - LED mode
103391420b83SSudarsana Kalluru  *
103491420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
103591420b83SSudarsana Kalluru  */
103691420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
103791420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
10380e1f1044SAriel Elior /**
10390e1f1044SAriel Elior  * @brief db_recovery_add - add doorbell information to the doorbell
10400e1f1044SAriel Elior  * recovery mechanism.
10410e1f1044SAriel Elior  *
10420e1f1044SAriel Elior  * @param cdev
10430e1f1044SAriel Elior  * @param db_addr - doorbell address
10440e1f1044SAriel Elior  * @param db_data - address of where db_data is stored
10450e1f1044SAriel Elior  * @param db_is_32b - doorbell is 32b pr 64b
10460e1f1044SAriel Elior  * @param db_is_user - doorbell recovery addresses are user or kernel space
10470e1f1044SAriel Elior  */
10480e1f1044SAriel Elior 	int (*db_recovery_add)(struct qed_dev *cdev,
10490e1f1044SAriel Elior 			       void __iomem *db_addr,
10500e1f1044SAriel Elior 			       void *db_data,
10510e1f1044SAriel Elior 			       enum qed_db_rec_width db_width,
10520e1f1044SAriel Elior 			       enum qed_db_rec_space db_space);
10530e1f1044SAriel Elior 
10540e1f1044SAriel Elior /**
10550e1f1044SAriel Elior  * @brief db_recovery_del - remove doorbell information from the doorbell
10560e1f1044SAriel Elior  * recovery mechanism. db_data serves as key (db_addr is not unique).
10570e1f1044SAriel Elior  *
10580e1f1044SAriel Elior  * @param cdev
10590e1f1044SAriel Elior  * @param db_addr - doorbell address
10600e1f1044SAriel Elior  * @param db_data - address where db_data is stored. Serves as key for the
10610e1f1044SAriel Elior  *		    entry to delete.
10620e1f1044SAriel Elior  */
10630e1f1044SAriel Elior 	int (*db_recovery_del)(struct qed_dev *cdev,
10640e1f1044SAriel Elior 			       void __iomem *db_addr, void *db_data);
10650fefbfbaSSudarsana Kalluru 
10660fefbfbaSSudarsana Kalluru /**
106764515dc8STomer Tayar  * @brief recovery_process - Trigger a recovery process
106864515dc8STomer Tayar  *
106964515dc8STomer Tayar  * @param cdev
107064515dc8STomer Tayar  *
107164515dc8STomer Tayar  * @return 0 on success, error otherwise.
107264515dc8STomer Tayar  */
107364515dc8STomer Tayar 	int (*recovery_process)(struct qed_dev *cdev);
107464515dc8STomer Tayar 
107564515dc8STomer Tayar /**
107664515dc8STomer Tayar  * @brief recovery_prolog - Execute the prolog operations of a recovery process
107764515dc8STomer Tayar  *
107864515dc8STomer Tayar  * @param cdev
107964515dc8STomer Tayar  *
108064515dc8STomer Tayar  * @return 0 on success, error otherwise.
108164515dc8STomer Tayar  */
108264515dc8STomer Tayar 	int (*recovery_prolog)(struct qed_dev *cdev);
108364515dc8STomer Tayar 
108464515dc8STomer Tayar /**
10850fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
10860fefbfbaSSudarsana Kalluru  *
10870fefbfbaSSudarsana Kalluru  * @param cdev
10880fefbfbaSSudarsana Kalluru  * @param active
10890fefbfbaSSudarsana Kalluru  *
10900fefbfbaSSudarsana Kalluru  */
10910fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
10920fefbfbaSSudarsana Kalluru 
10930fefbfbaSSudarsana Kalluru /**
10940fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
10950fefbfbaSSudarsana Kalluru  *
10960fefbfbaSSudarsana Kalluru  * @param cdev
10970fefbfbaSSudarsana Kalluru  * @param mac
10980fefbfbaSSudarsana Kalluru  *
10990fefbfbaSSudarsana Kalluru  */
11000fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
11010fefbfbaSSudarsana Kalluru 
11020fefbfbaSSudarsana Kalluru /**
11030fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
11040fefbfbaSSudarsana Kalluru  *
11050fefbfbaSSudarsana Kalluru  * @param cdev
11060fefbfbaSSudarsana Kalluru  * @param mtu
11070fefbfbaSSudarsana Kalluru  *
11080fefbfbaSSudarsana Kalluru  */
11090fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
111014d39648SMintz, Yuval 
111114d39648SMintz, Yuval /**
111214d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
111314d39648SMintz, Yuval  *
111414d39648SMintz, Yuval  * @param cdev
111514d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
111614d39648SMintz, Yuval  */
111714d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
1118b51dab46SSudarsana Reddy Kalluru 
1119b51dab46SSudarsana Reddy Kalluru /**
1120b51dab46SSudarsana Reddy Kalluru  * @brief read_module_eeprom
1121b51dab46SSudarsana Reddy Kalluru  *
1122b51dab46SSudarsana Reddy Kalluru  * @param cdev
1123b51dab46SSudarsana Reddy Kalluru  * @param buf - buffer
1124b51dab46SSudarsana Reddy Kalluru  * @param dev_addr - PHY device memory region
1125b51dab46SSudarsana Reddy Kalluru  * @param offset - offset into eeprom contents to be read
1126b51dab46SSudarsana Reddy Kalluru  * @param len - buffer length, i.e., max bytes to be read
1127b51dab46SSudarsana Reddy Kalluru  */
1128b51dab46SSudarsana Reddy Kalluru 	int (*read_module_eeprom)(struct qed_dev *cdev,
1129b51dab46SSudarsana Reddy Kalluru 				  char *buf, u8 dev_addr, u32 offset, u32 len);
113008eb1fb0SMichal Kalderon 
113108eb1fb0SMichal Kalderon /**
113208eb1fb0SMichal Kalderon  * @brief get_affin_hwfn_idx
113308eb1fb0SMichal Kalderon  *
113408eb1fb0SMichal Kalderon  * @param cdev
113508eb1fb0SMichal Kalderon  */
113608eb1fb0SMichal Kalderon 	u8 (*get_affin_hwfn_idx)(struct qed_dev *cdev);
11372d4c8495SSudarsana Reddy Kalluru 
11382d4c8495SSudarsana Reddy Kalluru /**
11392d4c8495SSudarsana Reddy Kalluru  * @brief read_nvm_cfg - Read NVM config attribute value.
11402d4c8495SSudarsana Reddy Kalluru  * @param cdev
11412d4c8495SSudarsana Reddy Kalluru  * @param buf - buffer
11422d4c8495SSudarsana Reddy Kalluru  * @param cmd - NVM CFG command id
11432d4c8495SSudarsana Reddy Kalluru  * @param entity_id - Entity id
11442d4c8495SSudarsana Reddy Kalluru  *
11452d4c8495SSudarsana Reddy Kalluru  */
11462d4c8495SSudarsana Reddy Kalluru 	int (*read_nvm_cfg)(struct qed_dev *cdev, u8 **buf, u32 cmd,
11472d4c8495SSudarsana Reddy Kalluru 			    u32 entity_id);
11489e54ba7cSSudarsana Reddy Kalluru /**
11499e54ba7cSSudarsana Reddy Kalluru  * @brief read_nvm_cfg - Read NVM config attribute value.
11509e54ba7cSSudarsana Reddy Kalluru  * @param cdev
11519e54ba7cSSudarsana Reddy Kalluru  * @param cmd - NVM CFG command id
11529e54ba7cSSudarsana Reddy Kalluru  *
11539e54ba7cSSudarsana Reddy Kalluru  * @return config id length, 0 on error.
11549e54ba7cSSudarsana Reddy Kalluru  */
11559e54ba7cSSudarsana Reddy Kalluru 	int (*read_nvm_cfg_len)(struct qed_dev *cdev, u32 cmd);
11563b86bd07SSudarsana Reddy Kalluru 
11573b86bd07SSudarsana Reddy Kalluru /**
11583b86bd07SSudarsana Reddy Kalluru  * @brief set_grc_config - Configure value for grc config id.
11593b86bd07SSudarsana Reddy Kalluru  * @param cdev
11603b86bd07SSudarsana Reddy Kalluru  * @param cfg_id - grc config id
11613b86bd07SSudarsana Reddy Kalluru  * @param val - grc config value
11623b86bd07SSudarsana Reddy Kalluru  *
11633b86bd07SSudarsana Reddy Kalluru  */
11643b86bd07SSudarsana Reddy Kalluru 	int (*set_grc_config)(struct qed_dev *cdev, u32 cfg_id, u32 val);
1165fe56b9e6SYuval Mintz };
1166fe56b9e6SYuval Mintz 
1167fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
1168fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
1169fe56b9e6SYuval Mintz 
1170fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
1171fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
1172fe56b9e6SYuval Mintz 
1173fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
1174fe56b9e6SYuval Mintz 	do {						       \
1175fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
1176fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
1177fe56b9e6SYuval Mintz 	} while (0)
1178fe56b9e6SYuval Mintz 
1179fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
1180fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
1181fe56b9e6SYuval Mintz 
11822d22bc83SMichal Kalderon #define GET_MFW_FIELD(name, field) \
11832d22bc83SMichal Kalderon 	(((name) & (field ## _MASK)) >> (field ## _OFFSET))
11842d22bc83SMichal Kalderon 
11852d22bc83SMichal Kalderon #define SET_MFW_FIELD(name, field, value)				 \
11862d22bc83SMichal Kalderon 	do {								 \
11872d22bc83SMichal Kalderon 		(name) &= ~(field ## _MASK);				 \
11882d22bc83SMichal Kalderon 		(name) |= (((value) << (field ## _OFFSET)) & (field ## _MASK));\
11892d22bc83SMichal Kalderon 	} while (0)
11902d22bc83SMichal Kalderon 
1191997af5dfSMichal Kalderon #define DB_ADDR_SHIFT(addr) ((addr) << DB_PWM_ADDR_OFFSET_SHIFT)
1192997af5dfSMichal Kalderon 
1193fe56b9e6SYuval Mintz /* Debug print definitions */
1194fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
11959d7650c2SMintz, Yuval 	do {							\
1196fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
1197fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
1198fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
11999d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
12009d7650c2SMintz, Yuval 	} while (0)
1201fe56b9e6SYuval Mintz 
1202fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
1203fe56b9e6SYuval Mintz 	do {							      \
1204fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
1205fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1206fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1207fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1208fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1209fe56b9e6SYuval Mintz 								      \
1210fe56b9e6SYuval Mintz 		}						      \
1211fe56b9e6SYuval Mintz 	} while (0)
1212fe56b9e6SYuval Mintz 
1213fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
1214fe56b9e6SYuval Mintz 	do {							      \
1215fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
1216fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1217fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1218fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1219fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1220fe56b9e6SYuval Mintz 		}						      \
1221fe56b9e6SYuval Mintz 	} while (0)
1222fe56b9e6SYuval Mintz 
1223fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
1224fe56b9e6SYuval Mintz 	do {								\
1225fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
1226fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
1227fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
1228fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
1229fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
1230fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
1231fe56b9e6SYuval Mintz 		}							\
1232fe56b9e6SYuval Mintz 	} while (0)
1233fe56b9e6SYuval Mintz 
1234fe56b9e6SYuval Mintz enum DP_LEVEL {
1235fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
1236fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
1237fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
1238fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
1239fe56b9e6SYuval Mintz };
1240fe56b9e6SYuval Mintz 
1241fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
1242fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
1243fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
1244fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
1245fe56b9e6SYuval Mintz 
1246fe56b9e6SYuval Mintz enum DP_MODULE {
1247fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
1248fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
1249fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
1250fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
1251fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
1252fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
1253fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
12540a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
1255fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
125651ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
1257fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
1258fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
1259fe56b9e6SYuval Mintz };
1260fe56b9e6SYuval Mintz 
1261fc48b7a6SYuval Mintz enum qed_mf_mode {
1262fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
1263fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
1264fc48b7a6SYuval Mintz 	QED_MF_NPAR,
1265fc48b7a6SYuval Mintz };
1266fc48b7a6SYuval Mintz 
12679c79ddaaSMintz, Yuval struct qed_eth_stats_common {
1268fe56b9e6SYuval Mintz 	u64	no_buff_discards;
1269fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
1270fe56b9e6SYuval Mintz 	u64	ttl0_discard;
1271fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
1272fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
1273fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
1274fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
1275fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
1276fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
1277fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
1278fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
1279608e00d0SManish Chopra 	u64	gft_filter_drop;
1280fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
1281fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
1282fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
1283fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
1284fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
1285fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
1286fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
1287fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
1288fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
1289fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
1290fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
1291fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
1292fe56b9e6SYuval Mintz 
1293fe56b9e6SYuval Mintz 	/* port */
1294fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
1295d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
1296d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
1297d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
1298d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
1299d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
1300fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
1301fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
1302fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
1303fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
1304fe56b9e6SYuval Mintz 	u64	rx_align_errors;
1305fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
1306fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
1307fe56b9e6SYuval Mintz 	u64	rx_jabbers;
1308fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
1309fe56b9e6SYuval Mintz 	u64	rx_fragments;
1310fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
1311fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
1312fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
1313fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
1314fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
1315fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
1316fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
1317fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
1318fe56b9e6SYuval Mintz 	u64	brb_truncates;
1319fe56b9e6SYuval Mintz 	u64	brb_discards;
1320fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
1321fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
1322fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
1323fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
1324fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
1325fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
1326fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
1327fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
1328fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
1329fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
133032d26a68SSudarsana Reddy Kalluru 	u64	link_change_count;
1331fe56b9e6SYuval Mintz };
1332fe56b9e6SYuval Mintz 
13339c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
13349c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
13359c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
13369c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
13379c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
13389c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
13399c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
13409c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
13419c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
13429c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
13439c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
13449c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
13459c79ddaaSMintz, Yuval };
13469c79ddaaSMintz, Yuval 
13479c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
13489c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
13499c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
13509c79ddaaSMintz, Yuval };
13519c79ddaaSMintz, Yuval 
13529c79ddaaSMintz, Yuval struct qed_eth_stats {
13539c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
13549c79ddaaSMintz, Yuval 
13559c79ddaaSMintz, Yuval 	union {
13569c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
13579c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
13589c79ddaaSMintz, Yuval 	};
13599c79ddaaSMintz, Yuval };
13609c79ddaaSMintz, Yuval 
1361fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
1362fe56b9e6SYuval Mintz 
1363fe56b9e6SYuval Mintz #define RX_PI           0
1364fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
1365fe56b9e6SYuval Mintz 
13664ac801b7SYuval Mintz struct qed_sb_cnt_info {
1367726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
1368726fdbe9SMintz, Yuval 	int orig;
1369726fdbe9SMintz, Yuval 	int cnt;
1370726fdbe9SMintz, Yuval 	int free_cnt;
1371726fdbe9SMintz, Yuval 
1372726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
1373726fdbe9SMintz, Yuval 	int iov_orig;
1374726fdbe9SMintz, Yuval 	int iov_cnt;
1375726fdbe9SMintz, Yuval 	int free_cnt_iov;
13764ac801b7SYuval Mintz };
13774ac801b7SYuval Mintz 
1378fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
1379fe56b9e6SYuval Mintz {
1380fe56b9e6SYuval Mintz 	u32 prod = 0;
1381fe56b9e6SYuval Mintz 	u16 rc = 0;
1382fe56b9e6SYuval Mintz 
1383fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
138421dd79e8STomer Tayar 	       STATUS_BLOCK_E4_PROD_INDEX_MASK;
1385fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
1386fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
1387fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
1388fe56b9e6SYuval Mintz 	}
1389fe56b9e6SYuval Mintz 
1390fe56b9e6SYuval Mintz 	/* Let SB update */
1391fe56b9e6SYuval Mintz 	return rc;
1392fe56b9e6SYuval Mintz }
1393fe56b9e6SYuval Mintz 
1394fe56b9e6SYuval Mintz /**
1395fe56b9e6SYuval Mintz  *
1396fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
1397fe56b9e6SYuval Mintz  *        written to the IGU.
1398fe56b9e6SYuval Mintz  *
1399fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
1400fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
1401fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
1402fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
1403fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
1404fe56b9e6SYuval Mintz  *                 updated.
1405fe56b9e6SYuval Mintz  *
1406fe56b9e6SYuval Mintz  * @return inline void
1407fe56b9e6SYuval Mintz  */
1408fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
1409fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
1410fe56b9e6SYuval Mintz 			      u8 upd_flg)
1411fe56b9e6SYuval Mintz {
1412fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
1413fe56b9e6SYuval Mintz 
1414fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
1415fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1416fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1417fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1418fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
1419fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1420fe56b9e6SYuval Mintz 
1421fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
1422fe56b9e6SYuval Mintz 
1423fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
1424fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
1425fe56b9e6SYuval Mintz 	 */
1426fe56b9e6SYuval Mintz 	barrier();
1427fe56b9e6SYuval Mintz }
1428fe56b9e6SYuval Mintz 
1429fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
1430fe56b9e6SYuval Mintz 				     void __iomem *addr,
1431fe56b9e6SYuval Mintz 				     int size,
1432fe56b9e6SYuval Mintz 				     u32 *data)
1433fe56b9e6SYuval Mintz 
1434fe56b9e6SYuval Mintz {
1435fe56b9e6SYuval Mintz 	unsigned int i;
1436fe56b9e6SYuval Mintz 
1437fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
1438fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
1439fe56b9e6SYuval Mintz }
1440fe56b9e6SYuval Mintz 
1441fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
1442fe56b9e6SYuval Mintz 				   int size,
1443fe56b9e6SYuval Mintz 				   u32 *data)
1444fe56b9e6SYuval Mintz {
1445fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
1446fe56b9e6SYuval Mintz }
1447fe56b9e6SYuval Mintz 
14488c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
14498c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
14508c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
14518c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
14528c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
14538c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
14548c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
14558c5ebd0cSSudarsana Reddy Kalluru };
14568c5ebd0cSSudarsana Reddy Kalluru 
14578c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
14588c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
1459fe56b9e6SYuval Mintz #endif
1460