xref: /linux/include/linux/qed/qed_if.h (revision 5e6d9fc76190aa70db9cbfb18a6f44f4ee83b7f5)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9fe56b9e6SYuval Mintz  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_IF_H
34fe56b9e6SYuval Mintz #define _QED_IF_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/interrupt.h>
38fe56b9e6SYuval Mintz #include <linux/netdevice.h>
39fe56b9e6SYuval Mintz #include <linux/pci.h>
40fe56b9e6SYuval Mintz #include <linux/skbuff.h>
41fe56b9e6SYuval Mintz #include <asm/byteorder.h>
42fe56b9e6SYuval Mintz #include <linux/io.h>
43fe56b9e6SYuval Mintz #include <linux/compiler.h>
44fe56b9e6SYuval Mintz #include <linux/kernel.h>
45fe56b9e6SYuval Mintz #include <linux/list.h>
46fe56b9e6SYuval Mintz #include <linux/slab.h>
47fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
48fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
4936907cd5SAriel Elior #include <linux/io-64-nonatomic-lo-hi.h>
50fe56b9e6SYuval Mintz 
5139651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
5239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
5339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
5439651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
5539651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
5639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
5739651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
5839651abdSSudarsana Reddy Kalluru };
5939651abdSSudarsana Reddy Kalluru 
6051ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
6151ff1725SRam Amrani 
626ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
636ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
646ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
656ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
666ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
696ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
706ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
716ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
726ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
736ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
746ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
756ad8c632SSudarsana Reddy Kalluru };
766ad8c632SSudarsana Reddy Kalluru 
776ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
786ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
796ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
806ad8c632SSudarsana Reddy Kalluru };
816ad8c632SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
836ad8c632SSudarsana Reddy Kalluru 	u8 roce;
846ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
856ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
866ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
876ad8c632SSudarsana Reddy Kalluru 	u8 eth;
886ad8c632SSudarsana Reddy Kalluru };
896ad8c632SSudarsana Reddy Kalluru 
906ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
916ad8c632SSudarsana Reddy Kalluru 	bool willing;
926ad8c632SSudarsana Reddy Kalluru 	bool enabled;
936ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
946ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
956ad8c632SSudarsana Reddy Kalluru };
966ad8c632SSudarsana Reddy Kalluru 
9759bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
9859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
9959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
10059bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
10159bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
10259bcb797SSudarsana Reddy Kalluru };
10359bcb797SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
1056ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
10659bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
1076ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1086ad8c632SSudarsana Reddy Kalluru 	u8 prio;
1096ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
1106ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
1156ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
1166ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
1176ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool app_error;
1196ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
1206ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
1216ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1226ad8c632SSudarsana Reddy Kalluru 	bool valid;
1236ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1246ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1256ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1276ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1286ad8c632SSudarsana Reddy Kalluru };
1296ad8c632SSudarsana Reddy Kalluru 
1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1326ad8c632SSudarsana Reddy Kalluru 	bool valid;
1336ad8c632SSudarsana Reddy Kalluru };
1346ad8c632SSudarsana Reddy Kalluru 
1356ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1366ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1376ad8c632SSudarsana Reddy Kalluru 	bool valid;
1386ad8c632SSudarsana Reddy Kalluru };
1396ad8c632SSudarsana Reddy Kalluru 
1406ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1416ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1426ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1436ad8c632SSudarsana Reddy Kalluru 	bool valid;
1446ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1456ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1466ad8c632SSudarsana Reddy Kalluru 	bool cee;
14749632b58Ssudarsana.kalluru@cavium.com 	bool local;
1486ad8c632SSudarsana Reddy Kalluru 	u32 err;
1496ad8c632SSudarsana Reddy Kalluru };
1506ad8c632SSudarsana Reddy Kalluru 
1516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1526ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1536ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1546ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1556ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1566ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1576ad8c632SSudarsana Reddy Kalluru };
1586ad8c632SSudarsana Reddy Kalluru 
15920675b37SMintz, Yuval enum qed_nvm_images {
16020675b37SMintz, Yuval 	QED_NVM_IMAGE_ISCSI_CFG,
16120675b37SMintz, Yuval 	QED_NVM_IMAGE_FCOE_CFG,
1621ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_CFG1,
1631ac4329aSDenis Bolotin 	QED_NVM_IMAGE_DEFAULT_CFG,
1641ac4329aSDenis Bolotin 	QED_NVM_IMAGE_NVM_META,
16520675b37SMintz, Yuval };
16620675b37SMintz, Yuval 
167645874e5SSudarsana Reddy Kalluru struct qed_link_eee_params {
168645874e5SSudarsana Reddy Kalluru 	u32 tx_lpi_timer;
169645874e5SSudarsana Reddy Kalluru #define QED_EEE_1G_ADV		BIT(0)
170645874e5SSudarsana Reddy Kalluru #define QED_EEE_10G_ADV		BIT(1)
171645874e5SSudarsana Reddy Kalluru 
172645874e5SSudarsana Reddy Kalluru 	/* Capabilities are represented using QED_EEE_*_ADV values */
173645874e5SSudarsana Reddy Kalluru 	u8 adv_caps;
174645874e5SSudarsana Reddy Kalluru 	u8 lp_adv_caps;
175645874e5SSudarsana Reddy Kalluru 	bool enable;
176645874e5SSudarsana Reddy Kalluru 	bool tx_lpi_enable;
177645874e5SSudarsana Reddy Kalluru };
178645874e5SSudarsana Reddy Kalluru 
17991420b83SSudarsana Kalluru enum qed_led_mode {
18091420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
18191420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
18291420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
18391420b83SSudarsana Kalluru };
18491420b83SSudarsana Kalluru 
1852528c389SSudarsana Reddy Kalluru struct qed_mfw_tlv_eth {
1862528c389SSudarsana Reddy Kalluru 	u16 lso_maxoff_size;
1872528c389SSudarsana Reddy Kalluru 	bool lso_maxoff_size_set;
1882528c389SSudarsana Reddy Kalluru 	u16 lso_minseg_size;
1892528c389SSudarsana Reddy Kalluru 	bool lso_minseg_size_set;
1902528c389SSudarsana Reddy Kalluru 	u8 prom_mode;
1912528c389SSudarsana Reddy Kalluru 	bool prom_mode_set;
1922528c389SSudarsana Reddy Kalluru 	u16 tx_descr_size;
1932528c389SSudarsana Reddy Kalluru 	bool tx_descr_size_set;
1942528c389SSudarsana Reddy Kalluru 	u16 rx_descr_size;
1952528c389SSudarsana Reddy Kalluru 	bool rx_descr_size_set;
1962528c389SSudarsana Reddy Kalluru 	u16 netq_count;
1972528c389SSudarsana Reddy Kalluru 	bool netq_count_set;
1982528c389SSudarsana Reddy Kalluru 	u32 tcp4_offloads;
1992528c389SSudarsana Reddy Kalluru 	bool tcp4_offloads_set;
2002528c389SSudarsana Reddy Kalluru 	u32 tcp6_offloads;
2012528c389SSudarsana Reddy Kalluru 	bool tcp6_offloads_set;
2022528c389SSudarsana Reddy Kalluru 	u16 tx_descr_qdepth;
2032528c389SSudarsana Reddy Kalluru 	bool tx_descr_qdepth_set;
2042528c389SSudarsana Reddy Kalluru 	u16 rx_descr_qdepth;
2052528c389SSudarsana Reddy Kalluru 	bool rx_descr_qdepth_set;
2062528c389SSudarsana Reddy Kalluru 	u8 iov_offload;
2072528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_NONE            (0)
2082528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_MULTIQUEUE      (1)
2092528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEB             (2)
2102528c389SSudarsana Reddy Kalluru #define QED_MFW_TLV_IOV_OFFLOAD_VEPA            (3)
2112528c389SSudarsana Reddy Kalluru 	bool iov_offload_set;
2122528c389SSudarsana Reddy Kalluru 	u8 txqs_empty;
2132528c389SSudarsana Reddy Kalluru 	bool txqs_empty_set;
2142528c389SSudarsana Reddy Kalluru 	u8 rxqs_empty;
2152528c389SSudarsana Reddy Kalluru 	bool rxqs_empty_set;
2162528c389SSudarsana Reddy Kalluru 	u8 num_txqs_full;
2172528c389SSudarsana Reddy Kalluru 	bool num_txqs_full_set;
2182528c389SSudarsana Reddy Kalluru 	u8 num_rxqs_full;
2192528c389SSudarsana Reddy Kalluru 	bool num_rxqs_full_set;
2202528c389SSudarsana Reddy Kalluru };
2212528c389SSudarsana Reddy Kalluru 
222f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_TIME_SIZE	14
223f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_time {
224f240b688SSudarsana Reddy Kalluru 	bool b_set;
225f240b688SSudarsana Reddy Kalluru 	u8 month;
226f240b688SSudarsana Reddy Kalluru 	u8 day;
227f240b688SSudarsana Reddy Kalluru 	u8 hour;
228f240b688SSudarsana Reddy Kalluru 	u8 min;
229f240b688SSudarsana Reddy Kalluru 	u16 msec;
230f240b688SSudarsana Reddy Kalluru 	u16 usec;
231f240b688SSudarsana Reddy Kalluru };
232f240b688SSudarsana Reddy Kalluru 
233f240b688SSudarsana Reddy Kalluru struct qed_mfw_tlv_fcoe {
234f240b688SSudarsana Reddy Kalluru 	u8 scsi_timeout;
235f240b688SSudarsana Reddy Kalluru 	bool scsi_timeout_set;
236f240b688SSudarsana Reddy Kalluru 	u32 rt_tov;
237f240b688SSudarsana Reddy Kalluru 	bool rt_tov_set;
238f240b688SSudarsana Reddy Kalluru 	u32 ra_tov;
239f240b688SSudarsana Reddy Kalluru 	bool ra_tov_set;
240f240b688SSudarsana Reddy Kalluru 	u32 ed_tov;
241f240b688SSudarsana Reddy Kalluru 	bool ed_tov_set;
242f240b688SSudarsana Reddy Kalluru 	u32 cr_tov;
243f240b688SSudarsana Reddy Kalluru 	bool cr_tov_set;
244f240b688SSudarsana Reddy Kalluru 	u8 boot_type;
245f240b688SSudarsana Reddy Kalluru 	bool boot_type_set;
246f240b688SSudarsana Reddy Kalluru 	u8 npiv_state;
247f240b688SSudarsana Reddy Kalluru 	bool npiv_state_set;
248f240b688SSudarsana Reddy Kalluru 	u32 num_npiv_ids;
249f240b688SSudarsana Reddy Kalluru 	bool num_npiv_ids_set;
250f240b688SSudarsana Reddy Kalluru 	u8 switch_name[8];
251f240b688SSudarsana Reddy Kalluru 	bool switch_name_set;
252f240b688SSudarsana Reddy Kalluru 	u16 switch_portnum;
253f240b688SSudarsana Reddy Kalluru 	bool switch_portnum_set;
254f240b688SSudarsana Reddy Kalluru 	u8 switch_portid[3];
255f240b688SSudarsana Reddy Kalluru 	bool switch_portid_set;
256f240b688SSudarsana Reddy Kalluru 	u8 vendor_name[8];
257f240b688SSudarsana Reddy Kalluru 	bool vendor_name_set;
258f240b688SSudarsana Reddy Kalluru 	u8 switch_model[8];
259f240b688SSudarsana Reddy Kalluru 	bool switch_model_set;
260f240b688SSudarsana Reddy Kalluru 	u8 switch_fw_version[8];
261f240b688SSudarsana Reddy Kalluru 	bool switch_fw_version_set;
262f240b688SSudarsana Reddy Kalluru 	u8 qos_pri;
263f240b688SSudarsana Reddy Kalluru 	bool qos_pri_set;
264f240b688SSudarsana Reddy Kalluru 	u8 port_alias[3];
265f240b688SSudarsana Reddy Kalluru 	bool port_alias_set;
266f240b688SSudarsana Reddy Kalluru 	u8 port_state;
267f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_OFFLINE  (0)
268f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_LOOP             (1)
269f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_P2P              (2)
270f240b688SSudarsana Reddy Kalluru #define QED_MFW_TLV_PORT_STATE_FABRIC           (3)
271f240b688SSudarsana Reddy Kalluru 	bool port_state_set;
272f240b688SSudarsana Reddy Kalluru 	u16 fip_tx_descr_size;
273f240b688SSudarsana Reddy Kalluru 	bool fip_tx_descr_size_set;
274f240b688SSudarsana Reddy Kalluru 	u16 fip_rx_descr_size;
275f240b688SSudarsana Reddy Kalluru 	bool fip_rx_descr_size_set;
276f240b688SSudarsana Reddy Kalluru 	u16 link_failures;
277f240b688SSudarsana Reddy Kalluru 	bool link_failures_set;
278f240b688SSudarsana Reddy Kalluru 	u8 fcoe_boot_progress;
279f240b688SSudarsana Reddy Kalluru 	bool fcoe_boot_progress_set;
280f240b688SSudarsana Reddy Kalluru 	u64 rx_bcast;
281f240b688SSudarsana Reddy Kalluru 	bool rx_bcast_set;
282f240b688SSudarsana Reddy Kalluru 	u64 tx_bcast;
283f240b688SSudarsana Reddy Kalluru 	bool tx_bcast_set;
284f240b688SSudarsana Reddy Kalluru 	u16 fcoe_txq_depth;
285f240b688SSudarsana Reddy Kalluru 	bool fcoe_txq_depth_set;
286f240b688SSudarsana Reddy Kalluru 	u16 fcoe_rxq_depth;
287f240b688SSudarsana Reddy Kalluru 	bool fcoe_rxq_depth_set;
288f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_frames;
289f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_frames_set;
290f240b688SSudarsana Reddy Kalluru 	u64 fcoe_rx_bytes;
291f240b688SSudarsana Reddy Kalluru 	bool fcoe_rx_bytes_set;
292f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_frames;
293f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_frames_set;
294f240b688SSudarsana Reddy Kalluru 	u64 fcoe_tx_bytes;
295f240b688SSudarsana Reddy Kalluru 	bool fcoe_tx_bytes_set;
296f240b688SSudarsana Reddy Kalluru 	u16 crc_count;
297f240b688SSudarsana Reddy Kalluru 	bool crc_count_set;
298f240b688SSudarsana Reddy Kalluru 	u32 crc_err_src_fcid[5];
299f240b688SSudarsana Reddy Kalluru 	bool crc_err_src_fcid_set[5];
300f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time crc_err[5];
301f240b688SSudarsana Reddy Kalluru 	u16 losync_err;
302f240b688SSudarsana Reddy Kalluru 	bool losync_err_set;
303f240b688SSudarsana Reddy Kalluru 	u16 losig_err;
304f240b688SSudarsana Reddy Kalluru 	bool losig_err_set;
305f240b688SSudarsana Reddy Kalluru 	u16 primtive_err;
306f240b688SSudarsana Reddy Kalluru 	bool primtive_err_set;
307f240b688SSudarsana Reddy Kalluru 	u16 disparity_err;
308f240b688SSudarsana Reddy Kalluru 	bool disparity_err_set;
309f240b688SSudarsana Reddy Kalluru 	u16 code_violation_err;
310f240b688SSudarsana Reddy Kalluru 	bool code_violation_err_set;
311f240b688SSudarsana Reddy Kalluru 	u32 flogi_param[4];
312f240b688SSudarsana Reddy Kalluru 	bool flogi_param_set[4];
313f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_tstamp;
314f240b688SSudarsana Reddy Kalluru 	u32 flogi_acc_param[4];
315f240b688SSudarsana Reddy Kalluru 	bool flogi_acc_param_set[4];
316f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_acc_tstamp;
317f240b688SSudarsana Reddy Kalluru 	u32 flogi_rjt;
318f240b688SSudarsana Reddy Kalluru 	bool flogi_rjt_set;
319f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time flogi_rjt_tstamp;
320f240b688SSudarsana Reddy Kalluru 	u32 fdiscs;
321f240b688SSudarsana Reddy Kalluru 	bool fdiscs_set;
322f240b688SSudarsana Reddy Kalluru 	u8 fdisc_acc;
323f240b688SSudarsana Reddy Kalluru 	bool fdisc_acc_set;
324f240b688SSudarsana Reddy Kalluru 	u8 fdisc_rjt;
325f240b688SSudarsana Reddy Kalluru 	bool fdisc_rjt_set;
326f240b688SSudarsana Reddy Kalluru 	u8 plogi;
327f240b688SSudarsana Reddy Kalluru 	bool plogi_set;
328f240b688SSudarsana Reddy Kalluru 	u8 plogi_acc;
329f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_set;
330f240b688SSudarsana Reddy Kalluru 	u8 plogi_rjt;
331f240b688SSudarsana Reddy Kalluru 	bool plogi_rjt_set;
332f240b688SSudarsana Reddy Kalluru 	u32 plogi_dst_fcid[5];
333f240b688SSudarsana Reddy Kalluru 	bool plogi_dst_fcid_set[5];
334f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_tstamp[5];
335f240b688SSudarsana Reddy Kalluru 	u32 plogi_acc_src_fcid[5];
336f240b688SSudarsana Reddy Kalluru 	bool plogi_acc_src_fcid_set[5];
337f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogi_acc_tstamp[5];
338f240b688SSudarsana Reddy Kalluru 	u8 tx_plogos;
339f240b688SSudarsana Reddy Kalluru 	bool tx_plogos_set;
340f240b688SSudarsana Reddy Kalluru 	u8 plogo_acc;
341f240b688SSudarsana Reddy Kalluru 	bool plogo_acc_set;
342f240b688SSudarsana Reddy Kalluru 	u8 plogo_rjt;
343f240b688SSudarsana Reddy Kalluru 	bool plogo_rjt_set;
344f240b688SSudarsana Reddy Kalluru 	u32 plogo_src_fcid[5];
345f240b688SSudarsana Reddy Kalluru 	bool plogo_src_fcid_set[5];
346f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time plogo_tstamp[5];
347f240b688SSudarsana Reddy Kalluru 	u8 rx_logos;
348f240b688SSudarsana Reddy Kalluru 	bool rx_logos_set;
349f240b688SSudarsana Reddy Kalluru 	u8 tx_accs;
350f240b688SSudarsana Reddy Kalluru 	bool tx_accs_set;
351f240b688SSudarsana Reddy Kalluru 	u8 tx_prlis;
352f240b688SSudarsana Reddy Kalluru 	bool tx_prlis_set;
353f240b688SSudarsana Reddy Kalluru 	u8 rx_accs;
354f240b688SSudarsana Reddy Kalluru 	bool rx_accs_set;
355f240b688SSudarsana Reddy Kalluru 	u8 tx_abts;
356f240b688SSudarsana Reddy Kalluru 	bool tx_abts_set;
357f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_acc;
358f240b688SSudarsana Reddy Kalluru 	bool rx_abts_acc_set;
359f240b688SSudarsana Reddy Kalluru 	u8 rx_abts_rjt;
360f240b688SSudarsana Reddy Kalluru 	bool rx_abts_rjt_set;
361f240b688SSudarsana Reddy Kalluru 	u32 abts_dst_fcid[5];
362f240b688SSudarsana Reddy Kalluru 	bool abts_dst_fcid_set[5];
363f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time abts_tstamp[5];
364f240b688SSudarsana Reddy Kalluru 	u8 rx_rscn;
365f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_set;
366f240b688SSudarsana Reddy Kalluru 	u32 rx_rscn_nport[4];
367f240b688SSudarsana Reddy Kalluru 	bool rx_rscn_nport_set[4];
368f240b688SSudarsana Reddy Kalluru 	u8 tx_lun_rst;
369f240b688SSudarsana Reddy Kalluru 	bool tx_lun_rst_set;
370f240b688SSudarsana Reddy Kalluru 	u8 abort_task_sets;
371f240b688SSudarsana Reddy Kalluru 	bool abort_task_sets_set;
372f240b688SSudarsana Reddy Kalluru 	u8 tx_tprlos;
373f240b688SSudarsana Reddy Kalluru 	bool tx_tprlos_set;
374f240b688SSudarsana Reddy Kalluru 	u8 tx_nos;
375f240b688SSudarsana Reddy Kalluru 	bool tx_nos_set;
376f240b688SSudarsana Reddy Kalluru 	u8 rx_nos;
377f240b688SSudarsana Reddy Kalluru 	bool rx_nos_set;
378f240b688SSudarsana Reddy Kalluru 	u8 ols;
379f240b688SSudarsana Reddy Kalluru 	bool ols_set;
380f240b688SSudarsana Reddy Kalluru 	u8 lr;
381f240b688SSudarsana Reddy Kalluru 	bool lr_set;
382f240b688SSudarsana Reddy Kalluru 	u8 lrr;
383f240b688SSudarsana Reddy Kalluru 	bool lrr_set;
384f240b688SSudarsana Reddy Kalluru 	u8 tx_lip;
385f240b688SSudarsana Reddy Kalluru 	bool tx_lip_set;
386f240b688SSudarsana Reddy Kalluru 	u8 rx_lip;
387f240b688SSudarsana Reddy Kalluru 	bool rx_lip_set;
388f240b688SSudarsana Reddy Kalluru 	u8 eofa;
389f240b688SSudarsana Reddy Kalluru 	bool eofa_set;
390f240b688SSudarsana Reddy Kalluru 	u8 eofni;
391f240b688SSudarsana Reddy Kalluru 	bool eofni_set;
392f240b688SSudarsana Reddy Kalluru 	u8 scsi_chks;
393f240b688SSudarsana Reddy Kalluru 	bool scsi_chks_set;
394f240b688SSudarsana Reddy Kalluru 	u8 scsi_cond_met;
395f240b688SSudarsana Reddy Kalluru 	bool scsi_cond_met_set;
396f240b688SSudarsana Reddy Kalluru 	u8 scsi_busy;
397f240b688SSudarsana Reddy Kalluru 	bool scsi_busy_set;
398f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter;
399f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_set;
400f240b688SSudarsana Reddy Kalluru 	u8 scsi_inter_cond_met;
401f240b688SSudarsana Reddy Kalluru 	bool scsi_inter_cond_met_set;
402f240b688SSudarsana Reddy Kalluru 	u8 scsi_rsv_conflicts;
403f240b688SSudarsana Reddy Kalluru 	bool scsi_rsv_conflicts_set;
404f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_full;
405f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_full_set;
406f240b688SSudarsana Reddy Kalluru 	u8 scsi_aca_active;
407f240b688SSudarsana Reddy Kalluru 	bool scsi_aca_active_set;
408f240b688SSudarsana Reddy Kalluru 	u8 scsi_tsk_abort;
409f240b688SSudarsana Reddy Kalluru 	bool scsi_tsk_abort_set;
410f240b688SSudarsana Reddy Kalluru 	u32 scsi_rx_chk[5];
411f240b688SSudarsana Reddy Kalluru 	bool scsi_rx_chk_set[5];
412f240b688SSudarsana Reddy Kalluru 	struct qed_mfw_tlv_time scsi_chk_tstamp[5];
413f240b688SSudarsana Reddy Kalluru };
414f240b688SSudarsana Reddy Kalluru 
41577a509e4SSudarsana Reddy Kalluru struct qed_mfw_tlv_iscsi {
41677a509e4SSudarsana Reddy Kalluru 	u8 target_llmnr;
41777a509e4SSudarsana Reddy Kalluru 	bool target_llmnr_set;
41877a509e4SSudarsana Reddy Kalluru 	u8 header_digest;
41977a509e4SSudarsana Reddy Kalluru 	bool header_digest_set;
42077a509e4SSudarsana Reddy Kalluru 	u8 data_digest;
42177a509e4SSudarsana Reddy Kalluru 	bool data_digest_set;
42277a509e4SSudarsana Reddy Kalluru 	u8 auth_method;
42377a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_NONE            (1)
42477a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_CHAP            (2)
42577a509e4SSudarsana Reddy Kalluru #define QED_MFW_TLV_AUTH_METHOD_MUTUAL_CHAP     (3)
42677a509e4SSudarsana Reddy Kalluru 	bool auth_method_set;
42777a509e4SSudarsana Reddy Kalluru 	u16 boot_taget_portal;
42877a509e4SSudarsana Reddy Kalluru 	bool boot_taget_portal_set;
42977a509e4SSudarsana Reddy Kalluru 	u16 frame_size;
43077a509e4SSudarsana Reddy Kalluru 	bool frame_size_set;
43177a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_size;
43277a509e4SSudarsana Reddy Kalluru 	bool tx_desc_size_set;
43377a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_size;
43477a509e4SSudarsana Reddy Kalluru 	bool rx_desc_size_set;
43577a509e4SSudarsana Reddy Kalluru 	u8 boot_progress;
43677a509e4SSudarsana Reddy Kalluru 	bool boot_progress_set;
43777a509e4SSudarsana Reddy Kalluru 	u16 tx_desc_qdepth;
43877a509e4SSudarsana Reddy Kalluru 	bool tx_desc_qdepth_set;
43977a509e4SSudarsana Reddy Kalluru 	u16 rx_desc_qdepth;
44077a509e4SSudarsana Reddy Kalluru 	bool rx_desc_qdepth_set;
44177a509e4SSudarsana Reddy Kalluru 	u64 rx_frames;
44277a509e4SSudarsana Reddy Kalluru 	bool rx_frames_set;
44377a509e4SSudarsana Reddy Kalluru 	u64 rx_bytes;
44477a509e4SSudarsana Reddy Kalluru 	bool rx_bytes_set;
44577a509e4SSudarsana Reddy Kalluru 	u64 tx_frames;
44677a509e4SSudarsana Reddy Kalluru 	bool tx_frames_set;
44777a509e4SSudarsana Reddy Kalluru 	u64 tx_bytes;
44877a509e4SSudarsana Reddy Kalluru 	bool tx_bytes_set;
44977a509e4SSudarsana Reddy Kalluru };
45077a509e4SSudarsana Reddy Kalluru 
45136907cd5SAriel Elior enum qed_db_rec_width {
45236907cd5SAriel Elior 	DB_REC_WIDTH_32B,
45336907cd5SAriel Elior 	DB_REC_WIDTH_64B,
45436907cd5SAriel Elior };
45536907cd5SAriel Elior 
45636907cd5SAriel Elior enum qed_db_rec_space {
45736907cd5SAriel Elior 	DB_REC_KERNEL,
45836907cd5SAriel Elior 	DB_REC_USER,
45936907cd5SAriel Elior };
46036907cd5SAriel Elior 
461fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
462fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
463fe56b9e6SYuval Mintz 
464fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
465fe56b9e6SYuval Mintz 
46636907cd5SAriel Elior #define DIRECT_REG_WR64(reg_addr, val) writeq((u32)val,	\
46736907cd5SAriel Elior 					      (void __iomem *)(reg_addr))
46836907cd5SAriel Elior 
46941822878SRahul Verma #define QED_COALESCE_MAX 0x1FF
4700e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
471bf5a94bfSRahul Verma #define QED_DEFAULT_TX_USECS 48
472fe56b9e6SYuval Mintz 
473fe56b9e6SYuval Mintz /* forward */
474fe56b9e6SYuval Mintz struct qed_dev;
475fe56b9e6SYuval Mintz 
476fe56b9e6SYuval Mintz struct qed_eth_pf_params {
477fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
478fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
479fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
480fe56b9e6SYuval Mintz 	 */
481fe56b9e6SYuval Mintz 	u16 num_cons;
482d51e4af5SChopra, Manish 
48308bc8f15SMintz, Yuval 	/* per-VF number of CIDs */
48408bc8f15SMintz, Yuval 	u8 num_vf_cons;
48508bc8f15SMintz, Yuval #define ETH_PF_PARAMS_VF_CONS_DEFAULT	(32)
48608bc8f15SMintz, Yuval 
487d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
488d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
489d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
490d51e4af5SChopra, Manish 	 */
491d51e4af5SChopra, Manish 	u32 num_arfs_filters;
492fe56b9e6SYuval Mintz };
493fe56b9e6SYuval Mintz 
4941e128c81SArun Easi struct qed_fcoe_pf_params {
4951e128c81SArun Easi 	/* The following parameters are used during protocol-init */
4961e128c81SArun Easi 	u64 glbl_q_params_addr;
4971e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
4981e128c81SArun Easi 
4991e128c81SArun Easi 	/* The following parameters are used during HW-init
5001e128c81SArun Easi 	 * and these parameters need to be passed as arguments
5011e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
5021e128c81SArun Easi 	 */
5031e128c81SArun Easi 	u16 num_cons;
5041e128c81SArun Easi 	u16 num_tasks;
5051e128c81SArun Easi 
5061e128c81SArun Easi 	/* The following parameters are used during protocol-init */
5071e128c81SArun Easi 	u16 sq_num_pbl_pages;
5081e128c81SArun Easi 
5091e128c81SArun Easi 	u16 cq_num_entries;
5101e128c81SArun Easi 	u16 cmdq_num_entries;
5111e128c81SArun Easi 	u16 rq_buffer_log_size;
5121e128c81SArun Easi 	u16 mtu;
5131e128c81SArun Easi 	u16 dummy_icid;
5141e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
5151e128c81SArun Easi 	u16 bdq_xon_threshold[2];
5161e128c81SArun Easi 	u16 rq_buffer_size;
5171e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
5181e128c81SArun Easi 	u8 log_page_size;
5191e128c81SArun Easi 	u8 gl_rq_pi;
5201e128c81SArun Easi 	u8 gl_cmd_pi;
5211e128c81SArun Easi 	u8 debug_mode;
5221e128c81SArun Easi 	u8 is_target;
5231e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
5241e128c81SArun Easi };
5251e128c81SArun Easi 
526c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
527c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
528c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
529da090917STomer Tayar 	u64 bdq_pbl_base_addr[3];
530c5ac9319SYuval Mintz 	u16 cq_num_entries;
531c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
532fc831825SYuval Mintz 	u32 two_msl_timer;
533c5ac9319SYuval Mintz 	u16 tx_sws_timer;
534c5ac9319SYuval Mintz 
535c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
536c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
537c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
538c5ac9319SYuval Mintz 	 */
539c5ac9319SYuval Mintz 	u16 num_cons;
540c5ac9319SYuval Mintz 	u16 num_tasks;
541c5ac9319SYuval Mintz 
542c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
543c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
544da090917STomer Tayar 	u16 bdq_xoff_threshold[3];
545da090917STomer Tayar 	u16 bdq_xon_threshold[3];
546c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
547c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
548c5ac9319SYuval Mintz 	u16 rq_buffer_size;
549c5ac9319SYuval Mintz 
550c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
551c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
552c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
553c5ac9319SYuval Mintz 	u8 num_queues;
554c5ac9319SYuval Mintz 	u8 log_page_size;
555c5ac9319SYuval Mintz 	u8 rqe_log_size;
556c5ac9319SYuval Mintz 	u8 max_fin_rt;
557c5ac9319SYuval Mintz 	u8 gl_rq_pi;
558c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
559c5ac9319SYuval Mintz 	u8 debug_mode;
560c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
561c5ac9319SYuval Mintz 
562c5ac9319SYuval Mintz 	u8 is_target;
563da090917STomer Tayar 	u8 is_soc_en;
564da090917STomer Tayar 	u8 soc_num_of_blocks_log;
565da090917STomer Tayar 	u8 bdq_pbl_num_entries[3];
566c5ac9319SYuval Mintz };
567c5ac9319SYuval Mintz 
568c5ac9319SYuval Mintz struct qed_rdma_pf_params {
569c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
570c5ac9319SYuval Mintz 	 * the doorbell BAR).
571c5ac9319SYuval Mintz 	 */
572c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
573c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
574c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
575c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
576c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
577c5ac9319SYuval Mintz 
578c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
579c5ac9319SYuval Mintz 	u8 enable_dcqcn;
580c5ac9319SYuval Mintz };
581c5ac9319SYuval Mintz 
582fe56b9e6SYuval Mintz struct qed_pf_params {
583fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
5841e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
585c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
586c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
587fe56b9e6SYuval Mintz };
588fe56b9e6SYuval Mintz 
589fe56b9e6SYuval Mintz enum qed_int_mode {
590fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
591fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
592fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
593fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
594fe56b9e6SYuval Mintz };
595fe56b9e6SYuval Mintz 
596fe56b9e6SYuval Mintz struct qed_sb_info {
59721dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
598fe56b9e6SYuval Mintz 	dma_addr_t sb_phys;
599fe56b9e6SYuval Mintz 	u32 sb_ack; /* Last given ack */
600fe56b9e6SYuval Mintz 	u16 igu_sb_id;
601fe56b9e6SYuval Mintz 	void __iomem *igu_addr;
602fe56b9e6SYuval Mintz 	u8 flags;
603fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT	0x1
604fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP	0x2
605fe56b9e6SYuval Mintz 
606fe56b9e6SYuval Mintz 	struct qed_dev *cdev;
607fe56b9e6SYuval Mintz };
608fe56b9e6SYuval Mintz 
6099c79ddaaSMintz, Yuval enum qed_dev_type {
6109c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
6119c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
6129c79ddaaSMintz, Yuval };
6139c79ddaaSMintz, Yuval 
614fe56b9e6SYuval Mintz struct qed_dev_info {
615fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
616fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
617fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
618fe56b9e6SYuval Mintz 	u8		num_hwfns;
619fe56b9e6SYuval Mintz 
620fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
621fe56b9e6SYuval Mintz 
622fe56b9e6SYuval Mintz 	/* FW version */
623fe56b9e6SYuval Mintz 	u16		fw_major;
624fe56b9e6SYuval Mintz 	u16		fw_minor;
625fe56b9e6SYuval Mintz 	u16		fw_rev;
626fe56b9e6SYuval Mintz 	u16		fw_eng;
627fe56b9e6SYuval Mintz 
628fe56b9e6SYuval Mintz 	/* MFW version */
629fe56b9e6SYuval Mintz 	u32		mfw_rev;
630ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
631ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
632ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
633ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
634ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
635ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
636ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
637ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
638fe56b9e6SYuval Mintz 
639fe56b9e6SYuval Mintz 	u32		flash_size;
6400bc5fe85SSudarsana Reddy Kalluru 	bool		b_inter_pf_switch;
641831bfb0eSYuval Mintz 	bool		tx_switching;
642cee9fbd8SRam Amrani 	bool		rdma_supported;
6430fefbfbaSSudarsana Kalluru 	u16		mtu;
64414d39648SMintz, Yuval 
64514d39648SMintz, Yuval 	bool wol_support;
646df9c716dSSudarsana Reddy Kalluru 	bool smart_an;
6479c79ddaaSMintz, Yuval 
648ae33666aSTomer Tayar 	/* MBI version */
649ae33666aSTomer Tayar 	u32 mbi_version;
650ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
651ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
652ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
653ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
654ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
655ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
656ae33666aSTomer Tayar 
6579c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
65819489c7fSChopra, Manish 
65919489c7fSChopra, Manish 	/* Output parameters for qede */
66019489c7fSChopra, Manish 	bool		vxlan_enable;
66119489c7fSChopra, Manish 	bool		gre_enable;
66219489c7fSChopra, Manish 	bool		geneve_enable;
6633c5da942SMintz, Yuval 
6643c5da942SMintz, Yuval 	u8		abs_pf_id;
665fe56b9e6SYuval Mintz };
666fe56b9e6SYuval Mintz 
667fe56b9e6SYuval Mintz enum qed_sb_type {
668fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
66951ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
670fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
671fe56b9e6SYuval Mintz };
672fe56b9e6SYuval Mintz 
673fe56b9e6SYuval Mintz enum qed_protocol {
674fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
675c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
6761e128c81SArun Easi 	QED_PROTOCOL_FCOE,
677fe56b9e6SYuval Mintz };
678fe56b9e6SYuval Mintz 
679054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
680054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
681054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
682054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
683054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
684c56a8be7SRahul Verma 	QED_LM_1000baseT_Full_BIT = BIT(4),
685c56a8be7SRahul Verma 	QED_LM_10000baseT_Full_BIT = BIT(5),
686054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
6875bf0961cSSudarsana Reddy Kalluru 	QED_LM_20000baseKR2_Full_BIT = BIT(7),
6885bf0961cSSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(8),
6895bf0961cSSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(9),
6905bf0961cSSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(10),
6915bf0961cSSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(11),
692*5e6d9fc7SRahul Verma 	QED_LM_TP_BIT = BIT(12),
693c56a8be7SRahul Verma 	QED_LM_Backplane_BIT = BIT(13),
694c56a8be7SRahul Verma 	QED_LM_1000baseKX_Full_BIT = BIT(14),
695c56a8be7SRahul Verma 	QED_LM_10000baseKX4_Full_BIT = BIT(15),
696c56a8be7SRahul Verma 	QED_LM_10000baseR_FEC_BIT = BIT(16),
697c56a8be7SRahul Verma 	QED_LM_40000baseKR4_Full_BIT = BIT(17),
698c56a8be7SRahul Verma 	QED_LM_40000baseCR4_Full_BIT = BIT(18),
699c56a8be7SRahul Verma 	QED_LM_40000baseSR4_Full_BIT = BIT(19),
700c56a8be7SRahul Verma 	QED_LM_25000baseCR_Full_BIT = BIT(20),
701c56a8be7SRahul Verma 	QED_LM_25000baseSR_Full_BIT = BIT(21),
702c56a8be7SRahul Verma 	QED_LM_50000baseCR2_Full_BIT = BIT(22),
703c56a8be7SRahul Verma 	QED_LM_100000baseSR4_Full_BIT = BIT(23),
704c56a8be7SRahul Verma 	QED_LM_100000baseCR4_Full_BIT = BIT(24),
705c56a8be7SRahul Verma 	QED_LM_100000baseLR4_ER4_Full_BIT = BIT(25),
706c56a8be7SRahul Verma 	QED_LM_50000baseSR2_Full_BIT = BIT(26),
707c56a8be7SRahul Verma 	QED_LM_1000baseX_Full_BIT = BIT(27),
708c56a8be7SRahul Verma 	QED_LM_10000baseCR_Full_BIT = BIT(28),
709c56a8be7SRahul Verma 	QED_LM_10000baseSR_Full_BIT = BIT(29),
710c56a8be7SRahul Verma 	QED_LM_10000baseLR_Full_BIT = BIT(30),
711c56a8be7SRahul Verma 	QED_LM_10000baseLRM_Full_BIT = BIT(31),
712c56a8be7SRahul Verma 	QED_LM_COUNT = 32
713054c67d1SSudarsana Reddy Kalluru };
714054c67d1SSudarsana Reddy Kalluru 
715fe56b9e6SYuval Mintz struct qed_link_params {
716fe56b9e6SYuval Mintz 	bool	link_up;
717fe56b9e6SYuval Mintz 
718fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
719fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
720fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
721fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
72203dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
723645874e5SSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_EEE_CONFIG            BIT(5)
724fe56b9e6SYuval Mintz 	u32	override_flags;
725fe56b9e6SYuval Mintz 	bool	autoneg;
726fe56b9e6SYuval Mintz 	u32	adv_speeds;
727fe56b9e6SYuval Mintz 	u32	forced_speed;
728fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
729fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
730fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
731fe56b9e6SYuval Mintz 	u32	pause_config;
73203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
73303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
73403dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
73503dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
73603dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
73703dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
738645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
739fe56b9e6SYuval Mintz };
740fe56b9e6SYuval Mintz 
741fe56b9e6SYuval Mintz struct qed_link_output {
742fe56b9e6SYuval Mintz 	bool	link_up;
743fe56b9e6SYuval Mintz 
744d194fd26SYuval Mintz 	/* In QED_LM_* defs */
745d194fd26SYuval Mintz 	u32	supported_caps;
746d194fd26SYuval Mintz 	u32	advertised_caps;
747d194fd26SYuval Mintz 	u32	lp_caps;
748d194fd26SYuval Mintz 
749fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
750fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
751fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
752fe56b9e6SYuval Mintz 	bool	autoneg;
753fe56b9e6SYuval Mintz 	u32	pause_config;
754645874e5SSudarsana Reddy Kalluru 
755645874e5SSudarsana Reddy Kalluru 	/* EEE - capability & param */
756645874e5SSudarsana Reddy Kalluru 	bool eee_supported;
757645874e5SSudarsana Reddy Kalluru 	bool eee_active;
758645874e5SSudarsana Reddy Kalluru 	u8 sup_caps;
759645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
760fe56b9e6SYuval Mintz };
761fe56b9e6SYuval Mintz 
7621408cc1fSYuval Mintz struct qed_probe_params {
7631408cc1fSYuval Mintz 	enum qed_protocol protocol;
7641408cc1fSYuval Mintz 	u32 dp_module;
7651408cc1fSYuval Mintz 	u8 dp_level;
7661408cc1fSYuval Mintz 	bool is_vf;
76764515dc8STomer Tayar 	bool recov_in_prog;
7681408cc1fSYuval Mintz };
7691408cc1fSYuval Mintz 
770fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
771fe56b9e6SYuval Mintz struct qed_slowpath_params {
772fe56b9e6SYuval Mintz 	u32	int_mode;
773fe56b9e6SYuval Mintz 	u8	drv_major;
774fe56b9e6SYuval Mintz 	u8	drv_minor;
775fe56b9e6SYuval Mintz 	u8	drv_rev;
776fe56b9e6SYuval Mintz 	u8	drv_eng;
777fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
778fe56b9e6SYuval Mintz };
779fe56b9e6SYuval Mintz 
780fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
781fe56b9e6SYuval Mintz 
782fe56b9e6SYuval Mintz struct qed_int_info {
783fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
784fe56b9e6SYuval Mintz 	u8			msix_cnt;
785fe56b9e6SYuval Mintz 
786fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
787fe56b9e6SYuval Mintz 	u8			used_cnt;
788fe56b9e6SYuval Mintz };
789fe56b9e6SYuval Mintz 
79059ccf86fSSudarsana Reddy Kalluru struct qed_generic_tlvs {
79159ccf86fSSudarsana Reddy Kalluru #define QED_TLV_IP_CSUM         BIT(0)
79259ccf86fSSudarsana Reddy Kalluru #define QED_TLV_LSO             BIT(1)
79359ccf86fSSudarsana Reddy Kalluru 	u16 feat_flags;
79459ccf86fSSudarsana Reddy Kalluru #define QED_TLV_MAC_COUNT	3
79559ccf86fSSudarsana Reddy Kalluru 	u8 mac[QED_TLV_MAC_COUNT][ETH_ALEN];
79659ccf86fSSudarsana Reddy Kalluru };
79759ccf86fSSudarsana Reddy Kalluru 
798b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A0 0xA0
799b51dab46SSudarsana Reddy Kalluru #define QED_I2C_DEV_ADDR_A2 0xA2
800b51dab46SSudarsana Reddy Kalluru 
8013a69cae8SSudarsana Reddy Kalluru #define QED_NVM_SIGNATURE 0x12435687
8023a69cae8SSudarsana Reddy Kalluru 
8033a69cae8SSudarsana Reddy Kalluru enum qed_nvm_flash_cmd {
8043a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_DATA = 0x2,
8053a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_START = 0x3,
8063a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CHANGE = 0x4,
8073a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_MAX,
8083a69cae8SSudarsana Reddy Kalluru };
8093a69cae8SSudarsana Reddy Kalluru 
810fe56b9e6SYuval Mintz struct qed_common_cb_ops {
811d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
812fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
813fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
81464515dc8STomer Tayar 	void (*schedule_recovery_handler)(void *dev);
8151e128c81SArun Easi 	void	(*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
81659ccf86fSSudarsana Reddy Kalluru 	void (*get_generic_tlv_data)(void *dev, struct qed_generic_tlvs *data);
81759ccf86fSSudarsana Reddy Kalluru 	void (*get_protocol_tlv_data)(void *dev, void *data);
818fe56b9e6SYuval Mintz };
819fe56b9e6SYuval Mintz 
82003dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
82103dc76caSSudarsana Reddy Kalluru /**
82203dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
82303dc76caSSudarsana Reddy Kalluru  *
82403dc76caSSudarsana Reddy Kalluru  * @param cdev
82503dc76caSSudarsana Reddy Kalluru  *
82603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
82703dc76caSSudarsana Reddy Kalluru  */
82803dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
82903dc76caSSudarsana Reddy Kalluru 
83003dc76caSSudarsana Reddy Kalluru /**
83103dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
83203dc76caSSudarsana Reddy Kalluru  *
83303dc76caSSudarsana Reddy Kalluru  * @param cdev
83403dc76caSSudarsana Reddy Kalluru  *
83503dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
83603dc76caSSudarsana Reddy Kalluru  */
83703dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
83803dc76caSSudarsana Reddy Kalluru 
83903dc76caSSudarsana Reddy Kalluru /**
84003dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
84103dc76caSSudarsana Reddy Kalluru  *
84203dc76caSSudarsana Reddy Kalluru  * @param cdev
84303dc76caSSudarsana Reddy Kalluru  *
84403dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
84503dc76caSSudarsana Reddy Kalluru  */
84603dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
84703dc76caSSudarsana Reddy Kalluru 
84803dc76caSSudarsana Reddy Kalluru /**
84903dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
85003dc76caSSudarsana Reddy Kalluru  *
85103dc76caSSudarsana Reddy Kalluru  * @param cdev
85203dc76caSSudarsana Reddy Kalluru  *
85303dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
85403dc76caSSudarsana Reddy Kalluru  */
85503dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
8567a4b21b7SMintz, Yuval 
8577a4b21b7SMintz, Yuval /**
8587a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
8597a4b21b7SMintz, Yuval  *
8607a4b21b7SMintz, Yuval  * @param cdev
8617a4b21b7SMintz, Yuval  *
8627a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
8637a4b21b7SMintz, Yuval  */
8647a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
86503dc76caSSudarsana Reddy Kalluru };
86603dc76caSSudarsana Reddy Kalluru 
867fe56b9e6SYuval Mintz struct qed_common_ops {
86803dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
86903dc76caSSudarsana Reddy Kalluru 
870fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
8711408cc1fSYuval Mintz 				 struct qed_probe_params *params);
872fe56b9e6SYuval Mintz 
873fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
874fe56b9e6SYuval Mintz 
875fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
876fe56b9e6SYuval Mintz 					   pci_power_t state);
877fe56b9e6SYuval Mintz 
878712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
879fe56b9e6SYuval Mintz 
880fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
881fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
882fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
883fe56b9e6SYuval Mintz 	 */
884fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
885fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
886fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
887fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
888fe56b9e6SYuval Mintz 
889fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
890fe56b9e6SYuval Mintz 
891fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
892fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
893fe56b9e6SYuval Mintz 	 */
894fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
895fe56b9e6SYuval Mintz 				      u16 cnt);
896fe56b9e6SYuval Mintz 
897fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
898fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
899fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
900fe56b9e6SYuval Mintz 
901fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
902fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
903fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
904fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
905fe56b9e6SYuval Mintz 				   u16 sb_id,
906fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
907fe56b9e6SYuval Mintz 
908fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
909fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
91008eb1fb0SMichal Kalderon 				      u16 sb_id,
91108eb1fb0SMichal Kalderon 				      enum qed_sb_type type);
912fe56b9e6SYuval Mintz 
913fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
914fe56b9e6SYuval Mintz 					       void *token,
915fe56b9e6SYuval Mintz 					       int index,
916fe56b9e6SYuval Mintz 					       void (*handler)(void *));
917fe56b9e6SYuval Mintz 
918fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
919fe56b9e6SYuval Mintz 					      int index);
9201e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
9211e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
9221e128c81SArun Easi 
9231e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
924fe7cd2bfSYuval Mintz 
925e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
926e0971c83STomer Tayar 
927e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
928e0971c83STomer Tayar 
929fe7cd2bfSYuval Mintz /**
930fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
931fe7cd2bfSYuval Mintz  *
932fe7cd2bfSYuval Mintz  * @param cdev
933fe7cd2bfSYuval Mintz  *
934fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
935fe7cd2bfSYuval Mintz  */
936fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
937fe7cd2bfSYuval Mintz 
938fe56b9e6SYuval Mintz /**
939fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
940fe56b9e6SYuval Mintz  *
941fe56b9e6SYuval Mintz  * @param cdev
942fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
943fe56b9e6SYuval Mintz  *
944fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
945fe56b9e6SYuval Mintz  */
946fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
947fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
948fe56b9e6SYuval Mintz 
949fe56b9e6SYuval Mintz /**
950fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
951fe56b9e6SYuval Mintz  *
952fe56b9e6SYuval Mintz  * @param cdev
953fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
954fe56b9e6SYuval Mintz  */
955fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
956fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
957fe56b9e6SYuval Mintz 
958fe56b9e6SYuval Mintz /**
959fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
960fe56b9e6SYuval Mintz  *
961fe56b9e6SYuval Mintz  * @param cdev
962fe56b9e6SYuval Mintz  */
963fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
964fe56b9e6SYuval Mintz 
965fe56b9e6SYuval Mintz /**
966fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
967fe56b9e6SYuval Mintz  *
968fe56b9e6SYuval Mintz  * @param cdev
969fe56b9e6SYuval Mintz  * @param dp_module
970fe56b9e6SYuval Mintz  * @param dp_level
971fe56b9e6SYuval Mintz  */
972fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
973fe56b9e6SYuval Mintz 					 u32 dp_module,
974fe56b9e6SYuval Mintz 					 u8 dp_level);
975fe56b9e6SYuval Mintz 
976fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
977fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
978fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
979a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
980a91eb52aSYuval Mintz 				       u32 num_elems,
981fe56b9e6SYuval Mintz 				       size_t elem_size,
9821a4a6975SMintz, Yuval 				       struct qed_chain *p_chain,
9831a4a6975SMintz, Yuval 				       struct qed_chain_ext_pbl *ext_pbl);
984fe56b9e6SYuval Mintz 
985fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
986fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
98791420b83SSudarsana Kalluru 
98891420b83SSudarsana Kalluru /**
9893a69cae8SSudarsana Reddy Kalluru  * @brief nvm_flash - Flash nvm data.
9903a69cae8SSudarsana Reddy Kalluru  *
9913a69cae8SSudarsana Reddy Kalluru  * @param cdev
9923a69cae8SSudarsana Reddy Kalluru  * @param name - file containing the data
9933a69cae8SSudarsana Reddy Kalluru  *
9943a69cae8SSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
9953a69cae8SSudarsana Reddy Kalluru  */
9963a69cae8SSudarsana Reddy Kalluru 	int (*nvm_flash)(struct qed_dev *cdev, const char *name);
9973a69cae8SSudarsana Reddy Kalluru 
9983a69cae8SSudarsana Reddy Kalluru /**
99920675b37SMintz, Yuval  * @brief nvm_get_image - reads an entire image from nvram
100020675b37SMintz, Yuval  *
100120675b37SMintz, Yuval  * @param cdev
100220675b37SMintz, Yuval  * @param type - type of the request nvram image
100320675b37SMintz, Yuval  * @param buf - preallocated buffer to fill with the image
100420675b37SMintz, Yuval  * @param len - length of the allocated buffer
100520675b37SMintz, Yuval  *
100620675b37SMintz, Yuval  * @return 0 on success, error otherwise
100720675b37SMintz, Yuval  */
100820675b37SMintz, Yuval 	int (*nvm_get_image)(struct qed_dev *cdev,
100920675b37SMintz, Yuval 			     enum qed_nvm_images type, u8 *buf, u16 len);
101020675b37SMintz, Yuval 
101120675b37SMintz, Yuval /**
1012722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
1013722003acSSudarsana Reddy Kalluru  *
1014722003acSSudarsana Reddy Kalluru  * @param cdev
1015722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
1016722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
1017722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
1018722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
1019722003acSSudarsana Reddy Kalluru  *
1020722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
1021722003acSSudarsana Reddy Kalluru  */
1022477f2d14SRahul Verma 	int (*set_coalesce)(struct qed_dev *cdev,
1023477f2d14SRahul Verma 			    u16 rx_coal, u16 tx_coal, void *handle);
1024722003acSSudarsana Reddy Kalluru 
1025722003acSSudarsana Reddy Kalluru /**
102691420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
102791420b83SSudarsana Kalluru  *
102891420b83SSudarsana Kalluru  * @param cdev
102991420b83SSudarsana Kalluru  * @param mode - LED mode
103091420b83SSudarsana Kalluru  *
103191420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
103291420b83SSudarsana Kalluru  */
103391420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
103491420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
10350e1f1044SAriel Elior /**
10360e1f1044SAriel Elior  * @brief db_recovery_add - add doorbell information to the doorbell
10370e1f1044SAriel Elior  * recovery mechanism.
10380e1f1044SAriel Elior  *
10390e1f1044SAriel Elior  * @param cdev
10400e1f1044SAriel Elior  * @param db_addr - doorbell address
10410e1f1044SAriel Elior  * @param db_data - address of where db_data is stored
10420e1f1044SAriel Elior  * @param db_is_32b - doorbell is 32b pr 64b
10430e1f1044SAriel Elior  * @param db_is_user - doorbell recovery addresses are user or kernel space
10440e1f1044SAriel Elior  */
10450e1f1044SAriel Elior 	int (*db_recovery_add)(struct qed_dev *cdev,
10460e1f1044SAriel Elior 			       void __iomem *db_addr,
10470e1f1044SAriel Elior 			       void *db_data,
10480e1f1044SAriel Elior 			       enum qed_db_rec_width db_width,
10490e1f1044SAriel Elior 			       enum qed_db_rec_space db_space);
10500e1f1044SAriel Elior 
10510e1f1044SAriel Elior /**
10520e1f1044SAriel Elior  * @brief db_recovery_del - remove doorbell information from the doorbell
10530e1f1044SAriel Elior  * recovery mechanism. db_data serves as key (db_addr is not unique).
10540e1f1044SAriel Elior  *
10550e1f1044SAriel Elior  * @param cdev
10560e1f1044SAriel Elior  * @param db_addr - doorbell address
10570e1f1044SAriel Elior  * @param db_data - address where db_data is stored. Serves as key for the
10580e1f1044SAriel Elior  *		    entry to delete.
10590e1f1044SAriel Elior  */
10600e1f1044SAriel Elior 	int (*db_recovery_del)(struct qed_dev *cdev,
10610e1f1044SAriel Elior 			       void __iomem *db_addr, void *db_data);
10620fefbfbaSSudarsana Kalluru 
10630fefbfbaSSudarsana Kalluru /**
106464515dc8STomer Tayar  * @brief recovery_process - Trigger a recovery process
106564515dc8STomer Tayar  *
106664515dc8STomer Tayar  * @param cdev
106764515dc8STomer Tayar  *
106864515dc8STomer Tayar  * @return 0 on success, error otherwise.
106964515dc8STomer Tayar  */
107064515dc8STomer Tayar 	int (*recovery_process)(struct qed_dev *cdev);
107164515dc8STomer Tayar 
107264515dc8STomer Tayar /**
107364515dc8STomer Tayar  * @brief recovery_prolog - Execute the prolog operations of a recovery process
107464515dc8STomer Tayar  *
107564515dc8STomer Tayar  * @param cdev
107664515dc8STomer Tayar  *
107764515dc8STomer Tayar  * @return 0 on success, error otherwise.
107864515dc8STomer Tayar  */
107964515dc8STomer Tayar 	int (*recovery_prolog)(struct qed_dev *cdev);
108064515dc8STomer Tayar 
108164515dc8STomer Tayar /**
10820fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
10830fefbfbaSSudarsana Kalluru  *
10840fefbfbaSSudarsana Kalluru  * @param cdev
10850fefbfbaSSudarsana Kalluru  * @param active
10860fefbfbaSSudarsana Kalluru  *
10870fefbfbaSSudarsana Kalluru  */
10880fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
10890fefbfbaSSudarsana Kalluru 
10900fefbfbaSSudarsana Kalluru /**
10910fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
10920fefbfbaSSudarsana Kalluru  *
10930fefbfbaSSudarsana Kalluru  * @param cdev
10940fefbfbaSSudarsana Kalluru  * @param mac
10950fefbfbaSSudarsana Kalluru  *
10960fefbfbaSSudarsana Kalluru  */
10970fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
10980fefbfbaSSudarsana Kalluru 
10990fefbfbaSSudarsana Kalluru /**
11000fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
11010fefbfbaSSudarsana Kalluru  *
11020fefbfbaSSudarsana Kalluru  * @param cdev
11030fefbfbaSSudarsana Kalluru  * @param mtu
11040fefbfbaSSudarsana Kalluru  *
11050fefbfbaSSudarsana Kalluru  */
11060fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
110714d39648SMintz, Yuval 
110814d39648SMintz, Yuval /**
110914d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
111014d39648SMintz, Yuval  *
111114d39648SMintz, Yuval  * @param cdev
111214d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
111314d39648SMintz, Yuval  */
111414d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
1115b51dab46SSudarsana Reddy Kalluru 
1116b51dab46SSudarsana Reddy Kalluru /**
1117b51dab46SSudarsana Reddy Kalluru  * @brief read_module_eeprom
1118b51dab46SSudarsana Reddy Kalluru  *
1119b51dab46SSudarsana Reddy Kalluru  * @param cdev
1120b51dab46SSudarsana Reddy Kalluru  * @param buf - buffer
1121b51dab46SSudarsana Reddy Kalluru  * @param dev_addr - PHY device memory region
1122b51dab46SSudarsana Reddy Kalluru  * @param offset - offset into eeprom contents to be read
1123b51dab46SSudarsana Reddy Kalluru  * @param len - buffer length, i.e., max bytes to be read
1124b51dab46SSudarsana Reddy Kalluru  */
1125b51dab46SSudarsana Reddy Kalluru 	int (*read_module_eeprom)(struct qed_dev *cdev,
1126b51dab46SSudarsana Reddy Kalluru 				  char *buf, u8 dev_addr, u32 offset, u32 len);
112708eb1fb0SMichal Kalderon 
112808eb1fb0SMichal Kalderon /**
112908eb1fb0SMichal Kalderon  * @brief get_affin_hwfn_idx
113008eb1fb0SMichal Kalderon  *
113108eb1fb0SMichal Kalderon  * @param cdev
113208eb1fb0SMichal Kalderon  */
113308eb1fb0SMichal Kalderon 	u8 (*get_affin_hwfn_idx)(struct qed_dev *cdev);
1134fe56b9e6SYuval Mintz };
1135fe56b9e6SYuval Mintz 
1136fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
1137fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
1138fe56b9e6SYuval Mintz 
1139fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
1140fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
1141fe56b9e6SYuval Mintz 
1142fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
1143fe56b9e6SYuval Mintz 	do {						       \
1144fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
1145fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
1146fe56b9e6SYuval Mintz 	} while (0)
1147fe56b9e6SYuval Mintz 
1148fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
1149fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
1150fe56b9e6SYuval Mintz 
1151fe56b9e6SYuval Mintz /* Debug print definitions */
1152fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
11539d7650c2SMintz, Yuval 	do {							\
1154fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
1155fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
1156fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
11579d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
11589d7650c2SMintz, Yuval 	} while (0)
1159fe56b9e6SYuval Mintz 
1160fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
1161fe56b9e6SYuval Mintz 	do {							      \
1162fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
1163fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1164fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1165fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1166fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1167fe56b9e6SYuval Mintz 								      \
1168fe56b9e6SYuval Mintz 		}						      \
1169fe56b9e6SYuval Mintz 	} while (0)
1170fe56b9e6SYuval Mintz 
1171fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
1172fe56b9e6SYuval Mintz 	do {							      \
1173fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
1174fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
1175fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
1176fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
1177fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
1178fe56b9e6SYuval Mintz 		}						      \
1179fe56b9e6SYuval Mintz 	} while (0)
1180fe56b9e6SYuval Mintz 
1181fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
1182fe56b9e6SYuval Mintz 	do {								\
1183fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
1184fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
1185fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
1186fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
1187fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
1188fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
1189fe56b9e6SYuval Mintz 		}							\
1190fe56b9e6SYuval Mintz 	} while (0)
1191fe56b9e6SYuval Mintz 
1192fe56b9e6SYuval Mintz enum DP_LEVEL {
1193fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
1194fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
1195fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
1196fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
1197fe56b9e6SYuval Mintz };
1198fe56b9e6SYuval Mintz 
1199fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
1200fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
1201fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
1202fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
1203fe56b9e6SYuval Mintz 
1204fe56b9e6SYuval Mintz enum DP_MODULE {
1205fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
1206fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
1207fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
1208fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
1209fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
1210fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
1211fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
12120a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
1213fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
121451ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
1215fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
1216fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
1217fe56b9e6SYuval Mintz };
1218fe56b9e6SYuval Mintz 
1219fc48b7a6SYuval Mintz enum qed_mf_mode {
1220fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
1221fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
1222fc48b7a6SYuval Mintz 	QED_MF_NPAR,
1223fc48b7a6SYuval Mintz };
1224fc48b7a6SYuval Mintz 
12259c79ddaaSMintz, Yuval struct qed_eth_stats_common {
1226fe56b9e6SYuval Mintz 	u64	no_buff_discards;
1227fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
1228fe56b9e6SYuval Mintz 	u64	ttl0_discard;
1229fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
1230fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
1231fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
1232fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
1233fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
1234fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
1235fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
1236fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
1237608e00d0SManish Chopra 	u64	gft_filter_drop;
1238fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
1239fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
1240fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
1241fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
1242fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
1243fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
1244fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
1245fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
1246fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
1247fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
1248fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
1249fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
1250fe56b9e6SYuval Mintz 
1251fe56b9e6SYuval Mintz 	/* port */
1252fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
1253d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
1254d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
1255d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
1256d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
1257d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
1258fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
1259fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
1260fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
1261fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
1262fe56b9e6SYuval Mintz 	u64	rx_align_errors;
1263fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
1264fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
1265fe56b9e6SYuval Mintz 	u64	rx_jabbers;
1266fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
1267fe56b9e6SYuval Mintz 	u64	rx_fragments;
1268fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
1269fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
1270fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
1271fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
1272fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
1273fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
1274fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
1275fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
1276fe56b9e6SYuval Mintz 	u64	brb_truncates;
1277fe56b9e6SYuval Mintz 	u64	brb_discards;
1278fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
1279fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
1280fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
1281fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
1282fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
1283fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
1284fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
1285fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
1286fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
1287fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
128832d26a68SSudarsana Reddy Kalluru 	u64	link_change_count;
1289fe56b9e6SYuval Mintz };
1290fe56b9e6SYuval Mintz 
12919c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
12929c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
12939c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
12949c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
12959c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
12969c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
12979c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
12989c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
12999c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
13009c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
13019c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
13029c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
13039c79ddaaSMintz, Yuval };
13049c79ddaaSMintz, Yuval 
13059c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
13069c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
13079c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
13089c79ddaaSMintz, Yuval };
13099c79ddaaSMintz, Yuval 
13109c79ddaaSMintz, Yuval struct qed_eth_stats {
13119c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
13129c79ddaaSMintz, Yuval 
13139c79ddaaSMintz, Yuval 	union {
13149c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
13159c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
13169c79ddaaSMintz, Yuval 	};
13179c79ddaaSMintz, Yuval };
13189c79ddaaSMintz, Yuval 
1319fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
1320fe56b9e6SYuval Mintz 
1321fe56b9e6SYuval Mintz #define RX_PI           0
1322fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
1323fe56b9e6SYuval Mintz 
13244ac801b7SYuval Mintz struct qed_sb_cnt_info {
1325726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
1326726fdbe9SMintz, Yuval 	int orig;
1327726fdbe9SMintz, Yuval 	int cnt;
1328726fdbe9SMintz, Yuval 	int free_cnt;
1329726fdbe9SMintz, Yuval 
1330726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
1331726fdbe9SMintz, Yuval 	int iov_orig;
1332726fdbe9SMintz, Yuval 	int iov_cnt;
1333726fdbe9SMintz, Yuval 	int free_cnt_iov;
13344ac801b7SYuval Mintz };
13354ac801b7SYuval Mintz 
1336fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
1337fe56b9e6SYuval Mintz {
1338fe56b9e6SYuval Mintz 	u32 prod = 0;
1339fe56b9e6SYuval Mintz 	u16 rc = 0;
1340fe56b9e6SYuval Mintz 
1341fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
134221dd79e8STomer Tayar 	       STATUS_BLOCK_E4_PROD_INDEX_MASK;
1343fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
1344fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
1345fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
1346fe56b9e6SYuval Mintz 	}
1347fe56b9e6SYuval Mintz 
1348fe56b9e6SYuval Mintz 	/* Let SB update */
1349fe56b9e6SYuval Mintz 	return rc;
1350fe56b9e6SYuval Mintz }
1351fe56b9e6SYuval Mintz 
1352fe56b9e6SYuval Mintz /**
1353fe56b9e6SYuval Mintz  *
1354fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
1355fe56b9e6SYuval Mintz  *        written to the IGU.
1356fe56b9e6SYuval Mintz  *
1357fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
1358fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
1359fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
1360fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
1361fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
1362fe56b9e6SYuval Mintz  *                 updated.
1363fe56b9e6SYuval Mintz  *
1364fe56b9e6SYuval Mintz  * @return inline void
1365fe56b9e6SYuval Mintz  */
1366fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
1367fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
1368fe56b9e6SYuval Mintz 			      u8 upd_flg)
1369fe56b9e6SYuval Mintz {
1370fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
1371fe56b9e6SYuval Mintz 
1372fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
1373fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1374fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1375fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1376fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
1377fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1378fe56b9e6SYuval Mintz 
1379fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
1380fe56b9e6SYuval Mintz 
1381fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
1382fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
1383fe56b9e6SYuval Mintz 	 */
1384fe56b9e6SYuval Mintz 	barrier();
1385fe56b9e6SYuval Mintz }
1386fe56b9e6SYuval Mintz 
1387fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
1388fe56b9e6SYuval Mintz 				     void __iomem *addr,
1389fe56b9e6SYuval Mintz 				     int size,
1390fe56b9e6SYuval Mintz 				     u32 *data)
1391fe56b9e6SYuval Mintz 
1392fe56b9e6SYuval Mintz {
1393fe56b9e6SYuval Mintz 	unsigned int i;
1394fe56b9e6SYuval Mintz 
1395fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
1396fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
1397fe56b9e6SYuval Mintz }
1398fe56b9e6SYuval Mintz 
1399fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
1400fe56b9e6SYuval Mintz 				   int size,
1401fe56b9e6SYuval Mintz 				   u32 *data)
1402fe56b9e6SYuval Mintz {
1403fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
1404fe56b9e6SYuval Mintz }
1405fe56b9e6SYuval Mintz 
14068c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
14078c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
14088c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
14098c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
14108c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
14118c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
14128c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
14138c5ebd0cSSudarsana Reddy Kalluru };
14148c5ebd0cSSudarsana Reddy Kalluru 
14158c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
14168c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
1417fe56b9e6SYuval Mintz #endif
1418