xref: /linux/include/linux/qed/qed_if.h (revision 3c5da94278026a4583320f97f6547573fb3a93aa)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9fe56b9e6SYuval Mintz  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_IF_H
34fe56b9e6SYuval Mintz #define _QED_IF_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/interrupt.h>
38fe56b9e6SYuval Mintz #include <linux/netdevice.h>
39fe56b9e6SYuval Mintz #include <linux/pci.h>
40fe56b9e6SYuval Mintz #include <linux/skbuff.h>
41fe56b9e6SYuval Mintz #include <linux/types.h>
42fe56b9e6SYuval Mintz #include <asm/byteorder.h>
43fe56b9e6SYuval Mintz #include <linux/io.h>
44fe56b9e6SYuval Mintz #include <linux/compiler.h>
45fe56b9e6SYuval Mintz #include <linux/kernel.h>
46fe56b9e6SYuval Mintz #include <linux/list.h>
47fe56b9e6SYuval Mintz #include <linux/slab.h>
48fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
49fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
50fe56b9e6SYuval Mintz 
5139651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
5239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
5339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
5439651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
5539651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
5639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
5739651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
5839651abdSSudarsana Reddy Kalluru };
5939651abdSSudarsana Reddy Kalluru 
6051ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
6151ff1725SRam Amrani 
626ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
636ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
646ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
656ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
666ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
696ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
706ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
716ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
726ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
736ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
746ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
756ad8c632SSudarsana Reddy Kalluru };
766ad8c632SSudarsana Reddy Kalluru 
776ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
786ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
796ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
806ad8c632SSudarsana Reddy Kalluru };
816ad8c632SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
836ad8c632SSudarsana Reddy Kalluru 	u8 roce;
846ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
856ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
866ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
876ad8c632SSudarsana Reddy Kalluru 	u8 eth;
886ad8c632SSudarsana Reddy Kalluru };
896ad8c632SSudarsana Reddy Kalluru 
906ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
916ad8c632SSudarsana Reddy Kalluru 	bool willing;
926ad8c632SSudarsana Reddy Kalluru 	bool enabled;
936ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
946ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
956ad8c632SSudarsana Reddy Kalluru };
966ad8c632SSudarsana Reddy Kalluru 
9759bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
9859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
9959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
10059bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
10159bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
10259bcb797SSudarsana Reddy Kalluru };
10359bcb797SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
1056ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
10659bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
1076ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1086ad8c632SSudarsana Reddy Kalluru 	u8 prio;
1096ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
1106ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
1156ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
1166ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
1176ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool app_error;
1196ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
1206ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
1216ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1226ad8c632SSudarsana Reddy Kalluru 	bool valid;
1236ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1246ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1256ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1276ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1286ad8c632SSudarsana Reddy Kalluru };
1296ad8c632SSudarsana Reddy Kalluru 
1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1326ad8c632SSudarsana Reddy Kalluru 	bool valid;
1336ad8c632SSudarsana Reddy Kalluru };
1346ad8c632SSudarsana Reddy Kalluru 
1356ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1366ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1376ad8c632SSudarsana Reddy Kalluru 	bool valid;
1386ad8c632SSudarsana Reddy Kalluru };
1396ad8c632SSudarsana Reddy Kalluru 
1406ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1416ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1426ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1436ad8c632SSudarsana Reddy Kalluru 	bool valid;
1446ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1456ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1466ad8c632SSudarsana Reddy Kalluru 	bool cee;
14749632b58Ssudarsana.kalluru@cavium.com 	bool local;
1486ad8c632SSudarsana Reddy Kalluru 	u32 err;
1496ad8c632SSudarsana Reddy Kalluru };
1506ad8c632SSudarsana Reddy Kalluru 
1516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1526ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1536ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1546ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1556ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1566ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1576ad8c632SSudarsana Reddy Kalluru };
1586ad8c632SSudarsana Reddy Kalluru 
15991420b83SSudarsana Kalluru enum qed_led_mode {
16091420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
16191420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
16291420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
16391420b83SSudarsana Kalluru };
16491420b83SSudarsana Kalluru 
165fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
166fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
167fe56b9e6SYuval Mintz 
168fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
169fe56b9e6SYuval Mintz 
170fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF
1710e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
172fe56b9e6SYuval Mintz 
173fe56b9e6SYuval Mintz /* forward */
174fe56b9e6SYuval Mintz struct qed_dev;
175fe56b9e6SYuval Mintz 
176fe56b9e6SYuval Mintz struct qed_eth_pf_params {
177fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
178fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
179fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
180fe56b9e6SYuval Mintz 	 */
181fe56b9e6SYuval Mintz 	u16 num_cons;
182d51e4af5SChopra, Manish 
183d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
184d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
185d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
186d51e4af5SChopra, Manish 	 */
187d51e4af5SChopra, Manish 	u32 num_arfs_filters;
188fe56b9e6SYuval Mintz };
189fe56b9e6SYuval Mintz 
1901e128c81SArun Easi struct qed_fcoe_pf_params {
1911e128c81SArun Easi 	/* The following parameters are used during protocol-init */
1921e128c81SArun Easi 	u64 glbl_q_params_addr;
1931e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
1941e128c81SArun Easi 
1951e128c81SArun Easi 	/* The following parameters are used during HW-init
1961e128c81SArun Easi 	 * and these parameters need to be passed as arguments
1971e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
1981e128c81SArun Easi 	 */
1991e128c81SArun Easi 	u16 num_cons;
2001e128c81SArun Easi 	u16 num_tasks;
2011e128c81SArun Easi 
2021e128c81SArun Easi 	/* The following parameters are used during protocol-init */
2031e128c81SArun Easi 	u16 sq_num_pbl_pages;
2041e128c81SArun Easi 
2051e128c81SArun Easi 	u16 cq_num_entries;
2061e128c81SArun Easi 	u16 cmdq_num_entries;
2071e128c81SArun Easi 	u16 rq_buffer_log_size;
2081e128c81SArun Easi 	u16 mtu;
2091e128c81SArun Easi 	u16 dummy_icid;
2101e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
2111e128c81SArun Easi 	u16 bdq_xon_threshold[2];
2121e128c81SArun Easi 	u16 rq_buffer_size;
2131e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
2141e128c81SArun Easi 	u8 log_page_size;
2151e128c81SArun Easi 	u8 gl_rq_pi;
2161e128c81SArun Easi 	u8 gl_cmd_pi;
2171e128c81SArun Easi 	u8 debug_mode;
2181e128c81SArun Easi 	u8 is_target;
2191e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
2201e128c81SArun Easi };
2211e128c81SArun Easi 
222c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
223c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
224c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
225c5ac9319SYuval Mintz 	u64 bdq_pbl_base_addr[2];
226c5ac9319SYuval Mintz 	u32 max_cwnd;
227c5ac9319SYuval Mintz 	u16 cq_num_entries;
228c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
229fc831825SYuval Mintz 	u32 two_msl_timer;
230c5ac9319SYuval Mintz 	u16 dup_ack_threshold;
231c5ac9319SYuval Mintz 	u16 tx_sws_timer;
232c5ac9319SYuval Mintz 	u16 min_rto;
233c5ac9319SYuval Mintz 	u16 min_rto_rt;
234c5ac9319SYuval Mintz 	u16 max_rto;
235c5ac9319SYuval Mintz 
236c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
237c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
238c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
239c5ac9319SYuval Mintz 	 */
240c5ac9319SYuval Mintz 	u16 num_cons;
241c5ac9319SYuval Mintz 	u16 num_tasks;
242c5ac9319SYuval Mintz 
243c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
244c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
245c5ac9319SYuval Mintz 	u16 bdq_xoff_threshold[2];
246c5ac9319SYuval Mintz 	u16 bdq_xon_threshold[2];
247c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
248c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
249c5ac9319SYuval Mintz 	u16 rq_buffer_size;
250c5ac9319SYuval Mintz 
251c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
252c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
253c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
254c5ac9319SYuval Mintz 	u8 num_queues;
255c5ac9319SYuval Mintz 	u8 log_page_size;
256c5ac9319SYuval Mintz 	u8 rqe_log_size;
257c5ac9319SYuval Mintz 	u8 max_fin_rt;
258c5ac9319SYuval Mintz 	u8 gl_rq_pi;
259c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
260c5ac9319SYuval Mintz 	u8 debug_mode;
261c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
262c5ac9319SYuval Mintz 	u8 ooo_enable;
263c5ac9319SYuval Mintz 
264c5ac9319SYuval Mintz 	u8 is_target;
265c5ac9319SYuval Mintz 	u8 bdq_pbl_num_entries[2];
266c5ac9319SYuval Mintz };
267c5ac9319SYuval Mintz 
268c5ac9319SYuval Mintz struct qed_rdma_pf_params {
269c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
270c5ac9319SYuval Mintz 	 * the doorbell BAR).
271c5ac9319SYuval Mintz 	 */
272c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
273c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
274c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
275c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
276c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
277c5ac9319SYuval Mintz 
278c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
279c5ac9319SYuval Mintz 	u8 enable_dcqcn;
280c5ac9319SYuval Mintz };
281c5ac9319SYuval Mintz 
282fe56b9e6SYuval Mintz struct qed_pf_params {
283fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
2841e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
285c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
286c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
287fe56b9e6SYuval Mintz };
288fe56b9e6SYuval Mintz 
289fe56b9e6SYuval Mintz enum qed_int_mode {
290fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
291fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
292fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
293fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
294fe56b9e6SYuval Mintz };
295fe56b9e6SYuval Mintz 
296fe56b9e6SYuval Mintz struct qed_sb_info {
297fe56b9e6SYuval Mintz 	struct status_block	*sb_virt;
298fe56b9e6SYuval Mintz 	dma_addr_t		sb_phys;
299fe56b9e6SYuval Mintz 	u32			sb_ack; /* Last given ack */
300fe56b9e6SYuval Mintz 	u16			igu_sb_id;
301fe56b9e6SYuval Mintz 	void __iomem		*igu_addr;
302fe56b9e6SYuval Mintz 	u8			flags;
303fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT        0x1
304fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP       0x2
305fe56b9e6SYuval Mintz 
306fe56b9e6SYuval Mintz 	struct qed_dev		*cdev;
307fe56b9e6SYuval Mintz };
308fe56b9e6SYuval Mintz 
3099c79ddaaSMintz, Yuval enum qed_dev_type {
3109c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
3119c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
3129c79ddaaSMintz, Yuval };
3139c79ddaaSMintz, Yuval 
314fe56b9e6SYuval Mintz struct qed_dev_info {
315fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
316fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
317fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
318fe56b9e6SYuval Mintz 	u8		num_hwfns;
319fe56b9e6SYuval Mintz 
320fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
321fc48b7a6SYuval Mintz 	bool		is_mf_default;
322fe56b9e6SYuval Mintz 
323fe56b9e6SYuval Mintz 	/* FW version */
324fe56b9e6SYuval Mintz 	u16		fw_major;
325fe56b9e6SYuval Mintz 	u16		fw_minor;
326fe56b9e6SYuval Mintz 	u16		fw_rev;
327fe56b9e6SYuval Mintz 	u16		fw_eng;
328fe56b9e6SYuval Mintz 
329fe56b9e6SYuval Mintz 	/* MFW version */
330fe56b9e6SYuval Mintz 	u32		mfw_rev;
331ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
332ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
333ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
334ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
335ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
336ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
337ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
338ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
339fe56b9e6SYuval Mintz 
340fe56b9e6SYuval Mintz 	u32		flash_size;
341fe56b9e6SYuval Mintz 	u8		mf_mode;
342831bfb0eSYuval Mintz 	bool		tx_switching;
343cee9fbd8SRam Amrani 	bool		rdma_supported;
3440fefbfbaSSudarsana Kalluru 	u16		mtu;
34514d39648SMintz, Yuval 
34614d39648SMintz, Yuval 	bool wol_support;
3479c79ddaaSMintz, Yuval 
348ae33666aSTomer Tayar 	/* MBI version */
349ae33666aSTomer Tayar 	u32 mbi_version;
350ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
351ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
352ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
353ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
354ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
355ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
356ae33666aSTomer Tayar 
3579c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
35819489c7fSChopra, Manish 
35919489c7fSChopra, Manish 	/* Output parameters for qede */
36019489c7fSChopra, Manish 	bool		vxlan_enable;
36119489c7fSChopra, Manish 	bool		gre_enable;
36219489c7fSChopra, Manish 	bool		geneve_enable;
363*3c5da942SMintz, Yuval 
364*3c5da942SMintz, Yuval 	u8		abs_pf_id;
365fe56b9e6SYuval Mintz };
366fe56b9e6SYuval Mintz 
367fe56b9e6SYuval Mintz enum qed_sb_type {
368fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
36951ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
370fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
371fe56b9e6SYuval Mintz };
372fe56b9e6SYuval Mintz 
373fe56b9e6SYuval Mintz enum qed_protocol {
374fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
375c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
3761e128c81SArun Easi 	QED_PROTOCOL_FCOE,
377fe56b9e6SYuval Mintz };
378fe56b9e6SYuval Mintz 
379054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
380054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
381054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
382054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
383054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
384054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Half_BIT = BIT(4),
385054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Full_BIT = BIT(5),
386054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
387054c67d1SSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(7),
388054c67d1SSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(8),
389054c67d1SSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(9),
390054c67d1SSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(10),
391054c67d1SSudarsana Reddy Kalluru 	QED_LM_COUNT = 11
392054c67d1SSudarsana Reddy Kalluru };
393054c67d1SSudarsana Reddy Kalluru 
394fe56b9e6SYuval Mintz struct qed_link_params {
395fe56b9e6SYuval Mintz 	bool	link_up;
396fe56b9e6SYuval Mintz 
397fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
398fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
399fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
400fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
40103dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
402fe56b9e6SYuval Mintz 	u32	override_flags;
403fe56b9e6SYuval Mintz 	bool	autoneg;
404fe56b9e6SYuval Mintz 	u32	adv_speeds;
405fe56b9e6SYuval Mintz 	u32	forced_speed;
406fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
407fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
408fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
409fe56b9e6SYuval Mintz 	u32	pause_config;
41003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
41103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
41203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
41303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
41403dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
41503dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
416fe56b9e6SYuval Mintz };
417fe56b9e6SYuval Mintz 
418fe56b9e6SYuval Mintz struct qed_link_output {
419fe56b9e6SYuval Mintz 	bool	link_up;
420fe56b9e6SYuval Mintz 
421d194fd26SYuval Mintz 	/* In QED_LM_* defs */
422d194fd26SYuval Mintz 	u32	supported_caps;
423d194fd26SYuval Mintz 	u32	advertised_caps;
424d194fd26SYuval Mintz 	u32	lp_caps;
425d194fd26SYuval Mintz 
426fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
427fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
428fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
429fe56b9e6SYuval Mintz 	bool	autoneg;
430fe56b9e6SYuval Mintz 	u32	pause_config;
431fe56b9e6SYuval Mintz };
432fe56b9e6SYuval Mintz 
4331408cc1fSYuval Mintz struct qed_probe_params {
4341408cc1fSYuval Mintz 	enum qed_protocol protocol;
4351408cc1fSYuval Mintz 	u32 dp_module;
4361408cc1fSYuval Mintz 	u8 dp_level;
4371408cc1fSYuval Mintz 	bool is_vf;
4381408cc1fSYuval Mintz };
4391408cc1fSYuval Mintz 
440fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
441fe56b9e6SYuval Mintz struct qed_slowpath_params {
442fe56b9e6SYuval Mintz 	u32	int_mode;
443fe56b9e6SYuval Mintz 	u8	drv_major;
444fe56b9e6SYuval Mintz 	u8	drv_minor;
445fe56b9e6SYuval Mintz 	u8	drv_rev;
446fe56b9e6SYuval Mintz 	u8	drv_eng;
447fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
448fe56b9e6SYuval Mintz };
449fe56b9e6SYuval Mintz 
450fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
451fe56b9e6SYuval Mintz 
452fe56b9e6SYuval Mintz struct qed_int_info {
453fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
454fe56b9e6SYuval Mintz 	u8			msix_cnt;
455fe56b9e6SYuval Mintz 
456fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
457fe56b9e6SYuval Mintz 	u8			used_cnt;
458fe56b9e6SYuval Mintz };
459fe56b9e6SYuval Mintz 
460fe56b9e6SYuval Mintz struct qed_common_cb_ops {
461d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
462fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
463fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
4641e128c81SArun Easi 	void	(*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
465fe56b9e6SYuval Mintz };
466fe56b9e6SYuval Mintz 
46703dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
46803dc76caSSudarsana Reddy Kalluru /**
46903dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
47003dc76caSSudarsana Reddy Kalluru  *
47103dc76caSSudarsana Reddy Kalluru  * @param cdev
47203dc76caSSudarsana Reddy Kalluru  *
47303dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
47403dc76caSSudarsana Reddy Kalluru  */
47503dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
47603dc76caSSudarsana Reddy Kalluru 
47703dc76caSSudarsana Reddy Kalluru /**
47803dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
47903dc76caSSudarsana Reddy Kalluru  *
48003dc76caSSudarsana Reddy Kalluru  * @param cdev
48103dc76caSSudarsana Reddy Kalluru  *
48203dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
48303dc76caSSudarsana Reddy Kalluru  */
48403dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
48503dc76caSSudarsana Reddy Kalluru 
48603dc76caSSudarsana Reddy Kalluru /**
48703dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
48803dc76caSSudarsana Reddy Kalluru  *
48903dc76caSSudarsana Reddy Kalluru  * @param cdev
49003dc76caSSudarsana Reddy Kalluru  *
49103dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
49203dc76caSSudarsana Reddy Kalluru  */
49303dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
49403dc76caSSudarsana Reddy Kalluru 
49503dc76caSSudarsana Reddy Kalluru /**
49603dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
49703dc76caSSudarsana Reddy Kalluru  *
49803dc76caSSudarsana Reddy Kalluru  * @param cdev
49903dc76caSSudarsana Reddy Kalluru  *
50003dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
50103dc76caSSudarsana Reddy Kalluru  */
50203dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
5037a4b21b7SMintz, Yuval 
5047a4b21b7SMintz, Yuval /**
5057a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
5067a4b21b7SMintz, Yuval  *
5077a4b21b7SMintz, Yuval  * @param cdev
5087a4b21b7SMintz, Yuval  *
5097a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
5107a4b21b7SMintz, Yuval  */
5117a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
51203dc76caSSudarsana Reddy Kalluru };
51303dc76caSSudarsana Reddy Kalluru 
514fe56b9e6SYuval Mintz struct qed_common_ops {
51503dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
51603dc76caSSudarsana Reddy Kalluru 
517fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
5181408cc1fSYuval Mintz 				 struct qed_probe_params *params);
519fe56b9e6SYuval Mintz 
520fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
521fe56b9e6SYuval Mintz 
522fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
523fe56b9e6SYuval Mintz 					   pci_power_t state);
524fe56b9e6SYuval Mintz 
525712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
526fe56b9e6SYuval Mintz 
527fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
528fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
529fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
530fe56b9e6SYuval Mintz 	 */
531fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
532fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
533fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
534fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
535fe56b9e6SYuval Mintz 
536fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
537fe56b9e6SYuval Mintz 
538fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
539fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
540fe56b9e6SYuval Mintz 	 */
541fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
542fe56b9e6SYuval Mintz 				      u16 cnt);
543fe56b9e6SYuval Mintz 
544fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
545fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
546fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
547fe56b9e6SYuval Mintz 
548fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
549fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
550fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
551fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
552fe56b9e6SYuval Mintz 				   u16 sb_id,
553fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
554fe56b9e6SYuval Mintz 
555fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
556fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
557fe56b9e6SYuval Mintz 				      u16 sb_id);
558fe56b9e6SYuval Mintz 
559fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
560fe56b9e6SYuval Mintz 					       void *token,
561fe56b9e6SYuval Mintz 					       int index,
562fe56b9e6SYuval Mintz 					       void (*handler)(void *));
563fe56b9e6SYuval Mintz 
564fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
565fe56b9e6SYuval Mintz 					      int index);
5661e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
5671e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
5681e128c81SArun Easi 
5691e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
570fe7cd2bfSYuval Mintz 
571e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
572e0971c83STomer Tayar 
573e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
574e0971c83STomer Tayar 
575fe7cd2bfSYuval Mintz /**
576fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
577fe7cd2bfSYuval Mintz  *
578fe7cd2bfSYuval Mintz  * @param cdev
579fe7cd2bfSYuval Mintz  *
580fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
581fe7cd2bfSYuval Mintz  */
582fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
583fe7cd2bfSYuval Mintz 
584fe56b9e6SYuval Mintz /**
585fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
586fe56b9e6SYuval Mintz  *
587fe56b9e6SYuval Mintz  * @param cdev
588fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
589fe56b9e6SYuval Mintz  *
590fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
591fe56b9e6SYuval Mintz  */
592fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
593fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
594fe56b9e6SYuval Mintz 
595fe56b9e6SYuval Mintz /**
596fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
597fe56b9e6SYuval Mintz  *
598fe56b9e6SYuval Mintz  * @param cdev
599fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
600fe56b9e6SYuval Mintz  */
601fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
602fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
603fe56b9e6SYuval Mintz 
604fe56b9e6SYuval Mintz /**
605fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
606fe56b9e6SYuval Mintz  *
607fe56b9e6SYuval Mintz  * @param cdev
608fe56b9e6SYuval Mintz  */
609fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
610fe56b9e6SYuval Mintz 
611fe56b9e6SYuval Mintz /**
612fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
613fe56b9e6SYuval Mintz  *
614fe56b9e6SYuval Mintz  * @param cdev
615fe56b9e6SYuval Mintz  * @param dp_module
616fe56b9e6SYuval Mintz  * @param dp_level
617fe56b9e6SYuval Mintz  */
618fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
619fe56b9e6SYuval Mintz 					 u32 dp_module,
620fe56b9e6SYuval Mintz 					 u8 dp_level);
621fe56b9e6SYuval Mintz 
622fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
623fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
624fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
625a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
626a91eb52aSYuval Mintz 				       u32 num_elems,
627fe56b9e6SYuval Mintz 				       size_t elem_size,
628fe56b9e6SYuval Mintz 				       struct qed_chain *p_chain);
629fe56b9e6SYuval Mintz 
630fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
631fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
63291420b83SSudarsana Kalluru 
63391420b83SSudarsana Kalluru /**
634722003acSSudarsana Reddy Kalluru  * @brief get_coalesce - Get coalesce parameters in usec
635722003acSSudarsana Reddy Kalluru  *
636722003acSSudarsana Reddy Kalluru  * @param cdev
637722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
638722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
639722003acSSudarsana Reddy Kalluru  *
640722003acSSudarsana Reddy Kalluru  */
641722003acSSudarsana Reddy Kalluru 	void (*get_coalesce)(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal);
642722003acSSudarsana Reddy Kalluru 
643722003acSSudarsana Reddy Kalluru /**
644722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
645722003acSSudarsana Reddy Kalluru  *
646722003acSSudarsana Reddy Kalluru  * @param cdev
647722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
648722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
649722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
650722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
651722003acSSudarsana Reddy Kalluru  *
652722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
653722003acSSudarsana Reddy Kalluru  */
654722003acSSudarsana Reddy Kalluru 	int (*set_coalesce)(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
655f870a3c6Ssudarsana.kalluru@cavium.com 			    u16 qid, u16 sb_id);
656722003acSSudarsana Reddy Kalluru 
657722003acSSudarsana Reddy Kalluru /**
65891420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
65991420b83SSudarsana Kalluru  *
66091420b83SSudarsana Kalluru  * @param cdev
66191420b83SSudarsana Kalluru  * @param mode - LED mode
66291420b83SSudarsana Kalluru  *
66391420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
66491420b83SSudarsana Kalluru  */
66591420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
66691420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
6670fefbfbaSSudarsana Kalluru 
6680fefbfbaSSudarsana Kalluru /**
6690fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
6700fefbfbaSSudarsana Kalluru  *
6710fefbfbaSSudarsana Kalluru  * @param cdev
6720fefbfbaSSudarsana Kalluru  * @param active
6730fefbfbaSSudarsana Kalluru  *
6740fefbfbaSSudarsana Kalluru  */
6750fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
6760fefbfbaSSudarsana Kalluru 
6770fefbfbaSSudarsana Kalluru /**
6780fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
6790fefbfbaSSudarsana Kalluru  *
6800fefbfbaSSudarsana Kalluru  * @param cdev
6810fefbfbaSSudarsana Kalluru  * @param mac
6820fefbfbaSSudarsana Kalluru  *
6830fefbfbaSSudarsana Kalluru  */
6840fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
6850fefbfbaSSudarsana Kalluru 
6860fefbfbaSSudarsana Kalluru /**
6870fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
6880fefbfbaSSudarsana Kalluru  *
6890fefbfbaSSudarsana Kalluru  * @param cdev
6900fefbfbaSSudarsana Kalluru  * @param mtu
6910fefbfbaSSudarsana Kalluru  *
6920fefbfbaSSudarsana Kalluru  */
6930fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
69414d39648SMintz, Yuval 
69514d39648SMintz, Yuval /**
69614d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
69714d39648SMintz, Yuval  *
69814d39648SMintz, Yuval  * @param cdev
69914d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
70014d39648SMintz, Yuval  */
70114d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
702fe56b9e6SYuval Mintz };
703fe56b9e6SYuval Mintz 
704fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
705fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
706fe56b9e6SYuval Mintz 
707fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
708fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
709fe56b9e6SYuval Mintz 
710fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
711fe56b9e6SYuval Mintz 	do {						       \
712fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
713fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
714fe56b9e6SYuval Mintz 	} while (0)
715fe56b9e6SYuval Mintz 
716fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
717fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
718fe56b9e6SYuval Mintz 
719fe56b9e6SYuval Mintz /* Debug print definitions */
720fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
7219d7650c2SMintz, Yuval 	do {							\
722fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
723fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
724fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
7259d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
7269d7650c2SMintz, Yuval 	} while (0)
727fe56b9e6SYuval Mintz 
728fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
729fe56b9e6SYuval Mintz 	do {							      \
730fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
731fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
732fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
733fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
734fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
735fe56b9e6SYuval Mintz 								      \
736fe56b9e6SYuval Mintz 		}						      \
737fe56b9e6SYuval Mintz 	} while (0)
738fe56b9e6SYuval Mintz 
739fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
740fe56b9e6SYuval Mintz 	do {							      \
741fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
742fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
743fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
744fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
745fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
746fe56b9e6SYuval Mintz 		}						      \
747fe56b9e6SYuval Mintz 	} while (0)
748fe56b9e6SYuval Mintz 
749fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
750fe56b9e6SYuval Mintz 	do {								\
751fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
752fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
753fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
754fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
755fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
756fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
757fe56b9e6SYuval Mintz 		}							\
758fe56b9e6SYuval Mintz 	} while (0)
759fe56b9e6SYuval Mintz 
760fe56b9e6SYuval Mintz enum DP_LEVEL {
761fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
762fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
763fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
764fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
765fe56b9e6SYuval Mintz };
766fe56b9e6SYuval Mintz 
767fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
768fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
769fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
770fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
771fe56b9e6SYuval Mintz 
772fe56b9e6SYuval Mintz enum DP_MODULE {
773fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
774fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
775fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
776fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
777fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
778fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
779fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
7800a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
781fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
78251ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
783fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
784fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
785fe56b9e6SYuval Mintz };
786fe56b9e6SYuval Mintz 
787fc48b7a6SYuval Mintz enum qed_mf_mode {
788fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
789fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
790fc48b7a6SYuval Mintz 	QED_MF_NPAR,
791fc48b7a6SYuval Mintz };
792fc48b7a6SYuval Mintz 
7939c79ddaaSMintz, Yuval struct qed_eth_stats_common {
794fe56b9e6SYuval Mintz 	u64	no_buff_discards;
795fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
796fe56b9e6SYuval Mintz 	u64	ttl0_discard;
797fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
798fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
799fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
800fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
801fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
802fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
803fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
804fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
805fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
806fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
807fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
808fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
809fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
810fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
811fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
812fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
813fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
814fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
815fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
816fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
817fe56b9e6SYuval Mintz 
818fe56b9e6SYuval Mintz 	/* port */
819fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
820d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
821d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
822d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
823d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
824d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
825fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
826fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
827fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
828fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
829fe56b9e6SYuval Mintz 	u64	rx_align_errors;
830fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
831fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
832fe56b9e6SYuval Mintz 	u64	rx_jabbers;
833fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
834fe56b9e6SYuval Mintz 	u64	rx_fragments;
835fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
836fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
837fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
838fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
839fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
840fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
841fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
842fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
843fe56b9e6SYuval Mintz 	u64	brb_truncates;
844fe56b9e6SYuval Mintz 	u64	brb_discards;
845fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
846fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
847fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
848fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
849fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
850fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
851fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
852fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
853fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
854fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
855fe56b9e6SYuval Mintz };
856fe56b9e6SYuval Mintz 
8579c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
8589c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
8599c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
8609c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
8619c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
8629c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
8639c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
8649c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
8659c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
8669c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
8679c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
8689c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
8699c79ddaaSMintz, Yuval };
8709c79ddaaSMintz, Yuval 
8719c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
8729c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
8739c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
8749c79ddaaSMintz, Yuval };
8759c79ddaaSMintz, Yuval 
8769c79ddaaSMintz, Yuval struct qed_eth_stats {
8779c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
8789c79ddaaSMintz, Yuval 
8799c79ddaaSMintz, Yuval 	union {
8809c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
8819c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
8829c79ddaaSMintz, Yuval 	};
8839c79ddaaSMintz, Yuval };
8849c79ddaaSMintz, Yuval 
885fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
886fe56b9e6SYuval Mintz 
887fe56b9e6SYuval Mintz #define RX_PI           0
888fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
889fe56b9e6SYuval Mintz 
8904ac801b7SYuval Mintz struct qed_sb_cnt_info {
891726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
892726fdbe9SMintz, Yuval 	int orig;
893726fdbe9SMintz, Yuval 	int cnt;
894726fdbe9SMintz, Yuval 	int free_cnt;
895726fdbe9SMintz, Yuval 
896726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
897726fdbe9SMintz, Yuval 	int iov_orig;
898726fdbe9SMintz, Yuval 	int iov_cnt;
899726fdbe9SMintz, Yuval 	int free_cnt_iov;
9004ac801b7SYuval Mintz };
9014ac801b7SYuval Mintz 
902fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
903fe56b9e6SYuval Mintz {
904fe56b9e6SYuval Mintz 	u32 prod = 0;
905fe56b9e6SYuval Mintz 	u16 rc = 0;
906fe56b9e6SYuval Mintz 
907fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
908fe56b9e6SYuval Mintz 	       STATUS_BLOCK_PROD_INDEX_MASK;
909fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
910fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
911fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
912fe56b9e6SYuval Mintz 	}
913fe56b9e6SYuval Mintz 
914fe56b9e6SYuval Mintz 	/* Let SB update */
915fe56b9e6SYuval Mintz 	mmiowb();
916fe56b9e6SYuval Mintz 	return rc;
917fe56b9e6SYuval Mintz }
918fe56b9e6SYuval Mintz 
919fe56b9e6SYuval Mintz /**
920fe56b9e6SYuval Mintz  *
921fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
922fe56b9e6SYuval Mintz  *        written to the IGU.
923fe56b9e6SYuval Mintz  *
924fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
925fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
926fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
927fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
928fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
929fe56b9e6SYuval Mintz  *                 updated.
930fe56b9e6SYuval Mintz  *
931fe56b9e6SYuval Mintz  * @return inline void
932fe56b9e6SYuval Mintz  */
933fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
934fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
935fe56b9e6SYuval Mintz 			      u8 upd_flg)
936fe56b9e6SYuval Mintz {
937fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
938fe56b9e6SYuval Mintz 
939fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
940fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
941fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
942fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
943fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
944fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
945fe56b9e6SYuval Mintz 
946fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
947fe56b9e6SYuval Mintz 
948fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
949fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
950fe56b9e6SYuval Mintz 	 */
951fe56b9e6SYuval Mintz 	mmiowb();
952fe56b9e6SYuval Mintz 	barrier();
953fe56b9e6SYuval Mintz }
954fe56b9e6SYuval Mintz 
955fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
956fe56b9e6SYuval Mintz 				     void __iomem *addr,
957fe56b9e6SYuval Mintz 				     int size,
958fe56b9e6SYuval Mintz 				     u32 *data)
959fe56b9e6SYuval Mintz 
960fe56b9e6SYuval Mintz {
961fe56b9e6SYuval Mintz 	unsigned int i;
962fe56b9e6SYuval Mintz 
963fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
964fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
965fe56b9e6SYuval Mintz }
966fe56b9e6SYuval Mintz 
967fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
968fe56b9e6SYuval Mintz 				   int size,
969fe56b9e6SYuval Mintz 				   u32 *data)
970fe56b9e6SYuval Mintz {
971fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
972fe56b9e6SYuval Mintz }
973fe56b9e6SYuval Mintz 
9748c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
9758c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
9768c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
9778c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
9788c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
9798c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
9808c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
9818c5ebd0cSSudarsana Reddy Kalluru };
9828c5ebd0cSSudarsana Reddy Kalluru 
9838c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
9848c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
985fe56b9e6SYuval Mintz #endif
986