xref: /linux/include/linux/qed/qed_if.h (revision 3a69cae80cdd1b5c8b23137cba2a80ecfec4cef5)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2e8f1cb50SMintz, Yuval  * Copyright (c) 2015-2017  QLogic Corporation
3fe56b9e6SYuval Mintz  *
4e8f1cb50SMintz, Yuval  * This software is available to you under a choice of one of two
5e8f1cb50SMintz, Yuval  * licenses.  You may choose to be licensed under the terms of the GNU
6e8f1cb50SMintz, Yuval  * General Public License (GPL) Version 2, available from the file
7e8f1cb50SMintz, Yuval  * COPYING in the main directory of this source tree, or the
8e8f1cb50SMintz, Yuval  * OpenIB.org BSD license below:
9fe56b9e6SYuval Mintz  *
10e8f1cb50SMintz, Yuval  *     Redistribution and use in source and binary forms, with or
11e8f1cb50SMintz, Yuval  *     without modification, are permitted provided that the following
12e8f1cb50SMintz, Yuval  *     conditions are met:
13e8f1cb50SMintz, Yuval  *
14e8f1cb50SMintz, Yuval  *      - Redistributions of source code must retain the above
15e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
16e8f1cb50SMintz, Yuval  *        disclaimer.
17e8f1cb50SMintz, Yuval  *
18e8f1cb50SMintz, Yuval  *      - Redistributions in binary form must reproduce the above
19e8f1cb50SMintz, Yuval  *        copyright notice, this list of conditions and the following
20e8f1cb50SMintz, Yuval  *        disclaimer in the documentation and /or other materials
21e8f1cb50SMintz, Yuval  *        provided with the distribution.
22e8f1cb50SMintz, Yuval  *
23e8f1cb50SMintz, Yuval  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24e8f1cb50SMintz, Yuval  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25e8f1cb50SMintz, Yuval  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26e8f1cb50SMintz, Yuval  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27e8f1cb50SMintz, Yuval  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28e8f1cb50SMintz, Yuval  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29e8f1cb50SMintz, Yuval  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30e8f1cb50SMintz, Yuval  * SOFTWARE.
31fe56b9e6SYuval Mintz  */
32fe56b9e6SYuval Mintz 
33fe56b9e6SYuval Mintz #ifndef _QED_IF_H
34fe56b9e6SYuval Mintz #define _QED_IF_H
35fe56b9e6SYuval Mintz 
36fe56b9e6SYuval Mintz #include <linux/types.h>
37fe56b9e6SYuval Mintz #include <linux/interrupt.h>
38fe56b9e6SYuval Mintz #include <linux/netdevice.h>
39fe56b9e6SYuval Mintz #include <linux/pci.h>
40fe56b9e6SYuval Mintz #include <linux/skbuff.h>
41fe56b9e6SYuval Mintz #include <linux/types.h>
42fe56b9e6SYuval Mintz #include <asm/byteorder.h>
43fe56b9e6SYuval Mintz #include <linux/io.h>
44fe56b9e6SYuval Mintz #include <linux/compiler.h>
45fe56b9e6SYuval Mintz #include <linux/kernel.h>
46fe56b9e6SYuval Mintz #include <linux/list.h>
47fe56b9e6SYuval Mintz #include <linux/slab.h>
48fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
49fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
50fe56b9e6SYuval Mintz 
5139651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
5239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
5339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
5439651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
5539651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
5639651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
5739651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
5839651abdSSudarsana Reddy Kalluru };
5939651abdSSudarsana Reddy Kalluru 
6051ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
6151ff1725SRam Amrani 
626ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
636ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
646ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
656ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
666ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
696ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
706ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
716ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
726ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
736ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
746ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
756ad8c632SSudarsana Reddy Kalluru };
766ad8c632SSudarsana Reddy Kalluru 
776ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
786ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
796ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
806ad8c632SSudarsana Reddy Kalluru };
816ad8c632SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
836ad8c632SSudarsana Reddy Kalluru 	u8 roce;
846ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
856ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
866ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
876ad8c632SSudarsana Reddy Kalluru 	u8 eth;
886ad8c632SSudarsana Reddy Kalluru };
896ad8c632SSudarsana Reddy Kalluru 
906ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
916ad8c632SSudarsana Reddy Kalluru 	bool willing;
926ad8c632SSudarsana Reddy Kalluru 	bool enabled;
936ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
946ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
956ad8c632SSudarsana Reddy Kalluru };
966ad8c632SSudarsana Reddy Kalluru 
9759bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
9859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
9959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
10059bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
10159bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
10259bcb797SSudarsana Reddy Kalluru };
10359bcb797SSudarsana Reddy Kalluru 
1046ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
1056ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
10659bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
1076ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1086ad8c632SSudarsana Reddy Kalluru 	u8 prio;
1096ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
1106ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
1156ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
1166ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
1176ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
1186ad8c632SSudarsana Reddy Kalluru 	bool app_error;
1196ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
1206ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
1216ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1226ad8c632SSudarsana Reddy Kalluru 	bool valid;
1236ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1246ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1256ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1266ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1276ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1286ad8c632SSudarsana Reddy Kalluru };
1296ad8c632SSudarsana Reddy Kalluru 
1306ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1326ad8c632SSudarsana Reddy Kalluru 	bool valid;
1336ad8c632SSudarsana Reddy Kalluru };
1346ad8c632SSudarsana Reddy Kalluru 
1356ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1366ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1376ad8c632SSudarsana Reddy Kalluru 	bool valid;
1386ad8c632SSudarsana Reddy Kalluru };
1396ad8c632SSudarsana Reddy Kalluru 
1406ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1416ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1426ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1436ad8c632SSudarsana Reddy Kalluru 	bool valid;
1446ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1456ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1466ad8c632SSudarsana Reddy Kalluru 	bool cee;
14749632b58Ssudarsana.kalluru@cavium.com 	bool local;
1486ad8c632SSudarsana Reddy Kalluru 	u32 err;
1496ad8c632SSudarsana Reddy Kalluru };
1506ad8c632SSudarsana Reddy Kalluru 
1516ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1526ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1536ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1546ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1556ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1566ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1576ad8c632SSudarsana Reddy Kalluru };
1586ad8c632SSudarsana Reddy Kalluru 
15920675b37SMintz, Yuval enum qed_nvm_images {
16020675b37SMintz, Yuval 	QED_NVM_IMAGE_ISCSI_CFG,
16120675b37SMintz, Yuval 	QED_NVM_IMAGE_FCOE_CFG,
16220675b37SMintz, Yuval };
16320675b37SMintz, Yuval 
164645874e5SSudarsana Reddy Kalluru struct qed_link_eee_params {
165645874e5SSudarsana Reddy Kalluru 	u32 tx_lpi_timer;
166645874e5SSudarsana Reddy Kalluru #define QED_EEE_1G_ADV		BIT(0)
167645874e5SSudarsana Reddy Kalluru #define QED_EEE_10G_ADV		BIT(1)
168645874e5SSudarsana Reddy Kalluru 
169645874e5SSudarsana Reddy Kalluru 	/* Capabilities are represented using QED_EEE_*_ADV values */
170645874e5SSudarsana Reddy Kalluru 	u8 adv_caps;
171645874e5SSudarsana Reddy Kalluru 	u8 lp_adv_caps;
172645874e5SSudarsana Reddy Kalluru 	bool enable;
173645874e5SSudarsana Reddy Kalluru 	bool tx_lpi_enable;
174645874e5SSudarsana Reddy Kalluru };
175645874e5SSudarsana Reddy Kalluru 
17691420b83SSudarsana Kalluru enum qed_led_mode {
17791420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
17891420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
17991420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
18091420b83SSudarsana Kalluru };
18191420b83SSudarsana Kalluru 
182fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
183fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
184fe56b9e6SYuval Mintz 
185fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
186fe56b9e6SYuval Mintz 
18741822878SRahul Verma #define QED_COALESCE_MAX 0x1FF
1880e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
189bf5a94bfSRahul Verma #define QED_DEFAULT_TX_USECS 48
190fe56b9e6SYuval Mintz 
191fe56b9e6SYuval Mintz /* forward */
192fe56b9e6SYuval Mintz struct qed_dev;
193fe56b9e6SYuval Mintz 
194fe56b9e6SYuval Mintz struct qed_eth_pf_params {
195fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
196fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
197fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
198fe56b9e6SYuval Mintz 	 */
199fe56b9e6SYuval Mintz 	u16 num_cons;
200d51e4af5SChopra, Manish 
20108bc8f15SMintz, Yuval 	/* per-VF number of CIDs */
20208bc8f15SMintz, Yuval 	u8 num_vf_cons;
20308bc8f15SMintz, Yuval #define ETH_PF_PARAMS_VF_CONS_DEFAULT	(32)
20408bc8f15SMintz, Yuval 
205d51e4af5SChopra, Manish 	/* To enable arfs, previous to HW-init a positive number needs to be
206d51e4af5SChopra, Manish 	 * set [as filters require allocated searcher ILT memory].
207d51e4af5SChopra, Manish 	 * This will set the maximal number of configured steering-filters.
208d51e4af5SChopra, Manish 	 */
209d51e4af5SChopra, Manish 	u32 num_arfs_filters;
210fe56b9e6SYuval Mintz };
211fe56b9e6SYuval Mintz 
2121e128c81SArun Easi struct qed_fcoe_pf_params {
2131e128c81SArun Easi 	/* The following parameters are used during protocol-init */
2141e128c81SArun Easi 	u64 glbl_q_params_addr;
2151e128c81SArun Easi 	u64 bdq_pbl_base_addr[2];
2161e128c81SArun Easi 
2171e128c81SArun Easi 	/* The following parameters are used during HW-init
2181e128c81SArun Easi 	 * and these parameters need to be passed as arguments
2191e128c81SArun Easi 	 * to update_pf_params routine invoked before slowpath start
2201e128c81SArun Easi 	 */
2211e128c81SArun Easi 	u16 num_cons;
2221e128c81SArun Easi 	u16 num_tasks;
2231e128c81SArun Easi 
2241e128c81SArun Easi 	/* The following parameters are used during protocol-init */
2251e128c81SArun Easi 	u16 sq_num_pbl_pages;
2261e128c81SArun Easi 
2271e128c81SArun Easi 	u16 cq_num_entries;
2281e128c81SArun Easi 	u16 cmdq_num_entries;
2291e128c81SArun Easi 	u16 rq_buffer_log_size;
2301e128c81SArun Easi 	u16 mtu;
2311e128c81SArun Easi 	u16 dummy_icid;
2321e128c81SArun Easi 	u16 bdq_xoff_threshold[2];
2331e128c81SArun Easi 	u16 bdq_xon_threshold[2];
2341e128c81SArun Easi 	u16 rq_buffer_size;
2351e128c81SArun Easi 	u8 num_cqs;		/* num of global CQs */
2361e128c81SArun Easi 	u8 log_page_size;
2371e128c81SArun Easi 	u8 gl_rq_pi;
2381e128c81SArun Easi 	u8 gl_cmd_pi;
2391e128c81SArun Easi 	u8 debug_mode;
2401e128c81SArun Easi 	u8 is_target;
2411e128c81SArun Easi 	u8 bdq_pbl_num_entries[2];
2421e128c81SArun Easi };
2431e128c81SArun Easi 
244c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
245c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
246c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
247da090917STomer Tayar 	u64 bdq_pbl_base_addr[3];
248c5ac9319SYuval Mintz 	u16 cq_num_entries;
249c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
250fc831825SYuval Mintz 	u32 two_msl_timer;
251c5ac9319SYuval Mintz 	u16 tx_sws_timer;
252c5ac9319SYuval Mintz 
253c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
254c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
255c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
256c5ac9319SYuval Mintz 	 */
257c5ac9319SYuval Mintz 	u16 num_cons;
258c5ac9319SYuval Mintz 	u16 num_tasks;
259c5ac9319SYuval Mintz 
260c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
261c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
262da090917STomer Tayar 	u16 bdq_xoff_threshold[3];
263da090917STomer Tayar 	u16 bdq_xon_threshold[3];
264c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
265c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
266c5ac9319SYuval Mintz 	u16 rq_buffer_size;
267c5ac9319SYuval Mintz 
268c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
269c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
270c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
271c5ac9319SYuval Mintz 	u8 num_queues;
272c5ac9319SYuval Mintz 	u8 log_page_size;
273c5ac9319SYuval Mintz 	u8 rqe_log_size;
274c5ac9319SYuval Mintz 	u8 max_fin_rt;
275c5ac9319SYuval Mintz 	u8 gl_rq_pi;
276c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
277c5ac9319SYuval Mintz 	u8 debug_mode;
278c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
279c5ac9319SYuval Mintz 
280c5ac9319SYuval Mintz 	u8 is_target;
281da090917STomer Tayar 	u8 is_soc_en;
282da090917STomer Tayar 	u8 soc_num_of_blocks_log;
283da090917STomer Tayar 	u8 bdq_pbl_num_entries[3];
284c5ac9319SYuval Mintz };
285c5ac9319SYuval Mintz 
286c5ac9319SYuval Mintz struct qed_rdma_pf_params {
287c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
288c5ac9319SYuval Mintz 	 * the doorbell BAR).
289c5ac9319SYuval Mintz 	 */
290c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
291c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
292c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
293c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
294c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
295c5ac9319SYuval Mintz 
296c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
297c5ac9319SYuval Mintz 	u8 enable_dcqcn;
298c5ac9319SYuval Mintz };
299c5ac9319SYuval Mintz 
300fe56b9e6SYuval Mintz struct qed_pf_params {
301fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
3021e128c81SArun Easi 	struct qed_fcoe_pf_params fcoe_pf_params;
303c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
304c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
305fe56b9e6SYuval Mintz };
306fe56b9e6SYuval Mintz 
307fe56b9e6SYuval Mintz enum qed_int_mode {
308fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
309fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
310fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
311fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
312fe56b9e6SYuval Mintz };
313fe56b9e6SYuval Mintz 
314fe56b9e6SYuval Mintz struct qed_sb_info {
31521dd79e8STomer Tayar 	struct status_block_e4 *sb_virt;
316fe56b9e6SYuval Mintz 	dma_addr_t sb_phys;
317fe56b9e6SYuval Mintz 	u32 sb_ack; /* Last given ack */
318fe56b9e6SYuval Mintz 	u16 igu_sb_id;
319fe56b9e6SYuval Mintz 	void __iomem *igu_addr;
320fe56b9e6SYuval Mintz 	u8 flags;
321fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT	0x1
322fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP	0x2
323fe56b9e6SYuval Mintz 
324fe56b9e6SYuval Mintz 	struct qed_dev *cdev;
325fe56b9e6SYuval Mintz };
326fe56b9e6SYuval Mintz 
3279c79ddaaSMintz, Yuval enum qed_dev_type {
3289c79ddaaSMintz, Yuval 	QED_DEV_TYPE_BB,
3299c79ddaaSMintz, Yuval 	QED_DEV_TYPE_AH,
3309c79ddaaSMintz, Yuval };
3319c79ddaaSMintz, Yuval 
332fe56b9e6SYuval Mintz struct qed_dev_info {
333fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
334fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
335fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
336fe56b9e6SYuval Mintz 	u8		num_hwfns;
337fe56b9e6SYuval Mintz 
338fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
339fc48b7a6SYuval Mintz 	bool		is_mf_default;
340fe56b9e6SYuval Mintz 
341fe56b9e6SYuval Mintz 	/* FW version */
342fe56b9e6SYuval Mintz 	u16		fw_major;
343fe56b9e6SYuval Mintz 	u16		fw_minor;
344fe56b9e6SYuval Mintz 	u16		fw_rev;
345fe56b9e6SYuval Mintz 	u16		fw_eng;
346fe56b9e6SYuval Mintz 
347fe56b9e6SYuval Mintz 	/* MFW version */
348fe56b9e6SYuval Mintz 	u32		mfw_rev;
349ae33666aSTomer Tayar #define QED_MFW_VERSION_0_MASK		0x000000FF
350ae33666aSTomer Tayar #define QED_MFW_VERSION_0_OFFSET	0
351ae33666aSTomer Tayar #define QED_MFW_VERSION_1_MASK		0x0000FF00
352ae33666aSTomer Tayar #define QED_MFW_VERSION_1_OFFSET	8
353ae33666aSTomer Tayar #define QED_MFW_VERSION_2_MASK		0x00FF0000
354ae33666aSTomer Tayar #define QED_MFW_VERSION_2_OFFSET	16
355ae33666aSTomer Tayar #define QED_MFW_VERSION_3_MASK		0xFF000000
356ae33666aSTomer Tayar #define QED_MFW_VERSION_3_OFFSET	24
357fe56b9e6SYuval Mintz 
358fe56b9e6SYuval Mintz 	u32		flash_size;
359fe56b9e6SYuval Mintz 	u8		mf_mode;
360831bfb0eSYuval Mintz 	bool		tx_switching;
361cee9fbd8SRam Amrani 	bool		rdma_supported;
3620fefbfbaSSudarsana Kalluru 	u16		mtu;
36314d39648SMintz, Yuval 
36414d39648SMintz, Yuval 	bool wol_support;
3659c79ddaaSMintz, Yuval 
366ae33666aSTomer Tayar 	/* MBI version */
367ae33666aSTomer Tayar 	u32 mbi_version;
368ae33666aSTomer Tayar #define QED_MBI_VERSION_0_MASK		0x000000FF
369ae33666aSTomer Tayar #define QED_MBI_VERSION_0_OFFSET	0
370ae33666aSTomer Tayar #define QED_MBI_VERSION_1_MASK		0x0000FF00
371ae33666aSTomer Tayar #define QED_MBI_VERSION_1_OFFSET	8
372ae33666aSTomer Tayar #define QED_MBI_VERSION_2_MASK		0x00FF0000
373ae33666aSTomer Tayar #define QED_MBI_VERSION_2_OFFSET	16
374ae33666aSTomer Tayar 
3759c79ddaaSMintz, Yuval 	enum qed_dev_type dev_type;
37619489c7fSChopra, Manish 
37719489c7fSChopra, Manish 	/* Output parameters for qede */
37819489c7fSChopra, Manish 	bool		vxlan_enable;
37919489c7fSChopra, Manish 	bool		gre_enable;
38019489c7fSChopra, Manish 	bool		geneve_enable;
3813c5da942SMintz, Yuval 
3823c5da942SMintz, Yuval 	u8		abs_pf_id;
383fe56b9e6SYuval Mintz };
384fe56b9e6SYuval Mintz 
385fe56b9e6SYuval Mintz enum qed_sb_type {
386fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
38751ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
388fc831825SYuval Mintz 	QED_SB_TYPE_STORAGE,
389fe56b9e6SYuval Mintz };
390fe56b9e6SYuval Mintz 
391fe56b9e6SYuval Mintz enum qed_protocol {
392fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
393c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
3941e128c81SArun Easi 	QED_PROTOCOL_FCOE,
395fe56b9e6SYuval Mintz };
396fe56b9e6SYuval Mintz 
397054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
398054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
399054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
400054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
401054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
402054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Half_BIT = BIT(4),
403054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Full_BIT = BIT(5),
404054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
405054c67d1SSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(7),
406054c67d1SSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(8),
407054c67d1SSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(9),
408054c67d1SSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(10),
409054c67d1SSudarsana Reddy Kalluru 	QED_LM_COUNT = 11
410054c67d1SSudarsana Reddy Kalluru };
411054c67d1SSudarsana Reddy Kalluru 
412fe56b9e6SYuval Mintz struct qed_link_params {
413fe56b9e6SYuval Mintz 	bool	link_up;
414fe56b9e6SYuval Mintz 
415fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
416fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
417fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
418fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
41903dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
420645874e5SSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_EEE_CONFIG            BIT(5)
421fe56b9e6SYuval Mintz 	u32	override_flags;
422fe56b9e6SYuval Mintz 	bool	autoneg;
423fe56b9e6SYuval Mintz 	u32	adv_speeds;
424fe56b9e6SYuval Mintz 	u32	forced_speed;
425fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
426fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
427fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
428fe56b9e6SYuval Mintz 	u32	pause_config;
42903dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
43003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
43103dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
43203dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
43303dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
43403dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
435645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
436fe56b9e6SYuval Mintz };
437fe56b9e6SYuval Mintz 
438fe56b9e6SYuval Mintz struct qed_link_output {
439fe56b9e6SYuval Mintz 	bool	link_up;
440fe56b9e6SYuval Mintz 
441d194fd26SYuval Mintz 	/* In QED_LM_* defs */
442d194fd26SYuval Mintz 	u32	supported_caps;
443d194fd26SYuval Mintz 	u32	advertised_caps;
444d194fd26SYuval Mintz 	u32	lp_caps;
445d194fd26SYuval Mintz 
446fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
447fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
448fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
449fe56b9e6SYuval Mintz 	bool	autoneg;
450fe56b9e6SYuval Mintz 	u32	pause_config;
451645874e5SSudarsana Reddy Kalluru 
452645874e5SSudarsana Reddy Kalluru 	/* EEE - capability & param */
453645874e5SSudarsana Reddy Kalluru 	bool eee_supported;
454645874e5SSudarsana Reddy Kalluru 	bool eee_active;
455645874e5SSudarsana Reddy Kalluru 	u8 sup_caps;
456645874e5SSudarsana Reddy Kalluru 	struct qed_link_eee_params eee;
457fe56b9e6SYuval Mintz };
458fe56b9e6SYuval Mintz 
4591408cc1fSYuval Mintz struct qed_probe_params {
4601408cc1fSYuval Mintz 	enum qed_protocol protocol;
4611408cc1fSYuval Mintz 	u32 dp_module;
4621408cc1fSYuval Mintz 	u8 dp_level;
4631408cc1fSYuval Mintz 	bool is_vf;
4641408cc1fSYuval Mintz };
4651408cc1fSYuval Mintz 
466fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
467fe56b9e6SYuval Mintz struct qed_slowpath_params {
468fe56b9e6SYuval Mintz 	u32	int_mode;
469fe56b9e6SYuval Mintz 	u8	drv_major;
470fe56b9e6SYuval Mintz 	u8	drv_minor;
471fe56b9e6SYuval Mintz 	u8	drv_rev;
472fe56b9e6SYuval Mintz 	u8	drv_eng;
473fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
474fe56b9e6SYuval Mintz };
475fe56b9e6SYuval Mintz 
476fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
477fe56b9e6SYuval Mintz 
478fe56b9e6SYuval Mintz struct qed_int_info {
479fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
480fe56b9e6SYuval Mintz 	u8			msix_cnt;
481fe56b9e6SYuval Mintz 
482fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
483fe56b9e6SYuval Mintz 	u8			used_cnt;
484fe56b9e6SYuval Mintz };
485fe56b9e6SYuval Mintz 
486*3a69cae8SSudarsana Reddy Kalluru #define QED_NVM_SIGNATURE 0x12435687
487*3a69cae8SSudarsana Reddy Kalluru 
488*3a69cae8SSudarsana Reddy Kalluru enum qed_nvm_flash_cmd {
489*3a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_DATA = 0x2,
490*3a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_FILE_START = 0x3,
491*3a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_CHANGE = 0x4,
492*3a69cae8SSudarsana Reddy Kalluru 	QED_NVM_FLASH_CMD_NVM_MAX,
493*3a69cae8SSudarsana Reddy Kalluru };
494*3a69cae8SSudarsana Reddy Kalluru 
495fe56b9e6SYuval Mintz struct qed_common_cb_ops {
496d51e4af5SChopra, Manish 	void (*arfs_filter_op)(void *dev, void *fltr, u8 fw_rc);
497fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
498fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
4991e128c81SArun Easi 	void	(*dcbx_aen)(void *dev, struct qed_dcbx_get *get, u32 mib_type);
500fe56b9e6SYuval Mintz };
501fe56b9e6SYuval Mintz 
50203dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
50303dc76caSSudarsana Reddy Kalluru /**
50403dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
50503dc76caSSudarsana Reddy Kalluru  *
50603dc76caSSudarsana Reddy Kalluru  * @param cdev
50703dc76caSSudarsana Reddy Kalluru  *
50803dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
50903dc76caSSudarsana Reddy Kalluru  */
51003dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
51103dc76caSSudarsana Reddy Kalluru 
51203dc76caSSudarsana Reddy Kalluru /**
51303dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
51403dc76caSSudarsana Reddy Kalluru  *
51503dc76caSSudarsana Reddy Kalluru  * @param cdev
51603dc76caSSudarsana Reddy Kalluru  *
51703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
51803dc76caSSudarsana Reddy Kalluru  */
51903dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
52003dc76caSSudarsana Reddy Kalluru 
52103dc76caSSudarsana Reddy Kalluru /**
52203dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
52303dc76caSSudarsana Reddy Kalluru  *
52403dc76caSSudarsana Reddy Kalluru  * @param cdev
52503dc76caSSudarsana Reddy Kalluru  *
52603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
52703dc76caSSudarsana Reddy Kalluru  */
52803dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
52903dc76caSSudarsana Reddy Kalluru 
53003dc76caSSudarsana Reddy Kalluru /**
53103dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
53203dc76caSSudarsana Reddy Kalluru  *
53303dc76caSSudarsana Reddy Kalluru  * @param cdev
53403dc76caSSudarsana Reddy Kalluru  *
53503dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
53603dc76caSSudarsana Reddy Kalluru  */
53703dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
5387a4b21b7SMintz, Yuval 
5397a4b21b7SMintz, Yuval /**
5407a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
5417a4b21b7SMintz, Yuval  *
5427a4b21b7SMintz, Yuval  * @param cdev
5437a4b21b7SMintz, Yuval  *
5447a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
5457a4b21b7SMintz, Yuval  */
5467a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
54703dc76caSSudarsana Reddy Kalluru };
54803dc76caSSudarsana Reddy Kalluru 
549fe56b9e6SYuval Mintz struct qed_common_ops {
55003dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
55103dc76caSSudarsana Reddy Kalluru 
552fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
5531408cc1fSYuval Mintz 				 struct qed_probe_params *params);
554fe56b9e6SYuval Mintz 
555fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
556fe56b9e6SYuval Mintz 
557fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
558fe56b9e6SYuval Mintz 					   pci_power_t state);
559fe56b9e6SYuval Mintz 
560712c3cbfSMintz, Yuval 	void (*set_name) (struct qed_dev *cdev, char name[]);
561fe56b9e6SYuval Mintz 
562fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
563fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
564fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
565fe56b9e6SYuval Mintz 	 */
566fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
567fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
568fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
569fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
570fe56b9e6SYuval Mintz 
571fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
572fe56b9e6SYuval Mintz 
573fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
574fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
575fe56b9e6SYuval Mintz 	 */
576fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
577fe56b9e6SYuval Mintz 				      u16 cnt);
578fe56b9e6SYuval Mintz 
579fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
580fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
581fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
582fe56b9e6SYuval Mintz 
583fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
584fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
585fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
586fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
587fe56b9e6SYuval Mintz 				   u16 sb_id,
588fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
589fe56b9e6SYuval Mintz 
590fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
591fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
592fe56b9e6SYuval Mintz 				      u16 sb_id);
593fe56b9e6SYuval Mintz 
594fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
595fe56b9e6SYuval Mintz 					       void *token,
596fe56b9e6SYuval Mintz 					       int index,
597fe56b9e6SYuval Mintz 					       void (*handler)(void *));
598fe56b9e6SYuval Mintz 
599fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
600fe56b9e6SYuval Mintz 					      int index);
6011e128c81SArun Easi 	int (*dbg_grc)(struct qed_dev *cdev,
6021e128c81SArun Easi 		       void *buffer, u32 *num_dumped_bytes);
6031e128c81SArun Easi 
6041e128c81SArun Easi 	int (*dbg_grc_size)(struct qed_dev *cdev);
605fe7cd2bfSYuval Mintz 
606e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
607e0971c83STomer Tayar 
608e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
609e0971c83STomer Tayar 
610fe7cd2bfSYuval Mintz /**
611fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
612fe7cd2bfSYuval Mintz  *
613fe7cd2bfSYuval Mintz  * @param cdev
614fe7cd2bfSYuval Mintz  *
615fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
616fe7cd2bfSYuval Mintz  */
617fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
618fe7cd2bfSYuval Mintz 
619fe56b9e6SYuval Mintz /**
620fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
621fe56b9e6SYuval Mintz  *
622fe56b9e6SYuval Mintz  * @param cdev
623fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
624fe56b9e6SYuval Mintz  *
625fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
626fe56b9e6SYuval Mintz  */
627fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
628fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
629fe56b9e6SYuval Mintz 
630fe56b9e6SYuval Mintz /**
631fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
632fe56b9e6SYuval Mintz  *
633fe56b9e6SYuval Mintz  * @param cdev
634fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
635fe56b9e6SYuval Mintz  */
636fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
637fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
638fe56b9e6SYuval Mintz 
639fe56b9e6SYuval Mintz /**
640fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
641fe56b9e6SYuval Mintz  *
642fe56b9e6SYuval Mintz  * @param cdev
643fe56b9e6SYuval Mintz  */
644fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
645fe56b9e6SYuval Mintz 
646fe56b9e6SYuval Mintz /**
647fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
648fe56b9e6SYuval Mintz  *
649fe56b9e6SYuval Mintz  * @param cdev
650fe56b9e6SYuval Mintz  * @param dp_module
651fe56b9e6SYuval Mintz  * @param dp_level
652fe56b9e6SYuval Mintz  */
653fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
654fe56b9e6SYuval Mintz 					 u32 dp_module,
655fe56b9e6SYuval Mintz 					 u8 dp_level);
656fe56b9e6SYuval Mintz 
657fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
658fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
659fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
660a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
661a91eb52aSYuval Mintz 				       u32 num_elems,
662fe56b9e6SYuval Mintz 				       size_t elem_size,
6631a4a6975SMintz, Yuval 				       struct qed_chain *p_chain,
6641a4a6975SMintz, Yuval 				       struct qed_chain_ext_pbl *ext_pbl);
665fe56b9e6SYuval Mintz 
666fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
667fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
66891420b83SSudarsana Kalluru 
66991420b83SSudarsana Kalluru /**
670*3a69cae8SSudarsana Reddy Kalluru  * @brief nvm_flash - Flash nvm data.
671*3a69cae8SSudarsana Reddy Kalluru  *
672*3a69cae8SSudarsana Reddy Kalluru  * @param cdev
673*3a69cae8SSudarsana Reddy Kalluru  * @param name - file containing the data
674*3a69cae8SSudarsana Reddy Kalluru  *
675*3a69cae8SSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
676*3a69cae8SSudarsana Reddy Kalluru  */
677*3a69cae8SSudarsana Reddy Kalluru 	int (*nvm_flash)(struct qed_dev *cdev, const char *name);
678*3a69cae8SSudarsana Reddy Kalluru 
679*3a69cae8SSudarsana Reddy Kalluru /**
68020675b37SMintz, Yuval  * @brief nvm_get_image - reads an entire image from nvram
68120675b37SMintz, Yuval  *
68220675b37SMintz, Yuval  * @param cdev
68320675b37SMintz, Yuval  * @param type - type of the request nvram image
68420675b37SMintz, Yuval  * @param buf - preallocated buffer to fill with the image
68520675b37SMintz, Yuval  * @param len - length of the allocated buffer
68620675b37SMintz, Yuval  *
68720675b37SMintz, Yuval  * @return 0 on success, error otherwise
68820675b37SMintz, Yuval  */
68920675b37SMintz, Yuval 	int (*nvm_get_image)(struct qed_dev *cdev,
69020675b37SMintz, Yuval 			     enum qed_nvm_images type, u8 *buf, u16 len);
69120675b37SMintz, Yuval 
69220675b37SMintz, Yuval /**
693722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
694722003acSSudarsana Reddy Kalluru  *
695722003acSSudarsana Reddy Kalluru  * @param cdev
696722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
697722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
698722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
699722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
700722003acSSudarsana Reddy Kalluru  *
701722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
702722003acSSudarsana Reddy Kalluru  */
703477f2d14SRahul Verma 	int (*set_coalesce)(struct qed_dev *cdev,
704477f2d14SRahul Verma 			    u16 rx_coal, u16 tx_coal, void *handle);
705722003acSSudarsana Reddy Kalluru 
706722003acSSudarsana Reddy Kalluru /**
70791420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
70891420b83SSudarsana Kalluru  *
70991420b83SSudarsana Kalluru  * @param cdev
71091420b83SSudarsana Kalluru  * @param mode - LED mode
71191420b83SSudarsana Kalluru  *
71291420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
71391420b83SSudarsana Kalluru  */
71491420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
71591420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
7160fefbfbaSSudarsana Kalluru 
7170fefbfbaSSudarsana Kalluru /**
7180fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
7190fefbfbaSSudarsana Kalluru  *
7200fefbfbaSSudarsana Kalluru  * @param cdev
7210fefbfbaSSudarsana Kalluru  * @param active
7220fefbfbaSSudarsana Kalluru  *
7230fefbfbaSSudarsana Kalluru  */
7240fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
7250fefbfbaSSudarsana Kalluru 
7260fefbfbaSSudarsana Kalluru /**
7270fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
7280fefbfbaSSudarsana Kalluru  *
7290fefbfbaSSudarsana Kalluru  * @param cdev
7300fefbfbaSSudarsana Kalluru  * @param mac
7310fefbfbaSSudarsana Kalluru  *
7320fefbfbaSSudarsana Kalluru  */
7330fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
7340fefbfbaSSudarsana Kalluru 
7350fefbfbaSSudarsana Kalluru /**
7360fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
7370fefbfbaSSudarsana Kalluru  *
7380fefbfbaSSudarsana Kalluru  * @param cdev
7390fefbfbaSSudarsana Kalluru  * @param mtu
7400fefbfbaSSudarsana Kalluru  *
7410fefbfbaSSudarsana Kalluru  */
7420fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
74314d39648SMintz, Yuval 
74414d39648SMintz, Yuval /**
74514d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
74614d39648SMintz, Yuval  *
74714d39648SMintz, Yuval  * @param cdev
74814d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
74914d39648SMintz, Yuval  */
75014d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
751fe56b9e6SYuval Mintz };
752fe56b9e6SYuval Mintz 
753fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
754fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
755fe56b9e6SYuval Mintz 
756fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
757fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
758fe56b9e6SYuval Mintz 
759fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
760fe56b9e6SYuval Mintz 	do {						       \
761fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
762fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
763fe56b9e6SYuval Mintz 	} while (0)
764fe56b9e6SYuval Mintz 
765fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
766fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
767fe56b9e6SYuval Mintz 
768fe56b9e6SYuval Mintz /* Debug print definitions */
769fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)					\
7709d7650c2SMintz, Yuval 	do {							\
771fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,			\
772fe56b9e6SYuval Mintz 		       __func__, __LINE__,			\
773fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
7749d7650c2SMintz, Yuval 		       ## __VA_ARGS__);				\
7759d7650c2SMintz, Yuval 	} while (0)
776fe56b9e6SYuval Mintz 
777fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
778fe56b9e6SYuval Mintz 	do {							      \
779fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
780fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
781fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
782fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
783fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
784fe56b9e6SYuval Mintz 								      \
785fe56b9e6SYuval Mintz 		}						      \
786fe56b9e6SYuval Mintz 	} while (0)
787fe56b9e6SYuval Mintz 
788fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
789fe56b9e6SYuval Mintz 	do {							      \
790fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
791fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
792fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
793fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
794fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
795fe56b9e6SYuval Mintz 		}						      \
796fe56b9e6SYuval Mintz 	} while (0)
797fe56b9e6SYuval Mintz 
798fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
799fe56b9e6SYuval Mintz 	do {								\
800fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
801fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
802fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
803fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
804fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
805fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
806fe56b9e6SYuval Mintz 		}							\
807fe56b9e6SYuval Mintz 	} while (0)
808fe56b9e6SYuval Mintz 
809fe56b9e6SYuval Mintz enum DP_LEVEL {
810fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
811fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
812fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
813fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
814fe56b9e6SYuval Mintz };
815fe56b9e6SYuval Mintz 
816fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
817fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
818fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
819fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
820fe56b9e6SYuval Mintz 
821fe56b9e6SYuval Mintz enum DP_MODULE {
822fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
823fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
824fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
825fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
826fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
827fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
828fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
8290a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
830fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
83151ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
832fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
833fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
834fe56b9e6SYuval Mintz };
835fe56b9e6SYuval Mintz 
836fc48b7a6SYuval Mintz enum qed_mf_mode {
837fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
838fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
839fc48b7a6SYuval Mintz 	QED_MF_NPAR,
840fc48b7a6SYuval Mintz };
841fc48b7a6SYuval Mintz 
8429c79ddaaSMintz, Yuval struct qed_eth_stats_common {
843fe56b9e6SYuval Mintz 	u64	no_buff_discards;
844fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
845fe56b9e6SYuval Mintz 	u64	ttl0_discard;
846fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
847fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
848fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
849fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
850fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
851fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
852fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
853fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
854fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
855fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
856fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
857fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
858fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
859fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
860fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
861fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
862fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
863fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
864fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
865fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
866fe56b9e6SYuval Mintz 
867fe56b9e6SYuval Mintz 	/* port */
868fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
869d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
870d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
871d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
872d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
873d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
874fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
875fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
876fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
877fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
878fe56b9e6SYuval Mintz 	u64	rx_align_errors;
879fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
880fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
881fe56b9e6SYuval Mintz 	u64	rx_jabbers;
882fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
883fe56b9e6SYuval Mintz 	u64	rx_fragments;
884fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
885fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
886fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
887fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
888fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
889fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
890fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
891fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
892fe56b9e6SYuval Mintz 	u64	brb_truncates;
893fe56b9e6SYuval Mintz 	u64	brb_discards;
894fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
895fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
896fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
897fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
898fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
899fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
900fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
901fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
902fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
903fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
904fe56b9e6SYuval Mintz };
905fe56b9e6SYuval Mintz 
9069c79ddaaSMintz, Yuval struct qed_eth_stats_bb {
9079c79ddaaSMintz, Yuval 	u64 rx_1519_to_1522_byte_packets;
9089c79ddaaSMintz, Yuval 	u64 rx_1519_to_2047_byte_packets;
9099c79ddaaSMintz, Yuval 	u64 rx_2048_to_4095_byte_packets;
9109c79ddaaSMintz, Yuval 	u64 rx_4096_to_9216_byte_packets;
9119c79ddaaSMintz, Yuval 	u64 rx_9217_to_16383_byte_packets;
9129c79ddaaSMintz, Yuval 	u64 tx_1519_to_2047_byte_packets;
9139c79ddaaSMintz, Yuval 	u64 tx_2048_to_4095_byte_packets;
9149c79ddaaSMintz, Yuval 	u64 tx_4096_to_9216_byte_packets;
9159c79ddaaSMintz, Yuval 	u64 tx_9217_to_16383_byte_packets;
9169c79ddaaSMintz, Yuval 	u64 tx_lpi_entry_count;
9179c79ddaaSMintz, Yuval 	u64 tx_total_collisions;
9189c79ddaaSMintz, Yuval };
9199c79ddaaSMintz, Yuval 
9209c79ddaaSMintz, Yuval struct qed_eth_stats_ah {
9219c79ddaaSMintz, Yuval 	u64 rx_1519_to_max_byte_packets;
9229c79ddaaSMintz, Yuval 	u64 tx_1519_to_max_byte_packets;
9239c79ddaaSMintz, Yuval };
9249c79ddaaSMintz, Yuval 
9259c79ddaaSMintz, Yuval struct qed_eth_stats {
9269c79ddaaSMintz, Yuval 	struct qed_eth_stats_common common;
9279c79ddaaSMintz, Yuval 
9289c79ddaaSMintz, Yuval 	union {
9299c79ddaaSMintz, Yuval 		struct qed_eth_stats_bb bb;
9309c79ddaaSMintz, Yuval 		struct qed_eth_stats_ah ah;
9319c79ddaaSMintz, Yuval 	};
9329c79ddaaSMintz, Yuval };
9339c79ddaaSMintz, Yuval 
934fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
935fe56b9e6SYuval Mintz 
936fe56b9e6SYuval Mintz #define RX_PI           0
937fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
938fe56b9e6SYuval Mintz 
9394ac801b7SYuval Mintz struct qed_sb_cnt_info {
940726fdbe9SMintz, Yuval 	/* Original, current, and free SBs for PF */
941726fdbe9SMintz, Yuval 	int orig;
942726fdbe9SMintz, Yuval 	int cnt;
943726fdbe9SMintz, Yuval 	int free_cnt;
944726fdbe9SMintz, Yuval 
945726fdbe9SMintz, Yuval 	/* Original, current and free SBS for child VFs */
946726fdbe9SMintz, Yuval 	int iov_orig;
947726fdbe9SMintz, Yuval 	int iov_cnt;
948726fdbe9SMintz, Yuval 	int free_cnt_iov;
9494ac801b7SYuval Mintz };
9504ac801b7SYuval Mintz 
951fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
952fe56b9e6SYuval Mintz {
953fe56b9e6SYuval Mintz 	u32 prod = 0;
954fe56b9e6SYuval Mintz 	u16 rc = 0;
955fe56b9e6SYuval Mintz 
956fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
95721dd79e8STomer Tayar 	       STATUS_BLOCK_E4_PROD_INDEX_MASK;
958fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
959fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
960fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
961fe56b9e6SYuval Mintz 	}
962fe56b9e6SYuval Mintz 
963fe56b9e6SYuval Mintz 	/* Let SB update */
964fe56b9e6SYuval Mintz 	mmiowb();
965fe56b9e6SYuval Mintz 	return rc;
966fe56b9e6SYuval Mintz }
967fe56b9e6SYuval Mintz 
968fe56b9e6SYuval Mintz /**
969fe56b9e6SYuval Mintz  *
970fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
971fe56b9e6SYuval Mintz  *        written to the IGU.
972fe56b9e6SYuval Mintz  *
973fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
974fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
975fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
976fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
977fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
978fe56b9e6SYuval Mintz  *                 updated.
979fe56b9e6SYuval Mintz  *
980fe56b9e6SYuval Mintz  * @return inline void
981fe56b9e6SYuval Mintz  */
982fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
983fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
984fe56b9e6SYuval Mintz 			      u8 upd_flg)
985fe56b9e6SYuval Mintz {
986fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
987fe56b9e6SYuval Mintz 
988fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
989fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
990fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
991fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
992fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
993fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
994fe56b9e6SYuval Mintz 
995fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
996fe56b9e6SYuval Mintz 
997fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
998fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
999fe56b9e6SYuval Mintz 	 */
1000fe56b9e6SYuval Mintz 	mmiowb();
1001fe56b9e6SYuval Mintz 	barrier();
1002fe56b9e6SYuval Mintz }
1003fe56b9e6SYuval Mintz 
1004fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
1005fe56b9e6SYuval Mintz 				     void __iomem *addr,
1006fe56b9e6SYuval Mintz 				     int size,
1007fe56b9e6SYuval Mintz 				     u32 *data)
1008fe56b9e6SYuval Mintz 
1009fe56b9e6SYuval Mintz {
1010fe56b9e6SYuval Mintz 	unsigned int i;
1011fe56b9e6SYuval Mintz 
1012fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
1013fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
1014fe56b9e6SYuval Mintz }
1015fe56b9e6SYuval Mintz 
1016fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
1017fe56b9e6SYuval Mintz 				   int size,
1018fe56b9e6SYuval Mintz 				   u32 *data)
1019fe56b9e6SYuval Mintz {
1020fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
1021fe56b9e6SYuval Mintz }
1022fe56b9e6SYuval Mintz 
10238c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
10248c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
10258c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
10268c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
10278c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
10288c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
10298c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
10308c5ebd0cSSudarsana Reddy Kalluru };
10318c5ebd0cSSudarsana Reddy Kalluru 
10328c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
10338c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
1034fe56b9e6SYuval Mintz #endif
1035