xref: /linux/include/linux/qed/qed_if.h (revision 14d39648cbfc6289e3f873d30f282b9517ebe860)
1fe56b9e6SYuval Mintz /* QLogic qed NIC Driver
2fe56b9e6SYuval Mintz  *
3fe56b9e6SYuval Mintz  * Copyright (c) 2015 QLogic Corporation
4fe56b9e6SYuval Mintz  *
5fe56b9e6SYuval Mintz  * This software is available under the terms of the GNU General Public License
6fe56b9e6SYuval Mintz  * (GPL) Version 2, available from the file COPYING in the main directory of
7fe56b9e6SYuval Mintz  * this source tree.
8fe56b9e6SYuval Mintz  */
9fe56b9e6SYuval Mintz 
10fe56b9e6SYuval Mintz #ifndef _QED_IF_H
11fe56b9e6SYuval Mintz #define _QED_IF_H
12fe56b9e6SYuval Mintz 
13fe56b9e6SYuval Mintz #include <linux/types.h>
14fe56b9e6SYuval Mintz #include <linux/interrupt.h>
15fe56b9e6SYuval Mintz #include <linux/netdevice.h>
16fe56b9e6SYuval Mintz #include <linux/pci.h>
17fe56b9e6SYuval Mintz #include <linux/skbuff.h>
18fe56b9e6SYuval Mintz #include <linux/types.h>
19fe56b9e6SYuval Mintz #include <asm/byteorder.h>
20fe56b9e6SYuval Mintz #include <linux/io.h>
21fe56b9e6SYuval Mintz #include <linux/compiler.h>
22fe56b9e6SYuval Mintz #include <linux/kernel.h>
23fe56b9e6SYuval Mintz #include <linux/list.h>
24fe56b9e6SYuval Mintz #include <linux/slab.h>
25fe56b9e6SYuval Mintz #include <linux/qed/common_hsi.h>
26fe56b9e6SYuval Mintz #include <linux/qed/qed_chain.h>
27fe56b9e6SYuval Mintz 
2839651abdSSudarsana Reddy Kalluru enum dcbx_protocol_type {
2939651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ISCSI,
3039651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_FCOE,
3139651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE,
3239651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ROCE_V2,
3339651abdSSudarsana Reddy Kalluru 	DCBX_PROTOCOL_ETH,
3439651abdSSudarsana Reddy Kalluru 	DCBX_MAX_PROTOCOL_TYPE
3539651abdSSudarsana Reddy Kalluru };
3639651abdSSudarsana Reddy Kalluru 
3751ff1725SRam Amrani #define QED_ROCE_PROTOCOL_INDEX (3)
3851ff1725SRam Amrani 
396ad8c632SSudarsana Reddy Kalluru #ifdef CONFIG_DCB
406ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_CHASSIS_ID_STAT_LEN 4
416ad8c632SSudarsana Reddy Kalluru #define QED_LLDP_PORT_ID_STAT_LEN 4
426ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_MAX_APP_PROTOCOL 32
436ad8c632SSudarsana Reddy Kalluru #define QED_MAX_PFC_PRIORITIES 8
446ad8c632SSudarsana Reddy Kalluru #define QED_DCBX_DSCP_SIZE 64
456ad8c632SSudarsana Reddy Kalluru 
466ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_remote {
476ad8c632SSudarsana Reddy Kalluru 	u32 peer_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
486ad8c632SSudarsana Reddy Kalluru 	u32 peer_port_id[QED_LLDP_PORT_ID_STAT_LEN];
496ad8c632SSudarsana Reddy Kalluru 	bool enable_rx;
506ad8c632SSudarsana Reddy Kalluru 	bool enable_tx;
516ad8c632SSudarsana Reddy Kalluru 	u32 tx_interval;
526ad8c632SSudarsana Reddy Kalluru 	u32 max_credit;
536ad8c632SSudarsana Reddy Kalluru };
546ad8c632SSudarsana Reddy Kalluru 
556ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_lldp_local {
566ad8c632SSudarsana Reddy Kalluru 	u32 local_chassis_id[QED_LLDP_CHASSIS_ID_STAT_LEN];
576ad8c632SSudarsana Reddy Kalluru 	u32 local_port_id[QED_LLDP_PORT_ID_STAT_LEN];
586ad8c632SSudarsana Reddy Kalluru };
596ad8c632SSudarsana Reddy Kalluru 
606ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_app_prio {
616ad8c632SSudarsana Reddy Kalluru 	u8 roce;
626ad8c632SSudarsana Reddy Kalluru 	u8 roce_v2;
636ad8c632SSudarsana Reddy Kalluru 	u8 fcoe;
646ad8c632SSudarsana Reddy Kalluru 	u8 iscsi;
656ad8c632SSudarsana Reddy Kalluru 	u8 eth;
666ad8c632SSudarsana Reddy Kalluru };
676ad8c632SSudarsana Reddy Kalluru 
686ad8c632SSudarsana Reddy Kalluru struct qed_dbcx_pfc_params {
696ad8c632SSudarsana Reddy Kalluru 	bool willing;
706ad8c632SSudarsana Reddy Kalluru 	bool enabled;
716ad8c632SSudarsana Reddy Kalluru 	u8 prio[QED_MAX_PFC_PRIORITIES];
726ad8c632SSudarsana Reddy Kalluru 	u8 max_tc;
736ad8c632SSudarsana Reddy Kalluru };
746ad8c632SSudarsana Reddy Kalluru 
7559bcb797SSudarsana Reddy Kalluru enum qed_dcbx_sf_ieee_type {
7659bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_ETHTYPE,
7759bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_PORT,
7859bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_UDP_PORT,
7959bcb797SSudarsana Reddy Kalluru 	QED_DCBX_SF_IEEE_TCP_UDP_PORT
8059bcb797SSudarsana Reddy Kalluru };
8159bcb797SSudarsana Reddy Kalluru 
826ad8c632SSudarsana Reddy Kalluru struct qed_app_entry {
836ad8c632SSudarsana Reddy Kalluru 	bool ethtype;
8459bcb797SSudarsana Reddy Kalluru 	enum qed_dcbx_sf_ieee_type sf_ieee;
856ad8c632SSudarsana Reddy Kalluru 	bool enabled;
866ad8c632SSudarsana Reddy Kalluru 	u8 prio;
876ad8c632SSudarsana Reddy Kalluru 	u16 proto_id;
886ad8c632SSudarsana Reddy Kalluru 	enum dcbx_protocol_type proto_type;
896ad8c632SSudarsana Reddy Kalluru };
906ad8c632SSudarsana Reddy Kalluru 
916ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_params {
926ad8c632SSudarsana Reddy Kalluru 	struct qed_app_entry app_entry[QED_DCBX_MAX_APP_PROTOCOL];
936ad8c632SSudarsana Reddy Kalluru 	u16 num_app_entries;
946ad8c632SSudarsana Reddy Kalluru 	bool app_willing;
956ad8c632SSudarsana Reddy Kalluru 	bool app_valid;
966ad8c632SSudarsana Reddy Kalluru 	bool app_error;
976ad8c632SSudarsana Reddy Kalluru 	bool ets_willing;
986ad8c632SSudarsana Reddy Kalluru 	bool ets_enabled;
996ad8c632SSudarsana Reddy Kalluru 	bool ets_cbs;
1006ad8c632SSudarsana Reddy Kalluru 	bool valid;
1016ad8c632SSudarsana Reddy Kalluru 	u8 ets_pri_tc_tbl[QED_MAX_PFC_PRIORITIES];
1026ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_bw_tbl[QED_MAX_PFC_PRIORITIES];
1036ad8c632SSudarsana Reddy Kalluru 	u8 ets_tc_tsa_tbl[QED_MAX_PFC_PRIORITIES];
1046ad8c632SSudarsana Reddy Kalluru 	struct qed_dbcx_pfc_params pfc;
1056ad8c632SSudarsana Reddy Kalluru 	u8 max_ets_tc;
1066ad8c632SSudarsana Reddy Kalluru };
1076ad8c632SSudarsana Reddy Kalluru 
1086ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_admin_params {
1096ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1106ad8c632SSudarsana Reddy Kalluru 	bool valid;
1116ad8c632SSudarsana Reddy Kalluru };
1126ad8c632SSudarsana Reddy Kalluru 
1136ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_remote_params {
1146ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1156ad8c632SSudarsana Reddy Kalluru 	bool valid;
1166ad8c632SSudarsana Reddy Kalluru };
1176ad8c632SSudarsana Reddy Kalluru 
1186ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_operational_params {
1196ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_app_prio app_prio;
1206ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_params params;
1216ad8c632SSudarsana Reddy Kalluru 	bool valid;
1226ad8c632SSudarsana Reddy Kalluru 	bool enabled;
1236ad8c632SSudarsana Reddy Kalluru 	bool ieee;
1246ad8c632SSudarsana Reddy Kalluru 	bool cee;
1256ad8c632SSudarsana Reddy Kalluru 	u32 err;
1266ad8c632SSudarsana Reddy Kalluru };
1276ad8c632SSudarsana Reddy Kalluru 
1286ad8c632SSudarsana Reddy Kalluru struct qed_dcbx_get {
1296ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_operational_params operational;
1306ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_remote lldp_remote;
1316ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_lldp_local lldp_local;
1326ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_remote_params remote;
1336ad8c632SSudarsana Reddy Kalluru 	struct qed_dcbx_admin_params local;
1346ad8c632SSudarsana Reddy Kalluru };
1356ad8c632SSudarsana Reddy Kalluru #endif
1366ad8c632SSudarsana Reddy Kalluru 
13791420b83SSudarsana Kalluru enum qed_led_mode {
13891420b83SSudarsana Kalluru 	QED_LED_MODE_OFF,
13991420b83SSudarsana Kalluru 	QED_LED_MODE_ON,
14091420b83SSudarsana Kalluru 	QED_LED_MODE_RESTORE
14191420b83SSudarsana Kalluru };
14291420b83SSudarsana Kalluru 
143fe56b9e6SYuval Mintz #define DIRECT_REG_WR(reg_addr, val) writel((u32)val, \
144fe56b9e6SYuval Mintz 					    (void __iomem *)(reg_addr))
145fe56b9e6SYuval Mintz 
146fe56b9e6SYuval Mintz #define DIRECT_REG_RD(reg_addr) readl((void __iomem *)(reg_addr))
147fe56b9e6SYuval Mintz 
148fe56b9e6SYuval Mintz #define QED_COALESCE_MAX 0xFF
1490e191827SSudarsana Reddy Kalluru #define QED_DEFAULT_RX_USECS 12
150fe56b9e6SYuval Mintz 
151fe56b9e6SYuval Mintz /* forward */
152fe56b9e6SYuval Mintz struct qed_dev;
153fe56b9e6SYuval Mintz 
154fe56b9e6SYuval Mintz struct qed_eth_pf_params {
155fe56b9e6SYuval Mintz 	/* The following parameters are used during HW-init
156fe56b9e6SYuval Mintz 	 * and these parameters need to be passed as arguments
157fe56b9e6SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
158fe56b9e6SYuval Mintz 	 */
159fe56b9e6SYuval Mintz 	u16 num_cons;
160fe56b9e6SYuval Mintz };
161fe56b9e6SYuval Mintz 
162c5ac9319SYuval Mintz /* Most of the the parameters below are described in the FW iSCSI / TCP HSI */
163c5ac9319SYuval Mintz struct qed_iscsi_pf_params {
164c5ac9319SYuval Mintz 	u64 glbl_q_params_addr;
165c5ac9319SYuval Mintz 	u64 bdq_pbl_base_addr[2];
166c5ac9319SYuval Mintz 	u32 max_cwnd;
167c5ac9319SYuval Mintz 	u16 cq_num_entries;
168c5ac9319SYuval Mintz 	u16 cmdq_num_entries;
169c5ac9319SYuval Mintz 	u16 dup_ack_threshold;
170c5ac9319SYuval Mintz 	u16 tx_sws_timer;
171c5ac9319SYuval Mintz 	u16 min_rto;
172c5ac9319SYuval Mintz 	u16 min_rto_rt;
173c5ac9319SYuval Mintz 	u16 max_rto;
174c5ac9319SYuval Mintz 
175c5ac9319SYuval Mintz 	/* The following parameters are used during HW-init
176c5ac9319SYuval Mintz 	 * and these parameters need to be passed as arguments
177c5ac9319SYuval Mintz 	 * to update_pf_params routine invoked before slowpath start
178c5ac9319SYuval Mintz 	 */
179c5ac9319SYuval Mintz 	u16 num_cons;
180c5ac9319SYuval Mintz 	u16 num_tasks;
181c5ac9319SYuval Mintz 
182c5ac9319SYuval Mintz 	/* The following parameters are used during protocol-init */
183c5ac9319SYuval Mintz 	u16 half_way_close_timeout;
184c5ac9319SYuval Mintz 	u16 bdq_xoff_threshold[2];
185c5ac9319SYuval Mintz 	u16 bdq_xon_threshold[2];
186c5ac9319SYuval Mintz 	u16 cmdq_xoff_threshold;
187c5ac9319SYuval Mintz 	u16 cmdq_xon_threshold;
188c5ac9319SYuval Mintz 	u16 rq_buffer_size;
189c5ac9319SYuval Mintz 
190c5ac9319SYuval Mintz 	u8 num_sq_pages_in_ring;
191c5ac9319SYuval Mintz 	u8 num_r2tq_pages_in_ring;
192c5ac9319SYuval Mintz 	u8 num_uhq_pages_in_ring;
193c5ac9319SYuval Mintz 	u8 num_queues;
194c5ac9319SYuval Mintz 	u8 log_page_size;
195c5ac9319SYuval Mintz 	u8 rqe_log_size;
196c5ac9319SYuval Mintz 	u8 max_fin_rt;
197c5ac9319SYuval Mintz 	u8 gl_rq_pi;
198c5ac9319SYuval Mintz 	u8 gl_cmd_pi;
199c5ac9319SYuval Mintz 	u8 debug_mode;
200c5ac9319SYuval Mintz 	u8 ll2_ooo_queue_id;
201c5ac9319SYuval Mintz 	u8 ooo_enable;
202c5ac9319SYuval Mintz 
203c5ac9319SYuval Mintz 	u8 is_target;
204c5ac9319SYuval Mintz 	u8 bdq_pbl_num_entries[2];
205c5ac9319SYuval Mintz };
206c5ac9319SYuval Mintz 
207c5ac9319SYuval Mintz struct qed_rdma_pf_params {
208c5ac9319SYuval Mintz 	/* Supplied to QED during resource allocation (may affect the ILT and
209c5ac9319SYuval Mintz 	 * the doorbell BAR).
210c5ac9319SYuval Mintz 	 */
211c5ac9319SYuval Mintz 	u32 min_dpis;		/* number of requested DPIs */
212c5ac9319SYuval Mintz 	u32 num_mrs;		/* number of requested memory regions */
213c5ac9319SYuval Mintz 	u32 num_qps;		/* number of requested Queue Pairs */
214c5ac9319SYuval Mintz 	u32 num_srqs;		/* number of requested SRQ */
215c5ac9319SYuval Mintz 	u8 roce_edpm_mode;	/* see QED_ROCE_EDPM_MODE_ENABLE */
216c5ac9319SYuval Mintz 	u8 gl_pi;		/* protocol index */
217c5ac9319SYuval Mintz 
218c5ac9319SYuval Mintz 	/* Will allocate rate limiters to be used with QPs */
219c5ac9319SYuval Mintz 	u8 enable_dcqcn;
220c5ac9319SYuval Mintz };
221c5ac9319SYuval Mintz 
222fe56b9e6SYuval Mintz struct qed_pf_params {
223fe56b9e6SYuval Mintz 	struct qed_eth_pf_params eth_pf_params;
224c5ac9319SYuval Mintz 	struct qed_iscsi_pf_params iscsi_pf_params;
225c5ac9319SYuval Mintz 	struct qed_rdma_pf_params rdma_pf_params;
226fe56b9e6SYuval Mintz };
227fe56b9e6SYuval Mintz 
228fe56b9e6SYuval Mintz enum qed_int_mode {
229fe56b9e6SYuval Mintz 	QED_INT_MODE_INTA,
230fe56b9e6SYuval Mintz 	QED_INT_MODE_MSIX,
231fe56b9e6SYuval Mintz 	QED_INT_MODE_MSI,
232fe56b9e6SYuval Mintz 	QED_INT_MODE_POLL,
233fe56b9e6SYuval Mintz };
234fe56b9e6SYuval Mintz 
235fe56b9e6SYuval Mintz struct qed_sb_info {
236fe56b9e6SYuval Mintz 	struct status_block	*sb_virt;
237fe56b9e6SYuval Mintz 	dma_addr_t		sb_phys;
238fe56b9e6SYuval Mintz 	u32			sb_ack; /* Last given ack */
239fe56b9e6SYuval Mintz 	u16			igu_sb_id;
240fe56b9e6SYuval Mintz 	void __iomem		*igu_addr;
241fe56b9e6SYuval Mintz 	u8			flags;
242fe56b9e6SYuval Mintz #define QED_SB_INFO_INIT        0x1
243fe56b9e6SYuval Mintz #define QED_SB_INFO_SETUP       0x2
244fe56b9e6SYuval Mintz 
245fe56b9e6SYuval Mintz 	struct qed_dev		*cdev;
246fe56b9e6SYuval Mintz };
247fe56b9e6SYuval Mintz 
248fe56b9e6SYuval Mintz struct qed_dev_info {
249fe56b9e6SYuval Mintz 	unsigned long	pci_mem_start;
250fe56b9e6SYuval Mintz 	unsigned long	pci_mem_end;
251fe56b9e6SYuval Mintz 	unsigned int	pci_irq;
252fe56b9e6SYuval Mintz 	u8		num_hwfns;
253fe56b9e6SYuval Mintz 
254fe56b9e6SYuval Mintz 	u8		hw_mac[ETH_ALEN];
255fc48b7a6SYuval Mintz 	bool		is_mf_default;
256fe56b9e6SYuval Mintz 
257fe56b9e6SYuval Mintz 	/* FW version */
258fe56b9e6SYuval Mintz 	u16		fw_major;
259fe56b9e6SYuval Mintz 	u16		fw_minor;
260fe56b9e6SYuval Mintz 	u16		fw_rev;
261fe56b9e6SYuval Mintz 	u16		fw_eng;
262fe56b9e6SYuval Mintz 
263fe56b9e6SYuval Mintz 	/* MFW version */
264fe56b9e6SYuval Mintz 	u32		mfw_rev;
265fe56b9e6SYuval Mintz 
266fe56b9e6SYuval Mintz 	u32		flash_size;
267fe56b9e6SYuval Mintz 	u8		mf_mode;
268831bfb0eSYuval Mintz 	bool		tx_switching;
269cee9fbd8SRam Amrani 	bool		rdma_supported;
2700fefbfbaSSudarsana Kalluru 	u16		mtu;
271*14d39648SMintz, Yuval 
272*14d39648SMintz, Yuval 	bool wol_support;
273fe56b9e6SYuval Mintz };
274fe56b9e6SYuval Mintz 
275fe56b9e6SYuval Mintz enum qed_sb_type {
276fe56b9e6SYuval Mintz 	QED_SB_TYPE_L2_QUEUE,
27751ff1725SRam Amrani 	QED_SB_TYPE_CNQ,
278fe56b9e6SYuval Mintz };
279fe56b9e6SYuval Mintz 
280fe56b9e6SYuval Mintz enum qed_protocol {
281fe56b9e6SYuval Mintz 	QED_PROTOCOL_ETH,
282c5ac9319SYuval Mintz 	QED_PROTOCOL_ISCSI,
283fe56b9e6SYuval Mintz };
284fe56b9e6SYuval Mintz 
285054c67d1SSudarsana Reddy Kalluru enum qed_link_mode_bits {
286054c67d1SSudarsana Reddy Kalluru 	QED_LM_FIBRE_BIT = BIT(0),
287054c67d1SSudarsana Reddy Kalluru 	QED_LM_Autoneg_BIT = BIT(1),
288054c67d1SSudarsana Reddy Kalluru 	QED_LM_Asym_Pause_BIT = BIT(2),
289054c67d1SSudarsana Reddy Kalluru 	QED_LM_Pause_BIT = BIT(3),
290054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Half_BIT = BIT(4),
291054c67d1SSudarsana Reddy Kalluru 	QED_LM_1000baseT_Full_BIT = BIT(5),
292054c67d1SSudarsana Reddy Kalluru 	QED_LM_10000baseKR_Full_BIT = BIT(6),
293054c67d1SSudarsana Reddy Kalluru 	QED_LM_25000baseKR_Full_BIT = BIT(7),
294054c67d1SSudarsana Reddy Kalluru 	QED_LM_40000baseLR4_Full_BIT = BIT(8),
295054c67d1SSudarsana Reddy Kalluru 	QED_LM_50000baseKR2_Full_BIT = BIT(9),
296054c67d1SSudarsana Reddy Kalluru 	QED_LM_100000baseKR4_Full_BIT = BIT(10),
297054c67d1SSudarsana Reddy Kalluru 	QED_LM_COUNT = 11
298054c67d1SSudarsana Reddy Kalluru };
299054c67d1SSudarsana Reddy Kalluru 
300fe56b9e6SYuval Mintz struct qed_link_params {
301fe56b9e6SYuval Mintz 	bool	link_up;
302fe56b9e6SYuval Mintz 
303fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_AUTONEG         BIT(0)
304fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS      BIT(1)
305fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_SPEED_FORCED_SPEED    BIT(2)
306fe56b9e6SYuval Mintz #define QED_LINK_OVERRIDE_PAUSE_CONFIG          BIT(3)
30703dc76caSSudarsana Reddy Kalluru #define QED_LINK_OVERRIDE_LOOPBACK_MODE         BIT(4)
308fe56b9e6SYuval Mintz 	u32	override_flags;
309fe56b9e6SYuval Mintz 	bool	autoneg;
310fe56b9e6SYuval Mintz 	u32	adv_speeds;
311fe56b9e6SYuval Mintz 	u32	forced_speed;
312fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_AUTONEG_ENABLE           BIT(0)
313fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_RX_ENABLE                BIT(1)
314fe56b9e6SYuval Mintz #define QED_LINK_PAUSE_TX_ENABLE                BIT(2)
315fe56b9e6SYuval Mintz 	u32	pause_config;
31603dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_NONE                  BIT(0)
31703dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_INT_PHY               BIT(1)
31803dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT_PHY               BIT(2)
31903dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_EXT                   BIT(3)
32003dc76caSSudarsana Reddy Kalluru #define QED_LINK_LOOPBACK_MAC                   BIT(4)
32103dc76caSSudarsana Reddy Kalluru 	u32	loopback_mode;
322fe56b9e6SYuval Mintz };
323fe56b9e6SYuval Mintz 
324fe56b9e6SYuval Mintz struct qed_link_output {
325fe56b9e6SYuval Mintz 	bool	link_up;
326fe56b9e6SYuval Mintz 
327d194fd26SYuval Mintz 	/* In QED_LM_* defs */
328d194fd26SYuval Mintz 	u32	supported_caps;
329d194fd26SYuval Mintz 	u32	advertised_caps;
330d194fd26SYuval Mintz 	u32	lp_caps;
331d194fd26SYuval Mintz 
332fe56b9e6SYuval Mintz 	u32	speed;                  /* In Mb/s */
333fe56b9e6SYuval Mintz 	u8	duplex;                 /* In DUPLEX defs */
334fe56b9e6SYuval Mintz 	u8	port;                   /* In PORT defs */
335fe56b9e6SYuval Mintz 	bool	autoneg;
336fe56b9e6SYuval Mintz 	u32	pause_config;
337fe56b9e6SYuval Mintz };
338fe56b9e6SYuval Mintz 
3391408cc1fSYuval Mintz struct qed_probe_params {
3401408cc1fSYuval Mintz 	enum qed_protocol protocol;
3411408cc1fSYuval Mintz 	u32 dp_module;
3421408cc1fSYuval Mintz 	u8 dp_level;
3431408cc1fSYuval Mintz 	bool is_vf;
3441408cc1fSYuval Mintz };
3451408cc1fSYuval Mintz 
346fe56b9e6SYuval Mintz #define QED_DRV_VER_STR_SIZE 12
347fe56b9e6SYuval Mintz struct qed_slowpath_params {
348fe56b9e6SYuval Mintz 	u32	int_mode;
349fe56b9e6SYuval Mintz 	u8	drv_major;
350fe56b9e6SYuval Mintz 	u8	drv_minor;
351fe56b9e6SYuval Mintz 	u8	drv_rev;
352fe56b9e6SYuval Mintz 	u8	drv_eng;
353fe56b9e6SYuval Mintz 	u8	name[QED_DRV_VER_STR_SIZE];
354fe56b9e6SYuval Mintz };
355fe56b9e6SYuval Mintz 
356fe56b9e6SYuval Mintz #define ILT_PAGE_SIZE_TCFC 0x8000 /* 32KB */
357fe56b9e6SYuval Mintz 
358fe56b9e6SYuval Mintz struct qed_int_info {
359fe56b9e6SYuval Mintz 	struct msix_entry	*msix;
360fe56b9e6SYuval Mintz 	u8			msix_cnt;
361fe56b9e6SYuval Mintz 
362fe56b9e6SYuval Mintz 	/* This should be updated by the protocol driver */
363fe56b9e6SYuval Mintz 	u8			used_cnt;
364fe56b9e6SYuval Mintz };
365fe56b9e6SYuval Mintz 
366fe56b9e6SYuval Mintz struct qed_common_cb_ops {
367fe56b9e6SYuval Mintz 	void	(*link_update)(void			*dev,
368fe56b9e6SYuval Mintz 			       struct qed_link_output	*link);
369fe56b9e6SYuval Mintz };
370fe56b9e6SYuval Mintz 
37103dc76caSSudarsana Reddy Kalluru struct qed_selftest_ops {
37203dc76caSSudarsana Reddy Kalluru /**
37303dc76caSSudarsana Reddy Kalluru  * @brief selftest_interrupt - Perform interrupt test
37403dc76caSSudarsana Reddy Kalluru  *
37503dc76caSSudarsana Reddy Kalluru  * @param cdev
37603dc76caSSudarsana Reddy Kalluru  *
37703dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
37803dc76caSSudarsana Reddy Kalluru  */
37903dc76caSSudarsana Reddy Kalluru 	int (*selftest_interrupt)(struct qed_dev *cdev);
38003dc76caSSudarsana Reddy Kalluru 
38103dc76caSSudarsana Reddy Kalluru /**
38203dc76caSSudarsana Reddy Kalluru  * @brief selftest_memory - Perform memory test
38303dc76caSSudarsana Reddy Kalluru  *
38403dc76caSSudarsana Reddy Kalluru  * @param cdev
38503dc76caSSudarsana Reddy Kalluru  *
38603dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
38703dc76caSSudarsana Reddy Kalluru  */
38803dc76caSSudarsana Reddy Kalluru 	int (*selftest_memory)(struct qed_dev *cdev);
38903dc76caSSudarsana Reddy Kalluru 
39003dc76caSSudarsana Reddy Kalluru /**
39103dc76caSSudarsana Reddy Kalluru  * @brief selftest_register - Perform register test
39203dc76caSSudarsana Reddy Kalluru  *
39303dc76caSSudarsana Reddy Kalluru  * @param cdev
39403dc76caSSudarsana Reddy Kalluru  *
39503dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
39603dc76caSSudarsana Reddy Kalluru  */
39703dc76caSSudarsana Reddy Kalluru 	int (*selftest_register)(struct qed_dev *cdev);
39803dc76caSSudarsana Reddy Kalluru 
39903dc76caSSudarsana Reddy Kalluru /**
40003dc76caSSudarsana Reddy Kalluru  * @brief selftest_clock - Perform clock test
40103dc76caSSudarsana Reddy Kalluru  *
40203dc76caSSudarsana Reddy Kalluru  * @param cdev
40303dc76caSSudarsana Reddy Kalluru  *
40403dc76caSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
40503dc76caSSudarsana Reddy Kalluru  */
40603dc76caSSudarsana Reddy Kalluru 	int (*selftest_clock)(struct qed_dev *cdev);
4077a4b21b7SMintz, Yuval 
4087a4b21b7SMintz, Yuval /**
4097a4b21b7SMintz, Yuval  * @brief selftest_nvram - Perform nvram test
4107a4b21b7SMintz, Yuval  *
4117a4b21b7SMintz, Yuval  * @param cdev
4127a4b21b7SMintz, Yuval  *
4137a4b21b7SMintz, Yuval  * @return 0 on success, error otherwise.
4147a4b21b7SMintz, Yuval  */
4157a4b21b7SMintz, Yuval 	int (*selftest_nvram) (struct qed_dev *cdev);
41603dc76caSSudarsana Reddy Kalluru };
41703dc76caSSudarsana Reddy Kalluru 
418fe56b9e6SYuval Mintz struct qed_common_ops {
41903dc76caSSudarsana Reddy Kalluru 	struct qed_selftest_ops *selftest;
42003dc76caSSudarsana Reddy Kalluru 
421fe56b9e6SYuval Mintz 	struct qed_dev*	(*probe)(struct pci_dev *dev,
4221408cc1fSYuval Mintz 				 struct qed_probe_params *params);
423fe56b9e6SYuval Mintz 
424fe56b9e6SYuval Mintz 	void		(*remove)(struct qed_dev *cdev);
425fe56b9e6SYuval Mintz 
426fe56b9e6SYuval Mintz 	int		(*set_power_state)(struct qed_dev *cdev,
427fe56b9e6SYuval Mintz 					   pci_power_t state);
428fe56b9e6SYuval Mintz 
429fe56b9e6SYuval Mintz 	void		(*set_id)(struct qed_dev *cdev,
430fe56b9e6SYuval Mintz 				  char name[],
431fe56b9e6SYuval Mintz 				  char ver_str[]);
432fe56b9e6SYuval Mintz 
433fe56b9e6SYuval Mintz 	/* Client drivers need to make this call before slowpath_start.
434fe56b9e6SYuval Mintz 	 * PF params required for the call before slowpath_start is
435fe56b9e6SYuval Mintz 	 * documented within the qed_pf_params structure definition.
436fe56b9e6SYuval Mintz 	 */
437fe56b9e6SYuval Mintz 	void		(*update_pf_params)(struct qed_dev *cdev,
438fe56b9e6SYuval Mintz 					    struct qed_pf_params *params);
439fe56b9e6SYuval Mintz 	int		(*slowpath_start)(struct qed_dev *cdev,
440fe56b9e6SYuval Mintz 					  struct qed_slowpath_params *params);
441fe56b9e6SYuval Mintz 
442fe56b9e6SYuval Mintz 	int		(*slowpath_stop)(struct qed_dev *cdev);
443fe56b9e6SYuval Mintz 
444fe56b9e6SYuval Mintz 	/* Requests to use `cnt' interrupts for fastpath.
445fe56b9e6SYuval Mintz 	 * upon success, returns number of interrupts allocated for fastpath.
446fe56b9e6SYuval Mintz 	 */
447fe56b9e6SYuval Mintz 	int		(*set_fp_int)(struct qed_dev *cdev,
448fe56b9e6SYuval Mintz 				      u16 cnt);
449fe56b9e6SYuval Mintz 
450fe56b9e6SYuval Mintz 	/* Fills `info' with pointers required for utilizing interrupts */
451fe56b9e6SYuval Mintz 	int		(*get_fp_int)(struct qed_dev *cdev,
452fe56b9e6SYuval Mintz 				      struct qed_int_info *info);
453fe56b9e6SYuval Mintz 
454fe56b9e6SYuval Mintz 	u32		(*sb_init)(struct qed_dev *cdev,
455fe56b9e6SYuval Mintz 				   struct qed_sb_info *sb_info,
456fe56b9e6SYuval Mintz 				   void *sb_virt_addr,
457fe56b9e6SYuval Mintz 				   dma_addr_t sb_phy_addr,
458fe56b9e6SYuval Mintz 				   u16 sb_id,
459fe56b9e6SYuval Mintz 				   enum qed_sb_type type);
460fe56b9e6SYuval Mintz 
461fe56b9e6SYuval Mintz 	u32		(*sb_release)(struct qed_dev *cdev,
462fe56b9e6SYuval Mintz 				      struct qed_sb_info *sb_info,
463fe56b9e6SYuval Mintz 				      u16 sb_id);
464fe56b9e6SYuval Mintz 
465fe56b9e6SYuval Mintz 	void		(*simd_handler_config)(struct qed_dev *cdev,
466fe56b9e6SYuval Mintz 					       void *token,
467fe56b9e6SYuval Mintz 					       int index,
468fe56b9e6SYuval Mintz 					       void (*handler)(void *));
469fe56b9e6SYuval Mintz 
470fe56b9e6SYuval Mintz 	void		(*simd_handler_clean)(struct qed_dev *cdev,
471fe56b9e6SYuval Mintz 					      int index);
472fe7cd2bfSYuval Mintz 
473e0971c83STomer Tayar 	int (*dbg_all_data) (struct qed_dev *cdev, void *buffer);
474e0971c83STomer Tayar 
475e0971c83STomer Tayar 	int (*dbg_all_data_size) (struct qed_dev *cdev);
476e0971c83STomer Tayar 
477fe7cd2bfSYuval Mintz /**
478fe7cd2bfSYuval Mintz  * @brief can_link_change - can the instance change the link or not
479fe7cd2bfSYuval Mintz  *
480fe7cd2bfSYuval Mintz  * @param cdev
481fe7cd2bfSYuval Mintz  *
482fe7cd2bfSYuval Mintz  * @return true if link-change is allowed, false otherwise.
483fe7cd2bfSYuval Mintz  */
484fe7cd2bfSYuval Mintz 	bool (*can_link_change)(struct qed_dev *cdev);
485fe7cd2bfSYuval Mintz 
486fe56b9e6SYuval Mintz /**
487fe56b9e6SYuval Mintz  * @brief set_link - set links according to params
488fe56b9e6SYuval Mintz  *
489fe56b9e6SYuval Mintz  * @param cdev
490fe56b9e6SYuval Mintz  * @param params - values used to override the default link configuration
491fe56b9e6SYuval Mintz  *
492fe56b9e6SYuval Mintz  * @return 0 on success, error otherwise.
493fe56b9e6SYuval Mintz  */
494fe56b9e6SYuval Mintz 	int		(*set_link)(struct qed_dev *cdev,
495fe56b9e6SYuval Mintz 				    struct qed_link_params *params);
496fe56b9e6SYuval Mintz 
497fe56b9e6SYuval Mintz /**
498fe56b9e6SYuval Mintz  * @brief get_link - returns the current link state.
499fe56b9e6SYuval Mintz  *
500fe56b9e6SYuval Mintz  * @param cdev
501fe56b9e6SYuval Mintz  * @param if_link - structure to be filled with current link configuration.
502fe56b9e6SYuval Mintz  */
503fe56b9e6SYuval Mintz 	void		(*get_link)(struct qed_dev *cdev,
504fe56b9e6SYuval Mintz 				    struct qed_link_output *if_link);
505fe56b9e6SYuval Mintz 
506fe56b9e6SYuval Mintz /**
507fe56b9e6SYuval Mintz  * @brief - drains chip in case Tx completions fail to arrive due to pause.
508fe56b9e6SYuval Mintz  *
509fe56b9e6SYuval Mintz  * @param cdev
510fe56b9e6SYuval Mintz  */
511fe56b9e6SYuval Mintz 	int		(*drain)(struct qed_dev *cdev);
512fe56b9e6SYuval Mintz 
513fe56b9e6SYuval Mintz /**
514fe56b9e6SYuval Mintz  * @brief update_msglvl - update module debug level
515fe56b9e6SYuval Mintz  *
516fe56b9e6SYuval Mintz  * @param cdev
517fe56b9e6SYuval Mintz  * @param dp_module
518fe56b9e6SYuval Mintz  * @param dp_level
519fe56b9e6SYuval Mintz  */
520fe56b9e6SYuval Mintz 	void		(*update_msglvl)(struct qed_dev *cdev,
521fe56b9e6SYuval Mintz 					 u32 dp_module,
522fe56b9e6SYuval Mintz 					 u8 dp_level);
523fe56b9e6SYuval Mintz 
524fe56b9e6SYuval Mintz 	int		(*chain_alloc)(struct qed_dev *cdev,
525fe56b9e6SYuval Mintz 				       enum qed_chain_use_mode intended_use,
526fe56b9e6SYuval Mintz 				       enum qed_chain_mode mode,
527a91eb52aSYuval Mintz 				       enum qed_chain_cnt_type cnt_type,
528a91eb52aSYuval Mintz 				       u32 num_elems,
529fe56b9e6SYuval Mintz 				       size_t elem_size,
530fe56b9e6SYuval Mintz 				       struct qed_chain *p_chain);
531fe56b9e6SYuval Mintz 
532fe56b9e6SYuval Mintz 	void		(*chain_free)(struct qed_dev *cdev,
533fe56b9e6SYuval Mintz 				      struct qed_chain *p_chain);
53491420b83SSudarsana Kalluru 
53591420b83SSudarsana Kalluru /**
536722003acSSudarsana Reddy Kalluru  * @brief get_coalesce - Get coalesce parameters in usec
537722003acSSudarsana Reddy Kalluru  *
538722003acSSudarsana Reddy Kalluru  * @param cdev
539722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
540722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
541722003acSSudarsana Reddy Kalluru  *
542722003acSSudarsana Reddy Kalluru  */
543722003acSSudarsana Reddy Kalluru 	void (*get_coalesce)(struct qed_dev *cdev, u16 *rx_coal, u16 *tx_coal);
544722003acSSudarsana Reddy Kalluru 
545722003acSSudarsana Reddy Kalluru /**
546722003acSSudarsana Reddy Kalluru  * @brief set_coalesce - Configure Rx coalesce value in usec
547722003acSSudarsana Reddy Kalluru  *
548722003acSSudarsana Reddy Kalluru  * @param cdev
549722003acSSudarsana Reddy Kalluru  * @param rx_coal - Rx coalesce value in usec
550722003acSSudarsana Reddy Kalluru  * @param tx_coal - Tx coalesce value in usec
551722003acSSudarsana Reddy Kalluru  * @param qid - Queue index
552722003acSSudarsana Reddy Kalluru  * @param sb_id - Status Block Id
553722003acSSudarsana Reddy Kalluru  *
554722003acSSudarsana Reddy Kalluru  * @return 0 on success, error otherwise.
555722003acSSudarsana Reddy Kalluru  */
556722003acSSudarsana Reddy Kalluru 	int (*set_coalesce)(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
557722003acSSudarsana Reddy Kalluru 			    u8 qid, u16 sb_id);
558722003acSSudarsana Reddy Kalluru 
559722003acSSudarsana Reddy Kalluru /**
56091420b83SSudarsana Kalluru  * @brief set_led - Configure LED mode
56191420b83SSudarsana Kalluru  *
56291420b83SSudarsana Kalluru  * @param cdev
56391420b83SSudarsana Kalluru  * @param mode - LED mode
56491420b83SSudarsana Kalluru  *
56591420b83SSudarsana Kalluru  * @return 0 on success, error otherwise.
56691420b83SSudarsana Kalluru  */
56791420b83SSudarsana Kalluru 	int (*set_led)(struct qed_dev *cdev,
56891420b83SSudarsana Kalluru 		       enum qed_led_mode mode);
5690fefbfbaSSudarsana Kalluru 
5700fefbfbaSSudarsana Kalluru /**
5710fefbfbaSSudarsana Kalluru  * @brief update_drv_state - API to inform the change in the driver state.
5720fefbfbaSSudarsana Kalluru  *
5730fefbfbaSSudarsana Kalluru  * @param cdev
5740fefbfbaSSudarsana Kalluru  * @param active
5750fefbfbaSSudarsana Kalluru  *
5760fefbfbaSSudarsana Kalluru  */
5770fefbfbaSSudarsana Kalluru 	int (*update_drv_state)(struct qed_dev *cdev, bool active);
5780fefbfbaSSudarsana Kalluru 
5790fefbfbaSSudarsana Kalluru /**
5800fefbfbaSSudarsana Kalluru  * @brief update_mac - API to inform the change in the mac address
5810fefbfbaSSudarsana Kalluru  *
5820fefbfbaSSudarsana Kalluru  * @param cdev
5830fefbfbaSSudarsana Kalluru  * @param mac
5840fefbfbaSSudarsana Kalluru  *
5850fefbfbaSSudarsana Kalluru  */
5860fefbfbaSSudarsana Kalluru 	int (*update_mac)(struct qed_dev *cdev, u8 *mac);
5870fefbfbaSSudarsana Kalluru 
5880fefbfbaSSudarsana Kalluru /**
5890fefbfbaSSudarsana Kalluru  * @brief update_mtu - API to inform the change in the mtu
5900fefbfbaSSudarsana Kalluru  *
5910fefbfbaSSudarsana Kalluru  * @param cdev
5920fefbfbaSSudarsana Kalluru  * @param mtu
5930fefbfbaSSudarsana Kalluru  *
5940fefbfbaSSudarsana Kalluru  */
5950fefbfbaSSudarsana Kalluru 	int (*update_mtu)(struct qed_dev *cdev, u16 mtu);
596*14d39648SMintz, Yuval 
597*14d39648SMintz, Yuval /**
598*14d39648SMintz, Yuval  * @brief update_wol - update of changes in the WoL configuration
599*14d39648SMintz, Yuval  *
600*14d39648SMintz, Yuval  * @param cdev
601*14d39648SMintz, Yuval  * @param enabled - true iff WoL should be enabled.
602*14d39648SMintz, Yuval  */
603*14d39648SMintz, Yuval 	int (*update_wol) (struct qed_dev *cdev, bool enabled);
604fe56b9e6SYuval Mintz };
605fe56b9e6SYuval Mintz 
606fe56b9e6SYuval Mintz #define MASK_FIELD(_name, _value) \
607fe56b9e6SYuval Mintz 	((_value) &= (_name ## _MASK))
608fe56b9e6SYuval Mintz 
609fe56b9e6SYuval Mintz #define FIELD_VALUE(_name, _value) \
610fe56b9e6SYuval Mintz 	((_value & _name ## _MASK) << _name ## _SHIFT)
611fe56b9e6SYuval Mintz 
612fe56b9e6SYuval Mintz #define SET_FIELD(value, name, flag)			       \
613fe56b9e6SYuval Mintz 	do {						       \
614fe56b9e6SYuval Mintz 		(value) &= ~(name ## _MASK << name ## _SHIFT); \
615fe56b9e6SYuval Mintz 		(value) |= (((u64)flag) << (name ## _SHIFT));  \
616fe56b9e6SYuval Mintz 	} while (0)
617fe56b9e6SYuval Mintz 
618fe56b9e6SYuval Mintz #define GET_FIELD(value, name) \
619fe56b9e6SYuval Mintz 	(((value) >> (name ## _SHIFT)) & name ## _MASK)
620fe56b9e6SYuval Mintz 
621fe56b9e6SYuval Mintz /* Debug print definitions */
622fe56b9e6SYuval Mintz #define DP_ERR(cdev, fmt, ...)						     \
623fe56b9e6SYuval Mintz 		pr_err("[%s:%d(%s)]" fmt,				     \
624fe56b9e6SYuval Mintz 		       __func__, __LINE__,				     \
625fe56b9e6SYuval Mintz 		       DP_NAME(cdev) ? DP_NAME(cdev) : "",		     \
626fe56b9e6SYuval Mintz 		       ## __VA_ARGS__)					     \
627fe56b9e6SYuval Mintz 
628fe56b9e6SYuval Mintz #define DP_NOTICE(cdev, fmt, ...)				      \
629fe56b9e6SYuval Mintz 	do {							      \
630fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_NOTICE)) { \
631fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
632fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
633fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
634fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
635fe56b9e6SYuval Mintz 								      \
636fe56b9e6SYuval Mintz 		}						      \
637fe56b9e6SYuval Mintz 	} while (0)
638fe56b9e6SYuval Mintz 
639fe56b9e6SYuval Mintz #define DP_INFO(cdev, fmt, ...)					      \
640fe56b9e6SYuval Mintz 	do {							      \
641fe56b9e6SYuval Mintz 		if (unlikely((cdev)->dp_level <= QED_LEVEL_INFO)) {   \
642fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,		      \
643fe56b9e6SYuval Mintz 				  __func__, __LINE__,		      \
644fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "", \
645fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);		      \
646fe56b9e6SYuval Mintz 		}						      \
647fe56b9e6SYuval Mintz 	} while (0)
648fe56b9e6SYuval Mintz 
649fe56b9e6SYuval Mintz #define DP_VERBOSE(cdev, module, fmt, ...)				\
650fe56b9e6SYuval Mintz 	do {								\
651fe56b9e6SYuval Mintz 		if (unlikely(((cdev)->dp_level <= QED_LEVEL_VERBOSE) &&	\
652fe56b9e6SYuval Mintz 			     ((cdev)->dp_module & module))) {		\
653fe56b9e6SYuval Mintz 			pr_notice("[%s:%d(%s)]" fmt,			\
654fe56b9e6SYuval Mintz 				  __func__, __LINE__,			\
655fe56b9e6SYuval Mintz 				  DP_NAME(cdev) ? DP_NAME(cdev) : "",	\
656fe56b9e6SYuval Mintz 				  ## __VA_ARGS__);			\
657fe56b9e6SYuval Mintz 		}							\
658fe56b9e6SYuval Mintz 	} while (0)
659fe56b9e6SYuval Mintz 
660fe56b9e6SYuval Mintz enum DP_LEVEL {
661fe56b9e6SYuval Mintz 	QED_LEVEL_VERBOSE	= 0x0,
662fe56b9e6SYuval Mintz 	QED_LEVEL_INFO		= 0x1,
663fe56b9e6SYuval Mintz 	QED_LEVEL_NOTICE	= 0x2,
664fe56b9e6SYuval Mintz 	QED_LEVEL_ERR		= 0x3,
665fe56b9e6SYuval Mintz };
666fe56b9e6SYuval Mintz 
667fe56b9e6SYuval Mintz #define QED_LOG_LEVEL_SHIFT     (30)
668fe56b9e6SYuval Mintz #define QED_LOG_VERBOSE_MASK    (0x3fffffff)
669fe56b9e6SYuval Mintz #define QED_LOG_INFO_MASK       (0x40000000)
670fe56b9e6SYuval Mintz #define QED_LOG_NOTICE_MASK     (0x80000000)
671fe56b9e6SYuval Mintz 
672fe56b9e6SYuval Mintz enum DP_MODULE {
673fe56b9e6SYuval Mintz 	QED_MSG_SPQ	= 0x10000,
674fe56b9e6SYuval Mintz 	QED_MSG_STATS	= 0x20000,
675fe56b9e6SYuval Mintz 	QED_MSG_DCB	= 0x40000,
676fe56b9e6SYuval Mintz 	QED_MSG_IOV	= 0x80000,
677fe56b9e6SYuval Mintz 	QED_MSG_SP	= 0x100000,
678fe56b9e6SYuval Mintz 	QED_MSG_STORAGE = 0x200000,
679fe56b9e6SYuval Mintz 	QED_MSG_CXT	= 0x800000,
6800a7fb11cSYuval Mintz 	QED_MSG_LL2	= 0x1000000,
681fe56b9e6SYuval Mintz 	QED_MSG_ILT	= 0x2000000,
68251ff1725SRam Amrani 	QED_MSG_RDMA	= 0x4000000,
683fe56b9e6SYuval Mintz 	QED_MSG_DEBUG	= 0x8000000,
684fe56b9e6SYuval Mintz 	/* to be added...up to 0x8000000 */
685fe56b9e6SYuval Mintz };
686fe56b9e6SYuval Mintz 
687fc48b7a6SYuval Mintz enum qed_mf_mode {
688fc48b7a6SYuval Mintz 	QED_MF_DEFAULT,
689fc48b7a6SYuval Mintz 	QED_MF_OVLAN,
690fc48b7a6SYuval Mintz 	QED_MF_NPAR,
691fc48b7a6SYuval Mintz };
692fc48b7a6SYuval Mintz 
693fe56b9e6SYuval Mintz struct qed_eth_stats {
694fe56b9e6SYuval Mintz 	u64	no_buff_discards;
695fe56b9e6SYuval Mintz 	u64	packet_too_big_discard;
696fe56b9e6SYuval Mintz 	u64	ttl0_discard;
697fe56b9e6SYuval Mintz 	u64	rx_ucast_bytes;
698fe56b9e6SYuval Mintz 	u64	rx_mcast_bytes;
699fe56b9e6SYuval Mintz 	u64	rx_bcast_bytes;
700fe56b9e6SYuval Mintz 	u64	rx_ucast_pkts;
701fe56b9e6SYuval Mintz 	u64	rx_mcast_pkts;
702fe56b9e6SYuval Mintz 	u64	rx_bcast_pkts;
703fe56b9e6SYuval Mintz 	u64	mftag_filter_discards;
704fe56b9e6SYuval Mintz 	u64	mac_filter_discards;
705fe56b9e6SYuval Mintz 	u64	tx_ucast_bytes;
706fe56b9e6SYuval Mintz 	u64	tx_mcast_bytes;
707fe56b9e6SYuval Mintz 	u64	tx_bcast_bytes;
708fe56b9e6SYuval Mintz 	u64	tx_ucast_pkts;
709fe56b9e6SYuval Mintz 	u64	tx_mcast_pkts;
710fe56b9e6SYuval Mintz 	u64	tx_bcast_pkts;
711fe56b9e6SYuval Mintz 	u64	tx_err_drop_pkts;
712fe56b9e6SYuval Mintz 	u64	tpa_coalesced_pkts;
713fe56b9e6SYuval Mintz 	u64	tpa_coalesced_events;
714fe56b9e6SYuval Mintz 	u64	tpa_aborts_num;
715fe56b9e6SYuval Mintz 	u64	tpa_not_coalesced_pkts;
716fe56b9e6SYuval Mintz 	u64	tpa_coalesced_bytes;
717fe56b9e6SYuval Mintz 
718fe56b9e6SYuval Mintz 	/* port */
719fe56b9e6SYuval Mintz 	u64	rx_64_byte_packets;
720d4967cf3SYuval Mintz 	u64	rx_65_to_127_byte_packets;
721d4967cf3SYuval Mintz 	u64	rx_128_to_255_byte_packets;
722d4967cf3SYuval Mintz 	u64	rx_256_to_511_byte_packets;
723d4967cf3SYuval Mintz 	u64	rx_512_to_1023_byte_packets;
724d4967cf3SYuval Mintz 	u64	rx_1024_to_1518_byte_packets;
725d4967cf3SYuval Mintz 	u64	rx_1519_to_1522_byte_packets;
726d4967cf3SYuval Mintz 	u64	rx_1519_to_2047_byte_packets;
727d4967cf3SYuval Mintz 	u64	rx_2048_to_4095_byte_packets;
728d4967cf3SYuval Mintz 	u64	rx_4096_to_9216_byte_packets;
729d4967cf3SYuval Mintz 	u64	rx_9217_to_16383_byte_packets;
730fe56b9e6SYuval Mintz 	u64	rx_crc_errors;
731fe56b9e6SYuval Mintz 	u64	rx_mac_crtl_frames;
732fe56b9e6SYuval Mintz 	u64	rx_pause_frames;
733fe56b9e6SYuval Mintz 	u64	rx_pfc_frames;
734fe56b9e6SYuval Mintz 	u64	rx_align_errors;
735fe56b9e6SYuval Mintz 	u64	rx_carrier_errors;
736fe56b9e6SYuval Mintz 	u64	rx_oversize_packets;
737fe56b9e6SYuval Mintz 	u64	rx_jabbers;
738fe56b9e6SYuval Mintz 	u64	rx_undersize_packets;
739fe56b9e6SYuval Mintz 	u64	rx_fragments;
740fe56b9e6SYuval Mintz 	u64	tx_64_byte_packets;
741fe56b9e6SYuval Mintz 	u64	tx_65_to_127_byte_packets;
742fe56b9e6SYuval Mintz 	u64	tx_128_to_255_byte_packets;
743fe56b9e6SYuval Mintz 	u64	tx_256_to_511_byte_packets;
744fe56b9e6SYuval Mintz 	u64	tx_512_to_1023_byte_packets;
745fe56b9e6SYuval Mintz 	u64	tx_1024_to_1518_byte_packets;
746fe56b9e6SYuval Mintz 	u64	tx_1519_to_2047_byte_packets;
747fe56b9e6SYuval Mintz 	u64	tx_2048_to_4095_byte_packets;
748fe56b9e6SYuval Mintz 	u64	tx_4096_to_9216_byte_packets;
749fe56b9e6SYuval Mintz 	u64	tx_9217_to_16383_byte_packets;
750fe56b9e6SYuval Mintz 	u64	tx_pause_frames;
751fe56b9e6SYuval Mintz 	u64	tx_pfc_frames;
752fe56b9e6SYuval Mintz 	u64	tx_lpi_entry_count;
753fe56b9e6SYuval Mintz 	u64	tx_total_collisions;
754fe56b9e6SYuval Mintz 	u64	brb_truncates;
755fe56b9e6SYuval Mintz 	u64	brb_discards;
756fe56b9e6SYuval Mintz 	u64	rx_mac_bytes;
757fe56b9e6SYuval Mintz 	u64	rx_mac_uc_packets;
758fe56b9e6SYuval Mintz 	u64	rx_mac_mc_packets;
759fe56b9e6SYuval Mintz 	u64	rx_mac_bc_packets;
760fe56b9e6SYuval Mintz 	u64	rx_mac_frames_ok;
761fe56b9e6SYuval Mintz 	u64	tx_mac_bytes;
762fe56b9e6SYuval Mintz 	u64	tx_mac_uc_packets;
763fe56b9e6SYuval Mintz 	u64	tx_mac_mc_packets;
764fe56b9e6SYuval Mintz 	u64	tx_mac_bc_packets;
765fe56b9e6SYuval Mintz 	u64	tx_mac_ctrl_frames;
766fe56b9e6SYuval Mintz };
767fe56b9e6SYuval Mintz 
768fe56b9e6SYuval Mintz #define QED_SB_IDX              0x0002
769fe56b9e6SYuval Mintz 
770fe56b9e6SYuval Mintz #define RX_PI           0
771fe56b9e6SYuval Mintz #define TX_PI(tc)       (RX_PI + 1 + tc)
772fe56b9e6SYuval Mintz 
7734ac801b7SYuval Mintz struct qed_sb_cnt_info {
7744ac801b7SYuval Mintz 	int	sb_cnt;
7754ac801b7SYuval Mintz 	int	sb_iov_cnt;
7764ac801b7SYuval Mintz 	int	sb_free_blk;
7774ac801b7SYuval Mintz };
7784ac801b7SYuval Mintz 
779fe56b9e6SYuval Mintz static inline u16 qed_sb_update_sb_idx(struct qed_sb_info *sb_info)
780fe56b9e6SYuval Mintz {
781fe56b9e6SYuval Mintz 	u32 prod = 0;
782fe56b9e6SYuval Mintz 	u16 rc = 0;
783fe56b9e6SYuval Mintz 
784fe56b9e6SYuval Mintz 	prod = le32_to_cpu(sb_info->sb_virt->prod_index) &
785fe56b9e6SYuval Mintz 	       STATUS_BLOCK_PROD_INDEX_MASK;
786fe56b9e6SYuval Mintz 	if (sb_info->sb_ack != prod) {
787fe56b9e6SYuval Mintz 		sb_info->sb_ack = prod;
788fe56b9e6SYuval Mintz 		rc |= QED_SB_IDX;
789fe56b9e6SYuval Mintz 	}
790fe56b9e6SYuval Mintz 
791fe56b9e6SYuval Mintz 	/* Let SB update */
792fe56b9e6SYuval Mintz 	mmiowb();
793fe56b9e6SYuval Mintz 	return rc;
794fe56b9e6SYuval Mintz }
795fe56b9e6SYuval Mintz 
796fe56b9e6SYuval Mintz /**
797fe56b9e6SYuval Mintz  *
798fe56b9e6SYuval Mintz  * @brief This function creates an update command for interrupts that is
799fe56b9e6SYuval Mintz  *        written to the IGU.
800fe56b9e6SYuval Mintz  *
801fe56b9e6SYuval Mintz  * @param sb_info       - This is the structure allocated and
802fe56b9e6SYuval Mintz  *                 initialized per status block. Assumption is
803fe56b9e6SYuval Mintz  *                 that it was initialized using qed_sb_init
804fe56b9e6SYuval Mintz  * @param int_cmd       - Enable/Disable/Nop
805fe56b9e6SYuval Mintz  * @param upd_flg       - whether igu consumer should be
806fe56b9e6SYuval Mintz  *                 updated.
807fe56b9e6SYuval Mintz  *
808fe56b9e6SYuval Mintz  * @return inline void
809fe56b9e6SYuval Mintz  */
810fe56b9e6SYuval Mintz static inline void qed_sb_ack(struct qed_sb_info *sb_info,
811fe56b9e6SYuval Mintz 			      enum igu_int_cmd int_cmd,
812fe56b9e6SYuval Mintz 			      u8 upd_flg)
813fe56b9e6SYuval Mintz {
814fe56b9e6SYuval Mintz 	struct igu_prod_cons_update igu_ack = { 0 };
815fe56b9e6SYuval Mintz 
816fe56b9e6SYuval Mintz 	igu_ack.sb_id_and_flags =
817fe56b9e6SYuval Mintz 		((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
818fe56b9e6SYuval Mintz 		 (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
819fe56b9e6SYuval Mintz 		 (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
820fe56b9e6SYuval Mintz 		 (IGU_SEG_ACCESS_REG <<
821fe56b9e6SYuval Mintz 		  IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
822fe56b9e6SYuval Mintz 
823fe56b9e6SYuval Mintz 	DIRECT_REG_WR(sb_info->igu_addr, igu_ack.sb_id_and_flags);
824fe56b9e6SYuval Mintz 
825fe56b9e6SYuval Mintz 	/* Both segments (interrupts & acks) are written to same place address;
826fe56b9e6SYuval Mintz 	 * Need to guarantee all commands will be received (in-order) by HW.
827fe56b9e6SYuval Mintz 	 */
828fe56b9e6SYuval Mintz 	mmiowb();
829fe56b9e6SYuval Mintz 	barrier();
830fe56b9e6SYuval Mintz }
831fe56b9e6SYuval Mintz 
832fe56b9e6SYuval Mintz static inline void __internal_ram_wr(void *p_hwfn,
833fe56b9e6SYuval Mintz 				     void __iomem *addr,
834fe56b9e6SYuval Mintz 				     int size,
835fe56b9e6SYuval Mintz 				     u32 *data)
836fe56b9e6SYuval Mintz 
837fe56b9e6SYuval Mintz {
838fe56b9e6SYuval Mintz 	unsigned int i;
839fe56b9e6SYuval Mintz 
840fe56b9e6SYuval Mintz 	for (i = 0; i < size / sizeof(*data); i++)
841fe56b9e6SYuval Mintz 		DIRECT_REG_WR(&((u32 __iomem *)addr)[i], data[i]);
842fe56b9e6SYuval Mintz }
843fe56b9e6SYuval Mintz 
844fe56b9e6SYuval Mintz static inline void internal_ram_wr(void __iomem *addr,
845fe56b9e6SYuval Mintz 				   int size,
846fe56b9e6SYuval Mintz 				   u32 *data)
847fe56b9e6SYuval Mintz {
848fe56b9e6SYuval Mintz 	__internal_ram_wr(NULL, addr, size, data);
849fe56b9e6SYuval Mintz }
850fe56b9e6SYuval Mintz 
8518c5ebd0cSSudarsana Reddy Kalluru enum qed_rss_caps {
8528c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4		= 0x1,
8538c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6		= 0x2,
8548c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_TCP	= 0x4,
8558c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_TCP	= 0x8,
8568c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV4_UDP	= 0x10,
8578c5ebd0cSSudarsana Reddy Kalluru 	QED_RSS_IPV6_UDP	= 0x20,
8588c5ebd0cSSudarsana Reddy Kalluru };
8598c5ebd0cSSudarsana Reddy Kalluru 
8608c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_IND_TABLE_SIZE 128
8618c5ebd0cSSudarsana Reddy Kalluru #define QED_RSS_KEY_SIZE 10 /* size in 32b chunks */
862fe56b9e6SYuval Mintz #endif
863