xref: /linux/include/linux/platform_data/ti-sysc.h (revision b4a9a7a38917e9f947b5e69f7e8d4138d4c82845)
149a0a3d8STony Lindgren #ifndef __TI_SYSC_DATA_H__
249a0a3d8STony Lindgren #define __TI_SYSC_DATA_H__
349a0a3d8STony Lindgren 
470a65240STony Lindgren enum ti_sysc_module_type {
570a65240STony Lindgren 	TI_SYSC_OMAP2,
670a65240STony Lindgren 	TI_SYSC_OMAP2_TIMER,
770a65240STony Lindgren 	TI_SYSC_OMAP3_SHAM,
870a65240STony Lindgren 	TI_SYSC_OMAP3_AES,
970a65240STony Lindgren 	TI_SYSC_OMAP4,
1070a65240STony Lindgren 	TI_SYSC_OMAP4_TIMER,
1170a65240STony Lindgren 	TI_SYSC_OMAP4_SIMPLE,
1270a65240STony Lindgren 	TI_SYSC_OMAP34XX_SR,
1370a65240STony Lindgren 	TI_SYSC_OMAP36XX_SR,
1470a65240STony Lindgren 	TI_SYSC_OMAP4_SR,
1570a65240STony Lindgren 	TI_SYSC_OMAP4_MCASP,
1670a65240STony Lindgren 	TI_SYSC_OMAP4_USB_HOST_FS,
177f35e63dSFaiz Abbas 	TI_SYSC_DRA7_MCAN,
1870a65240STony Lindgren };
1970a65240STony Lindgren 
20ef70b0bdSTony Lindgren struct ti_sysc_cookie {
21ef70b0bdSTony Lindgren 	void *data;
22ef70b0bdSTony Lindgren };
23ef70b0bdSTony Lindgren 
2449a0a3d8STony Lindgren /**
2549a0a3d8STony Lindgren  * struct sysc_regbits - TI OCP_SYSCONFIG register field offsets
2649a0a3d8STony Lindgren  * @midle_shift: Offset of the midle bit
2749a0a3d8STony Lindgren  * @clkact_shift: Offset of the clockactivity bit
2849a0a3d8STony Lindgren  * @sidle_shift: Offset of the sidle bit
2949a0a3d8STony Lindgren  * @enwkup_shift: Offset of the enawakeup bit
3049a0a3d8STony Lindgren  * @srst_shift: Offset of the softreset bit
3149a0a3d8STony Lindgren  * @autoidle_shift: Offset of the autoidle bit
3249a0a3d8STony Lindgren  * @dmadisable_shift: Offset of the dmadisable bit
3349a0a3d8STony Lindgren  * @emufree_shift; Offset of the emufree bit
3449a0a3d8STony Lindgren  *
3549a0a3d8STony Lindgren  * Note that 0 is a valid shift, and for ti-sysc.c -ENODEV can be used if a
3649a0a3d8STony Lindgren  * feature is not available.
3749a0a3d8STony Lindgren  */
3849a0a3d8STony Lindgren struct sysc_regbits {
3949a0a3d8STony Lindgren 	s8 midle_shift;
4049a0a3d8STony Lindgren 	s8 clkact_shift;
4149a0a3d8STony Lindgren 	s8 sidle_shift;
4249a0a3d8STony Lindgren 	s8 enwkup_shift;
4349a0a3d8STony Lindgren 	s8 srst_shift;
4449a0a3d8STony Lindgren 	s8 autoidle_shift;
4549a0a3d8STony Lindgren 	s8 dmadisable_shift;
4649a0a3d8STony Lindgren 	s8 emufree_shift;
4749a0a3d8STony Lindgren };
4849a0a3d8STony Lindgren 
49*b4a9a7a3STony Lindgren #define SYSC_QUIRK_SWSUP_MSTANDBY	BIT(13)
50*b4a9a7a3STony Lindgren #define SYSC_QUIRK_SWSUP_SIDLE_ACT	BIT(12)
51*b4a9a7a3STony Lindgren #define SYSC_QUIRK_SWSUP_SIDLE		BIT(11)
52a54275f4STony Lindgren #define SYSC_QUIRK_EXT_OPT_CLOCK	BIT(10)
53386cb766STony Lindgren #define SYSC_QUIRK_LEGACY_IDLE		BIT(9)
54386cb766STony Lindgren #define SYSC_QUIRK_RESET_STATUS		BIT(8)
55386cb766STony Lindgren #define SYSC_QUIRK_NO_IDLE		BIT(7)
56566a9b05STony Lindgren #define SYSC_QUIRK_NO_IDLE_ON_INIT	BIT(6)
57566a9b05STony Lindgren #define SYSC_QUIRK_NO_RESET_ON_INIT	BIT(5)
58566a9b05STony Lindgren #define SYSC_QUIRK_OPT_CLKS_NEEDED	BIT(4)
59566a9b05STony Lindgren #define SYSC_QUIRK_OPT_CLKS_IN_RESET	BIT(3)
60a7199e2bSTony Lindgren #define SYSC_QUIRK_16BIT		BIT(2)
6170a65240STony Lindgren #define SYSC_QUIRK_UNCACHED		BIT(1)
6270a65240STony Lindgren #define SYSC_QUIRK_USE_CLOCKACT		BIT(0)
6370a65240STony Lindgren 
64c5a2de97STony Lindgren #define SYSC_NR_IDLEMODES		4
65c5a2de97STony Lindgren 
6670a65240STony Lindgren /**
6770a65240STony Lindgren  * struct sysc_capabilities - capabilities for an interconnect target module
6870a65240STony Lindgren  *
6970a65240STony Lindgren  * @sysc_mask: bitmask of supported SYSCONFIG register bits
7070a65240STony Lindgren  * @regbits: bitmask of SYSCONFIG register bits
7170a65240STony Lindgren  * @mod_quirks: bitmask of module specific quirks
7270a65240STony Lindgren  */
7370a65240STony Lindgren struct sysc_capabilities {
7470a65240STony Lindgren 	const enum ti_sysc_module_type type;
7570a65240STony Lindgren 	const u32 sysc_mask;
7670a65240STony Lindgren 	const struct sysc_regbits *regbits;
7770a65240STony Lindgren 	const u32 mod_quirks;
7870a65240STony Lindgren };
7970a65240STony Lindgren 
8070a65240STony Lindgren /**
8170a65240STony Lindgren  * struct sysc_config - configuration for an interconnect target module
82c5a2de97STony Lindgren  * @sysc_val: configured value for sysc register
83c5a2de97STony Lindgren  * @midlemodes: bitmask of supported master idle modes
84c5a2de97STony Lindgren  * @sidlemodes: bitmask of supported master idle modes
85566a9b05STony Lindgren  * @srst_udelay: optional delay needed after OCP soft reset
8670a65240STony Lindgren  * @quirks: bitmask of enabled quirks
8770a65240STony Lindgren  */
8870a65240STony Lindgren struct sysc_config {
89c5a2de97STony Lindgren 	u32 sysc_val;
90c5a2de97STony Lindgren 	u32 syss_mask;
91c5a2de97STony Lindgren 	u8 midlemodes;
92c5a2de97STony Lindgren 	u8 sidlemodes;
93566a9b05STony Lindgren 	u8 srst_udelay;
9470a65240STony Lindgren 	u32 quirks;
9570a65240STony Lindgren };
9670a65240STony Lindgren 
97ef70b0bdSTony Lindgren enum sysc_registers {
98ef70b0bdSTony Lindgren 	SYSC_REVISION,
99ef70b0bdSTony Lindgren 	SYSC_SYSCONFIG,
100ef70b0bdSTony Lindgren 	SYSC_SYSSTATUS,
101ef70b0bdSTony Lindgren 	SYSC_MAX_REGS,
102ef70b0bdSTony Lindgren };
103ef70b0bdSTony Lindgren 
104ef70b0bdSTony Lindgren /**
105ef70b0bdSTony Lindgren  * struct ti_sysc_module_data - ti-sysc to hwmod translation data for a module
106ef70b0bdSTony Lindgren  * @name: legacy "ti,hwmods" module name
107ef70b0bdSTony Lindgren  * @module_pa: physical address of the interconnect target module
108ef70b0bdSTony Lindgren  * @module_size: size of the interconnect target module
109ef70b0bdSTony Lindgren  * @offsets: array of register offsets as listed in enum sysc_registers
110ef70b0bdSTony Lindgren  * @nr_offsets: number of registers
111ef70b0bdSTony Lindgren  * @cap: interconnect target module capabilities
112ef70b0bdSTony Lindgren  * @cfg: interconnect target module configuration
113ef70b0bdSTony Lindgren  *
114ef70b0bdSTony Lindgren  * This data is enough to allocate a new struct omap_hwmod_class_sysconfig
115ef70b0bdSTony Lindgren  * based on device tree data parsed by ti-sysc driver.
116ef70b0bdSTony Lindgren  */
117ef70b0bdSTony Lindgren struct ti_sysc_module_data {
118ef70b0bdSTony Lindgren 	const char *name;
119ef70b0bdSTony Lindgren 	u64 module_pa;
120ef70b0bdSTony Lindgren 	u32 module_size;
121ef70b0bdSTony Lindgren 	int *offsets;
122ef70b0bdSTony Lindgren 	int nr_offsets;
123ef70b0bdSTony Lindgren 	const struct sysc_capabilities *cap;
124ef70b0bdSTony Lindgren 	struct sysc_config *cfg;
125ef70b0bdSTony Lindgren };
126ef70b0bdSTony Lindgren 
127ef70b0bdSTony Lindgren struct device;
128ef70b0bdSTony Lindgren 
129ef70b0bdSTony Lindgren struct ti_sysc_platform_data {
130ef70b0bdSTony Lindgren 	struct of_dev_auxdata *auxdata;
131ef70b0bdSTony Lindgren 	int (*init_module)(struct device *dev,
132ef70b0bdSTony Lindgren 			   const struct ti_sysc_module_data *data,
133ef70b0bdSTony Lindgren 			   struct ti_sysc_cookie *cookie);
134ef70b0bdSTony Lindgren 	int (*enable_module)(struct device *dev,
135ef70b0bdSTony Lindgren 			     const struct ti_sysc_cookie *cookie);
136ef70b0bdSTony Lindgren 	int (*idle_module)(struct device *dev,
137ef70b0bdSTony Lindgren 			   const struct ti_sysc_cookie *cookie);
138ef70b0bdSTony Lindgren 	int (*shutdown_module)(struct device *dev,
139ef70b0bdSTony Lindgren 			       const struct ti_sysc_cookie *cookie);
140ef70b0bdSTony Lindgren };
141ef70b0bdSTony Lindgren 
14249a0a3d8STony Lindgren #endif	/* __TI_SYSC_DATA_H__ */
143