1 /* 2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 #ifndef MLX5_IFC_H 33 #define MLX5_IFC_H 34 35 #include "mlx5_ifc_fpga.h" 36 37 enum { 38 MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0, 39 MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1, 40 MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2, 41 MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3, 42 MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13, 43 MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14, 44 MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c, 45 MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d, 46 MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4, 47 MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5, 48 MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7, 49 MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc, 50 MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10, 51 MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11, 52 MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12, 53 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8, 54 MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9, 55 MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15, 56 MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19, 57 MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a, 58 MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b, 59 MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f, 60 MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa, 61 MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb, 62 MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20, 63 MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR = 0x21 64 }; 65 66 enum { 67 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0, 68 MLX5_SET_HCA_CAP_OP_MOD_ETHERNET_OFFLOADS = 0x1, 69 MLX5_SET_HCA_CAP_OP_MOD_ODP = 0x2, 70 MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3, 71 MLX5_SET_HCA_CAP_OP_MOD_ROCE = 0x4, 72 MLX5_SET_HCA_CAP_OP_MOD_IPSEC = 0x15, 73 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2 = 0x20, 74 MLX5_SET_HCA_CAP_OP_MOD_PORT_SELECTION = 0x25, 75 }; 76 77 enum { 78 MLX5_SHARED_RESOURCE_UID = 0xffff, 79 }; 80 81 enum { 82 MLX5_OBJ_TYPE_SW_ICM = 0x0008, 83 MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b, 84 MLX5_OBJ_TYPE_VIRTIO_NET_Q = 0x000d, 85 MLX5_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c, 86 MLX5_OBJ_TYPE_MATCH_DEFINER = 0x0018, 87 MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT = 0x23, 88 MLX5_OBJ_TYPE_STC = 0x0040, 89 MLX5_OBJ_TYPE_RTC = 0x0041, 90 MLX5_OBJ_TYPE_STE = 0x0042, 91 MLX5_OBJ_TYPE_MODIFY_HDR_PATTERN = 0x0043, 92 MLX5_OBJ_TYPE_PAGE_TRACK = 0x46, 93 MLX5_OBJ_TYPE_MKEY = 0xff01, 94 MLX5_OBJ_TYPE_QP = 0xff02, 95 MLX5_OBJ_TYPE_PSV = 0xff03, 96 MLX5_OBJ_TYPE_RMP = 0xff04, 97 MLX5_OBJ_TYPE_XRC_SRQ = 0xff05, 98 MLX5_OBJ_TYPE_RQ = 0xff06, 99 MLX5_OBJ_TYPE_SQ = 0xff07, 100 MLX5_OBJ_TYPE_TIR = 0xff08, 101 MLX5_OBJ_TYPE_TIS = 0xff09, 102 MLX5_OBJ_TYPE_DCT = 0xff0a, 103 MLX5_OBJ_TYPE_XRQ = 0xff0b, 104 MLX5_OBJ_TYPE_RQT = 0xff0e, 105 MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f, 106 MLX5_OBJ_TYPE_CQ = 0xff10, 107 MLX5_OBJ_TYPE_FT_ALIAS = 0xff15, 108 }; 109 110 enum { 111 MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM), 112 MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11), 113 MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q = (1ULL << 13), 114 MLX5_GENERAL_OBJ_TYPES_CAP_HEADER_MODIFY_ARGUMENT = 115 (1ULL << MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT), 116 MLX5_GENERAL_OBJ_TYPES_CAP_MACSEC_OFFLOAD = (1ULL << 39), 117 }; 118 119 enum { 120 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100, 121 MLX5_CMD_OP_QUERY_ADAPTER = 0x101, 122 MLX5_CMD_OP_INIT_HCA = 0x102, 123 MLX5_CMD_OP_TEARDOWN_HCA = 0x103, 124 MLX5_CMD_OP_ENABLE_HCA = 0x104, 125 MLX5_CMD_OP_DISABLE_HCA = 0x105, 126 MLX5_CMD_OP_QUERY_PAGES = 0x107, 127 MLX5_CMD_OP_MANAGE_PAGES = 0x108, 128 MLX5_CMD_OP_SET_HCA_CAP = 0x109, 129 MLX5_CMD_OP_QUERY_ISSI = 0x10a, 130 MLX5_CMD_OP_SET_ISSI = 0x10b, 131 MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d, 132 MLX5_CMD_OP_QUERY_SF_PARTITION = 0x111, 133 MLX5_CMD_OP_ALLOC_SF = 0x113, 134 MLX5_CMD_OP_DEALLOC_SF = 0x114, 135 MLX5_CMD_OP_SUSPEND_VHCA = 0x115, 136 MLX5_CMD_OP_RESUME_VHCA = 0x116, 137 MLX5_CMD_OP_QUERY_VHCA_MIGRATION_STATE = 0x117, 138 MLX5_CMD_OP_SAVE_VHCA_STATE = 0x118, 139 MLX5_CMD_OP_LOAD_VHCA_STATE = 0x119, 140 MLX5_CMD_OP_CREATE_MKEY = 0x200, 141 MLX5_CMD_OP_QUERY_MKEY = 0x201, 142 MLX5_CMD_OP_DESTROY_MKEY = 0x202, 143 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203, 144 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204, 145 MLX5_CMD_OP_ALLOC_MEMIC = 0x205, 146 MLX5_CMD_OP_DEALLOC_MEMIC = 0x206, 147 MLX5_CMD_OP_MODIFY_MEMIC = 0x207, 148 MLX5_CMD_OP_CREATE_EQ = 0x301, 149 MLX5_CMD_OP_DESTROY_EQ = 0x302, 150 MLX5_CMD_OP_QUERY_EQ = 0x303, 151 MLX5_CMD_OP_GEN_EQE = 0x304, 152 MLX5_CMD_OP_CREATE_CQ = 0x400, 153 MLX5_CMD_OP_DESTROY_CQ = 0x401, 154 MLX5_CMD_OP_QUERY_CQ = 0x402, 155 MLX5_CMD_OP_MODIFY_CQ = 0x403, 156 MLX5_CMD_OP_CREATE_QP = 0x500, 157 MLX5_CMD_OP_DESTROY_QP = 0x501, 158 MLX5_CMD_OP_RST2INIT_QP = 0x502, 159 MLX5_CMD_OP_INIT2RTR_QP = 0x503, 160 MLX5_CMD_OP_RTR2RTS_QP = 0x504, 161 MLX5_CMD_OP_RTS2RTS_QP = 0x505, 162 MLX5_CMD_OP_SQERR2RTS_QP = 0x506, 163 MLX5_CMD_OP_2ERR_QP = 0x507, 164 MLX5_CMD_OP_2RST_QP = 0x50a, 165 MLX5_CMD_OP_QUERY_QP = 0x50b, 166 MLX5_CMD_OP_SQD_RTS_QP = 0x50c, 167 MLX5_CMD_OP_INIT2INIT_QP = 0x50e, 168 MLX5_CMD_OP_CREATE_PSV = 0x600, 169 MLX5_CMD_OP_DESTROY_PSV = 0x601, 170 MLX5_CMD_OP_CREATE_SRQ = 0x700, 171 MLX5_CMD_OP_DESTROY_SRQ = 0x701, 172 MLX5_CMD_OP_QUERY_SRQ = 0x702, 173 MLX5_CMD_OP_ARM_RQ = 0x703, 174 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705, 175 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706, 176 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707, 177 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708, 178 MLX5_CMD_OP_CREATE_DCT = 0x710, 179 MLX5_CMD_OP_DESTROY_DCT = 0x711, 180 MLX5_CMD_OP_DRAIN_DCT = 0x712, 181 MLX5_CMD_OP_QUERY_DCT = 0x713, 182 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714, 183 MLX5_CMD_OP_CREATE_XRQ = 0x717, 184 MLX5_CMD_OP_DESTROY_XRQ = 0x718, 185 MLX5_CMD_OP_QUERY_XRQ = 0x719, 186 MLX5_CMD_OP_ARM_XRQ = 0x71a, 187 MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY = 0x725, 188 MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY = 0x726, 189 MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS = 0x727, 190 MLX5_CMD_OP_RELEASE_XRQ_ERROR = 0x729, 191 MLX5_CMD_OP_MODIFY_XRQ = 0x72a, 192 MLX5_CMD_OP_QUERY_ESW_FUNCTIONS = 0x740, 193 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750, 194 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751, 195 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752, 196 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753, 197 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754, 198 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755, 199 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760, 200 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761, 201 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762, 202 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763, 203 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764, 204 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765, 205 MLX5_CMD_OP_QUERY_VNIC_ENV = 0x76f, 206 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770, 207 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771, 208 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772, 209 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773, 210 MLX5_CMD_OP_SET_MONITOR_COUNTER = 0x774, 211 MLX5_CMD_OP_ARM_MONITOR_COUNTER = 0x775, 212 MLX5_CMD_OP_SET_PP_RATE_LIMIT = 0x780, 213 MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781, 214 MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782, 215 MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783, 216 MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784, 217 MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785, 218 MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786, 219 MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787, 220 MLX5_CMD_OP_ALLOC_PD = 0x800, 221 MLX5_CMD_OP_DEALLOC_PD = 0x801, 222 MLX5_CMD_OP_ALLOC_UAR = 0x802, 223 MLX5_CMD_OP_DEALLOC_UAR = 0x803, 224 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804, 225 MLX5_CMD_OP_ACCESS_REG = 0x805, 226 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806, 227 MLX5_CMD_OP_DETACH_FROM_MCG = 0x807, 228 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a, 229 MLX5_CMD_OP_MAD_IFC = 0x50d, 230 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b, 231 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c, 232 MLX5_CMD_OP_NOP = 0x80d, 233 MLX5_CMD_OP_ALLOC_XRCD = 0x80e, 234 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f, 235 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816, 236 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817, 237 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822, 238 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823, 239 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824, 240 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825, 241 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826, 242 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827, 243 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828, 244 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829, 245 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a, 246 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b, 247 MLX5_CMD_OP_SET_WOL_ROL = 0x830, 248 MLX5_CMD_OP_QUERY_WOL_ROL = 0x831, 249 MLX5_CMD_OP_CREATE_LAG = 0x840, 250 MLX5_CMD_OP_MODIFY_LAG = 0x841, 251 MLX5_CMD_OP_QUERY_LAG = 0x842, 252 MLX5_CMD_OP_DESTROY_LAG = 0x843, 253 MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844, 254 MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845, 255 MLX5_CMD_OP_CREATE_TIR = 0x900, 256 MLX5_CMD_OP_MODIFY_TIR = 0x901, 257 MLX5_CMD_OP_DESTROY_TIR = 0x902, 258 MLX5_CMD_OP_QUERY_TIR = 0x903, 259 MLX5_CMD_OP_CREATE_SQ = 0x904, 260 MLX5_CMD_OP_MODIFY_SQ = 0x905, 261 MLX5_CMD_OP_DESTROY_SQ = 0x906, 262 MLX5_CMD_OP_QUERY_SQ = 0x907, 263 MLX5_CMD_OP_CREATE_RQ = 0x908, 264 MLX5_CMD_OP_MODIFY_RQ = 0x909, 265 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910, 266 MLX5_CMD_OP_DESTROY_RQ = 0x90a, 267 MLX5_CMD_OP_QUERY_RQ = 0x90b, 268 MLX5_CMD_OP_CREATE_RMP = 0x90c, 269 MLX5_CMD_OP_MODIFY_RMP = 0x90d, 270 MLX5_CMD_OP_DESTROY_RMP = 0x90e, 271 MLX5_CMD_OP_QUERY_RMP = 0x90f, 272 MLX5_CMD_OP_CREATE_TIS = 0x912, 273 MLX5_CMD_OP_MODIFY_TIS = 0x913, 274 MLX5_CMD_OP_DESTROY_TIS = 0x914, 275 MLX5_CMD_OP_QUERY_TIS = 0x915, 276 MLX5_CMD_OP_CREATE_RQT = 0x916, 277 MLX5_CMD_OP_MODIFY_RQT = 0x917, 278 MLX5_CMD_OP_DESTROY_RQT = 0x918, 279 MLX5_CMD_OP_QUERY_RQT = 0x919, 280 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f, 281 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930, 282 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931, 283 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932, 284 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933, 285 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934, 286 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935, 287 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936, 288 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937, 289 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938, 290 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939, 291 MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a, 292 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b, 293 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c, 294 MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d, 295 MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e, 296 MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f, 297 MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940, 298 MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941, 299 MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT = 0x942, 300 MLX5_CMD_OP_FPGA_CREATE_QP = 0x960, 301 MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961, 302 MLX5_CMD_OP_FPGA_QUERY_QP = 0x962, 303 MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963, 304 MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964, 305 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00, 306 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01, 307 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02, 308 MLX5_CMD_OP_DESTROY_GENERAL_OBJECT = 0xa03, 309 MLX5_CMD_OP_CREATE_UCTX = 0xa04, 310 MLX5_CMD_OP_DESTROY_UCTX = 0xa06, 311 MLX5_CMD_OP_CREATE_UMEM = 0xa08, 312 MLX5_CMD_OP_DESTROY_UMEM = 0xa0a, 313 MLX5_CMD_OP_SYNC_STEERING = 0xb00, 314 MLX5_CMD_OP_QUERY_VHCA_STATE = 0xb0d, 315 MLX5_CMD_OP_MODIFY_VHCA_STATE = 0xb0e, 316 MLX5_CMD_OP_SYNC_CRYPTO = 0xb12, 317 MLX5_CMD_OP_ALLOW_OTHER_VHCA_ACCESS = 0xb16, 318 MLX5_CMD_OP_GENERATE_WQE = 0xb17, 319 MLX5_CMD_OPCODE_QUERY_VUID = 0xb22, 320 MLX5_CMD_OP_MAX 321 }; 322 323 /* Valid range for general commands that don't work over an object */ 324 enum { 325 MLX5_CMD_OP_GENERAL_START = 0xb00, 326 MLX5_CMD_OP_GENERAL_END = 0xd00, 327 }; 328 329 enum { 330 MLX5_FT_NIC_RX_2_NIC_RX_RDMA = BIT(0), 331 MLX5_FT_NIC_TX_RDMA_2_NIC_TX = BIT(1), 332 }; 333 334 enum { 335 MLX5_CMD_OP_MOD_UPDATE_HEADER_MODIFY_ARGUMENT = 0x1, 336 }; 337 338 struct mlx5_ifc_flow_table_fields_supported_bits { 339 u8 outer_dmac[0x1]; 340 u8 outer_smac[0x1]; 341 u8 outer_ether_type[0x1]; 342 u8 outer_ip_version[0x1]; 343 u8 outer_first_prio[0x1]; 344 u8 outer_first_cfi[0x1]; 345 u8 outer_first_vid[0x1]; 346 u8 outer_ipv4_ttl[0x1]; 347 u8 outer_second_prio[0x1]; 348 u8 outer_second_cfi[0x1]; 349 u8 outer_second_vid[0x1]; 350 u8 reserved_at_b[0x1]; 351 u8 outer_sip[0x1]; 352 u8 outer_dip[0x1]; 353 u8 outer_frag[0x1]; 354 u8 outer_ip_protocol[0x1]; 355 u8 outer_ip_ecn[0x1]; 356 u8 outer_ip_dscp[0x1]; 357 u8 outer_udp_sport[0x1]; 358 u8 outer_udp_dport[0x1]; 359 u8 outer_tcp_sport[0x1]; 360 u8 outer_tcp_dport[0x1]; 361 u8 outer_tcp_flags[0x1]; 362 u8 outer_gre_protocol[0x1]; 363 u8 outer_gre_key[0x1]; 364 u8 outer_vxlan_vni[0x1]; 365 u8 outer_geneve_vni[0x1]; 366 u8 outer_geneve_oam[0x1]; 367 u8 outer_geneve_protocol_type[0x1]; 368 u8 outer_geneve_opt_len[0x1]; 369 u8 source_vhca_port[0x1]; 370 u8 source_eswitch_port[0x1]; 371 372 u8 inner_dmac[0x1]; 373 u8 inner_smac[0x1]; 374 u8 inner_ether_type[0x1]; 375 u8 inner_ip_version[0x1]; 376 u8 inner_first_prio[0x1]; 377 u8 inner_first_cfi[0x1]; 378 u8 inner_first_vid[0x1]; 379 u8 reserved_at_27[0x1]; 380 u8 inner_second_prio[0x1]; 381 u8 inner_second_cfi[0x1]; 382 u8 inner_second_vid[0x1]; 383 u8 reserved_at_2b[0x1]; 384 u8 inner_sip[0x1]; 385 u8 inner_dip[0x1]; 386 u8 inner_frag[0x1]; 387 u8 inner_ip_protocol[0x1]; 388 u8 inner_ip_ecn[0x1]; 389 u8 inner_ip_dscp[0x1]; 390 u8 inner_udp_sport[0x1]; 391 u8 inner_udp_dport[0x1]; 392 u8 inner_tcp_sport[0x1]; 393 u8 inner_tcp_dport[0x1]; 394 u8 inner_tcp_flags[0x1]; 395 u8 reserved_at_37[0x9]; 396 397 u8 geneve_tlv_option_0_data[0x1]; 398 u8 geneve_tlv_option_0_exist[0x1]; 399 u8 reserved_at_42[0x3]; 400 u8 outer_first_mpls_over_udp[0x4]; 401 u8 outer_first_mpls_over_gre[0x4]; 402 u8 inner_first_mpls[0x4]; 403 u8 outer_first_mpls[0x4]; 404 u8 reserved_at_55[0x2]; 405 u8 outer_esp_spi[0x1]; 406 u8 reserved_at_58[0x2]; 407 u8 bth_dst_qp[0x1]; 408 u8 reserved_at_5b[0x5]; 409 410 u8 reserved_at_60[0x18]; 411 u8 metadata_reg_c_7[0x1]; 412 u8 metadata_reg_c_6[0x1]; 413 u8 metadata_reg_c_5[0x1]; 414 u8 metadata_reg_c_4[0x1]; 415 u8 metadata_reg_c_3[0x1]; 416 u8 metadata_reg_c_2[0x1]; 417 u8 metadata_reg_c_1[0x1]; 418 u8 metadata_reg_c_0[0x1]; 419 }; 420 421 /* Table 2170 - Flow Table Fields Supported 2 Format */ 422 struct mlx5_ifc_flow_table_fields_supported_2_bits { 423 u8 reserved_at_0[0x2]; 424 u8 inner_l4_type[0x1]; 425 u8 outer_l4_type[0x1]; 426 u8 reserved_at_4[0xa]; 427 u8 bth_opcode[0x1]; 428 u8 reserved_at_f[0x1]; 429 u8 tunnel_header_0_1[0x1]; 430 u8 reserved_at_11[0xf]; 431 432 u8 reserved_at_20[0x60]; 433 }; 434 435 struct mlx5_ifc_flow_table_prop_layout_bits { 436 u8 ft_support[0x1]; 437 u8 reserved_at_1[0x1]; 438 u8 flow_counter[0x1]; 439 u8 flow_modify_en[0x1]; 440 u8 modify_root[0x1]; 441 u8 identified_miss_table_mode[0x1]; 442 u8 flow_table_modify[0x1]; 443 u8 reformat[0x1]; 444 u8 decap[0x1]; 445 u8 reset_root_to_default[0x1]; 446 u8 pop_vlan[0x1]; 447 u8 push_vlan[0x1]; 448 u8 reserved_at_c[0x1]; 449 u8 pop_vlan_2[0x1]; 450 u8 push_vlan_2[0x1]; 451 u8 reformat_and_vlan_action[0x1]; 452 u8 reserved_at_10[0x1]; 453 u8 sw_owner[0x1]; 454 u8 reformat_l3_tunnel_to_l2[0x1]; 455 u8 reformat_l2_to_l3_tunnel[0x1]; 456 u8 reformat_and_modify_action[0x1]; 457 u8 ignore_flow_level[0x1]; 458 u8 reserved_at_16[0x1]; 459 u8 table_miss_action_domain[0x1]; 460 u8 termination_table[0x1]; 461 u8 reformat_and_fwd_to_table[0x1]; 462 u8 reserved_at_1a[0x2]; 463 u8 ipsec_encrypt[0x1]; 464 u8 ipsec_decrypt[0x1]; 465 u8 sw_owner_v2[0x1]; 466 u8 reserved_at_1f[0x1]; 467 468 u8 termination_table_raw_traffic[0x1]; 469 u8 reserved_at_21[0x1]; 470 u8 log_max_ft_size[0x6]; 471 u8 log_max_modify_header_context[0x8]; 472 u8 max_modify_header_actions[0x8]; 473 u8 max_ft_level[0x8]; 474 475 u8 reformat_add_esp_trasport[0x1]; 476 u8 reformat_l2_to_l3_esp_tunnel[0x1]; 477 u8 reformat_add_esp_transport_over_udp[0x1]; 478 u8 reformat_del_esp_trasport[0x1]; 479 u8 reformat_l3_esp_tunnel_to_l2[0x1]; 480 u8 reformat_del_esp_transport_over_udp[0x1]; 481 u8 execute_aso[0x1]; 482 u8 reserved_at_47[0x19]; 483 484 u8 reserved_at_60[0x2]; 485 u8 reformat_insert[0x1]; 486 u8 reformat_remove[0x1]; 487 u8 macsec_encrypt[0x1]; 488 u8 macsec_decrypt[0x1]; 489 u8 reserved_at_66[0x2]; 490 u8 reformat_add_macsec[0x1]; 491 u8 reformat_remove_macsec[0x1]; 492 u8 reparse[0x1]; 493 u8 reserved_at_6b[0x1]; 494 u8 cross_vhca_object[0x1]; 495 u8 reformat_l2_to_l3_audp_tunnel[0x1]; 496 u8 reformat_l3_audp_tunnel_to_l2[0x1]; 497 u8 ignore_flow_level_rtc_valid[0x1]; 498 u8 reserved_at_70[0x8]; 499 u8 log_max_ft_num[0x8]; 500 501 u8 reserved_at_80[0x10]; 502 u8 log_max_flow_counter[0x8]; 503 u8 log_max_destination[0x8]; 504 505 u8 reserved_at_a0[0x18]; 506 u8 log_max_flow[0x8]; 507 508 u8 reserved_at_c0[0x40]; 509 510 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support; 511 512 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support; 513 }; 514 515 struct mlx5_ifc_odp_per_transport_service_cap_bits { 516 u8 send[0x1]; 517 u8 receive[0x1]; 518 u8 write[0x1]; 519 u8 read[0x1]; 520 u8 atomic[0x1]; 521 u8 srq_receive[0x1]; 522 u8 reserved_at_6[0x1a]; 523 }; 524 525 struct mlx5_ifc_ipv4_layout_bits { 526 u8 reserved_at_0[0x60]; 527 528 u8 ipv4[0x20]; 529 }; 530 531 struct mlx5_ifc_ipv6_layout_bits { 532 u8 ipv6[16][0x8]; 533 }; 534 535 struct mlx5_ifc_ipv6_simple_layout_bits { 536 u8 ipv6_127_96[0x20]; 537 u8 ipv6_95_64[0x20]; 538 u8 ipv6_63_32[0x20]; 539 u8 ipv6_31_0[0x20]; 540 }; 541 542 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits { 543 struct mlx5_ifc_ipv6_simple_layout_bits ipv6_simple_layout; 544 struct mlx5_ifc_ipv6_layout_bits ipv6_layout; 545 struct mlx5_ifc_ipv4_layout_bits ipv4_layout; 546 u8 reserved_at_0[0x80]; 547 }; 548 549 enum { 550 MLX5_PACKET_L4_TYPE_NONE, 551 MLX5_PACKET_L4_TYPE_TCP, 552 MLX5_PACKET_L4_TYPE_UDP, 553 }; 554 555 struct mlx5_ifc_fte_match_set_lyr_2_4_bits { 556 u8 smac_47_16[0x20]; 557 558 u8 smac_15_0[0x10]; 559 u8 ethertype[0x10]; 560 561 u8 dmac_47_16[0x20]; 562 563 u8 dmac_15_0[0x10]; 564 u8 first_prio[0x3]; 565 u8 first_cfi[0x1]; 566 u8 first_vid[0xc]; 567 568 u8 ip_protocol[0x8]; 569 u8 ip_dscp[0x6]; 570 u8 ip_ecn[0x2]; 571 u8 cvlan_tag[0x1]; 572 u8 svlan_tag[0x1]; 573 u8 frag[0x1]; 574 u8 ip_version[0x4]; 575 u8 tcp_flags[0x9]; 576 577 u8 tcp_sport[0x10]; 578 u8 tcp_dport[0x10]; 579 580 u8 l4_type[0x2]; 581 u8 reserved_at_c2[0xe]; 582 u8 ipv4_ihl[0x4]; 583 u8 reserved_at_c4[0x4]; 584 585 u8 ttl_hoplimit[0x8]; 586 587 u8 udp_sport[0x10]; 588 u8 udp_dport[0x10]; 589 590 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6; 591 592 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6; 593 }; 594 595 struct mlx5_ifc_nvgre_key_bits { 596 u8 hi[0x18]; 597 u8 lo[0x8]; 598 }; 599 600 union mlx5_ifc_gre_key_bits { 601 struct mlx5_ifc_nvgre_key_bits nvgre; 602 u8 key[0x20]; 603 }; 604 605 struct mlx5_ifc_fte_match_set_misc_bits { 606 u8 gre_c_present[0x1]; 607 u8 reserved_at_1[0x1]; 608 u8 gre_k_present[0x1]; 609 u8 gre_s_present[0x1]; 610 u8 source_vhca_port[0x4]; 611 u8 source_sqn[0x18]; 612 613 u8 source_eswitch_owner_vhca_id[0x10]; 614 u8 source_port[0x10]; 615 616 u8 outer_second_prio[0x3]; 617 u8 outer_second_cfi[0x1]; 618 u8 outer_second_vid[0xc]; 619 u8 inner_second_prio[0x3]; 620 u8 inner_second_cfi[0x1]; 621 u8 inner_second_vid[0xc]; 622 623 u8 outer_second_cvlan_tag[0x1]; 624 u8 inner_second_cvlan_tag[0x1]; 625 u8 outer_second_svlan_tag[0x1]; 626 u8 inner_second_svlan_tag[0x1]; 627 u8 reserved_at_64[0xc]; 628 u8 gre_protocol[0x10]; 629 630 union mlx5_ifc_gre_key_bits gre_key; 631 632 u8 vxlan_vni[0x18]; 633 u8 bth_opcode[0x8]; 634 635 u8 geneve_vni[0x18]; 636 u8 reserved_at_d8[0x6]; 637 u8 geneve_tlv_option_0_exist[0x1]; 638 u8 geneve_oam[0x1]; 639 640 u8 reserved_at_e0[0xc]; 641 u8 outer_ipv6_flow_label[0x14]; 642 643 u8 reserved_at_100[0xc]; 644 u8 inner_ipv6_flow_label[0x14]; 645 646 u8 reserved_at_120[0xa]; 647 u8 geneve_opt_len[0x6]; 648 u8 geneve_protocol_type[0x10]; 649 650 u8 reserved_at_140[0x8]; 651 u8 bth_dst_qp[0x18]; 652 u8 inner_esp_spi[0x20]; 653 u8 outer_esp_spi[0x20]; 654 u8 reserved_at_1a0[0x60]; 655 }; 656 657 struct mlx5_ifc_fte_match_mpls_bits { 658 u8 mpls_label[0x14]; 659 u8 mpls_exp[0x3]; 660 u8 mpls_s_bos[0x1]; 661 u8 mpls_ttl[0x8]; 662 }; 663 664 struct mlx5_ifc_fte_match_set_misc2_bits { 665 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls; 666 667 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls; 668 669 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre; 670 671 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp; 672 673 u8 metadata_reg_c_7[0x20]; 674 675 u8 metadata_reg_c_6[0x20]; 676 677 u8 metadata_reg_c_5[0x20]; 678 679 u8 metadata_reg_c_4[0x20]; 680 681 u8 metadata_reg_c_3[0x20]; 682 683 u8 metadata_reg_c_2[0x20]; 684 685 u8 metadata_reg_c_1[0x20]; 686 687 u8 metadata_reg_c_0[0x20]; 688 689 u8 metadata_reg_a[0x20]; 690 691 u8 reserved_at_1a0[0x8]; 692 693 u8 macsec_syndrome[0x8]; 694 u8 ipsec_syndrome[0x8]; 695 u8 reserved_at_1b8[0x8]; 696 697 u8 reserved_at_1c0[0x40]; 698 }; 699 700 struct mlx5_ifc_fte_match_set_misc3_bits { 701 u8 inner_tcp_seq_num[0x20]; 702 703 u8 outer_tcp_seq_num[0x20]; 704 705 u8 inner_tcp_ack_num[0x20]; 706 707 u8 outer_tcp_ack_num[0x20]; 708 709 u8 reserved_at_80[0x8]; 710 u8 outer_vxlan_gpe_vni[0x18]; 711 712 u8 outer_vxlan_gpe_next_protocol[0x8]; 713 u8 outer_vxlan_gpe_flags[0x8]; 714 u8 reserved_at_b0[0x10]; 715 716 u8 icmp_header_data[0x20]; 717 718 u8 icmpv6_header_data[0x20]; 719 720 u8 icmp_type[0x8]; 721 u8 icmp_code[0x8]; 722 u8 icmpv6_type[0x8]; 723 u8 icmpv6_code[0x8]; 724 725 u8 geneve_tlv_option_0_data[0x20]; 726 727 u8 gtpu_teid[0x20]; 728 729 u8 gtpu_msg_type[0x8]; 730 u8 gtpu_msg_flags[0x8]; 731 u8 reserved_at_170[0x10]; 732 733 u8 gtpu_dw_2[0x20]; 734 735 u8 gtpu_first_ext_dw_0[0x20]; 736 737 u8 gtpu_dw_0[0x20]; 738 739 u8 reserved_at_1e0[0x20]; 740 }; 741 742 struct mlx5_ifc_fte_match_set_misc4_bits { 743 u8 prog_sample_field_value_0[0x20]; 744 745 u8 prog_sample_field_id_0[0x20]; 746 747 u8 prog_sample_field_value_1[0x20]; 748 749 u8 prog_sample_field_id_1[0x20]; 750 751 u8 prog_sample_field_value_2[0x20]; 752 753 u8 prog_sample_field_id_2[0x20]; 754 755 u8 prog_sample_field_value_3[0x20]; 756 757 u8 prog_sample_field_id_3[0x20]; 758 759 u8 reserved_at_100[0x100]; 760 }; 761 762 struct mlx5_ifc_fte_match_set_misc5_bits { 763 u8 macsec_tag_0[0x20]; 764 765 u8 macsec_tag_1[0x20]; 766 767 u8 macsec_tag_2[0x20]; 768 769 u8 macsec_tag_3[0x20]; 770 771 u8 tunnel_header_0[0x20]; 772 773 u8 tunnel_header_1[0x20]; 774 775 u8 tunnel_header_2[0x20]; 776 777 u8 tunnel_header_3[0x20]; 778 779 u8 reserved_at_100[0x100]; 780 }; 781 782 struct mlx5_ifc_cmd_pas_bits { 783 u8 pa_h[0x20]; 784 785 u8 pa_l[0x14]; 786 u8 reserved_at_34[0xc]; 787 }; 788 789 struct mlx5_ifc_uint64_bits { 790 u8 hi[0x20]; 791 792 u8 lo[0x20]; 793 }; 794 795 enum { 796 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0, 797 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7, 798 MLX5_ADS_STAT_RATE_10GBPS = 0x8, 799 MLX5_ADS_STAT_RATE_30GBPS = 0x9, 800 MLX5_ADS_STAT_RATE_5GBPS = 0xa, 801 MLX5_ADS_STAT_RATE_20GBPS = 0xb, 802 MLX5_ADS_STAT_RATE_40GBPS = 0xc, 803 MLX5_ADS_STAT_RATE_60GBPS = 0xd, 804 MLX5_ADS_STAT_RATE_80GBPS = 0xe, 805 MLX5_ADS_STAT_RATE_120GBPS = 0xf, 806 }; 807 808 struct mlx5_ifc_ads_bits { 809 u8 fl[0x1]; 810 u8 free_ar[0x1]; 811 u8 reserved_at_2[0xe]; 812 u8 pkey_index[0x10]; 813 814 u8 plane_index[0x8]; 815 u8 grh[0x1]; 816 u8 mlid[0x7]; 817 u8 rlid[0x10]; 818 819 u8 ack_timeout[0x5]; 820 u8 reserved_at_45[0x3]; 821 u8 src_addr_index[0x8]; 822 u8 reserved_at_50[0x4]; 823 u8 stat_rate[0x4]; 824 u8 hop_limit[0x8]; 825 826 u8 reserved_at_60[0x4]; 827 u8 tclass[0x8]; 828 u8 flow_label[0x14]; 829 830 u8 rgid_rip[16][0x8]; 831 832 u8 reserved_at_100[0x4]; 833 u8 f_dscp[0x1]; 834 u8 f_ecn[0x1]; 835 u8 reserved_at_106[0x1]; 836 u8 f_eth_prio[0x1]; 837 u8 ecn[0x2]; 838 u8 dscp[0x6]; 839 u8 udp_sport[0x10]; 840 841 u8 dei_cfi[0x1]; 842 u8 eth_prio[0x3]; 843 u8 sl[0x4]; 844 u8 vhca_port_num[0x8]; 845 u8 rmac_47_32[0x10]; 846 847 u8 rmac_31_0[0x20]; 848 }; 849 850 struct mlx5_ifc_flow_table_nic_cap_bits { 851 u8 nic_rx_multi_path_tirs[0x1]; 852 u8 nic_rx_multi_path_tirs_fts[0x1]; 853 u8 allow_sniffer_and_nic_rx_shared_tir[0x1]; 854 u8 reserved_at_3[0x4]; 855 u8 sw_owner_reformat_supported[0x1]; 856 u8 reserved_at_8[0x18]; 857 858 u8 encap_general_header[0x1]; 859 u8 reserved_at_21[0xa]; 860 u8 log_max_packet_reformat_context[0x5]; 861 u8 reserved_at_30[0x6]; 862 u8 max_encap_header_size[0xa]; 863 u8 reserved_at_40[0x1c0]; 864 865 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive; 866 867 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma; 868 869 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer; 870 871 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit; 872 873 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma; 874 875 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer; 876 877 u8 reserved_at_e00[0x600]; 878 879 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive; 880 881 u8 reserved_at_1480[0x80]; 882 883 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive_rdma; 884 885 u8 reserved_at_1580[0x280]; 886 887 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_transmit_rdma; 888 889 u8 reserved_at_1880[0x780]; 890 891 u8 sw_steering_nic_rx_action_drop_icm_address[0x40]; 892 893 u8 sw_steering_nic_tx_action_drop_icm_address[0x40]; 894 895 u8 sw_steering_nic_tx_action_allow_icm_address[0x40]; 896 897 u8 reserved_at_20c0[0x5f40]; 898 }; 899 900 struct mlx5_ifc_port_selection_cap_bits { 901 u8 reserved_at_0[0x10]; 902 u8 port_select_flow_table[0x1]; 903 u8 reserved_at_11[0x1]; 904 u8 port_select_flow_table_bypass[0x1]; 905 u8 reserved_at_13[0xd]; 906 907 u8 reserved_at_20[0x1e0]; 908 909 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_port_selection; 910 911 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_port_selection; 912 913 u8 reserved_at_480[0x7b80]; 914 }; 915 916 enum { 917 MLX5_FDB_TO_VPORT_REG_C_0 = 0x01, 918 MLX5_FDB_TO_VPORT_REG_C_1 = 0x02, 919 MLX5_FDB_TO_VPORT_REG_C_2 = 0x04, 920 MLX5_FDB_TO_VPORT_REG_C_3 = 0x08, 921 MLX5_FDB_TO_VPORT_REG_C_4 = 0x10, 922 MLX5_FDB_TO_VPORT_REG_C_5 = 0x20, 923 MLX5_FDB_TO_VPORT_REG_C_6 = 0x40, 924 MLX5_FDB_TO_VPORT_REG_C_7 = 0x80, 925 }; 926 927 struct mlx5_ifc_flow_table_eswitch_cap_bits { 928 u8 fdb_to_vport_reg_c_id[0x8]; 929 u8 reserved_at_8[0x5]; 930 u8 fdb_uplink_hairpin[0x1]; 931 u8 fdb_multi_path_any_table_limit_regc[0x1]; 932 u8 reserved_at_f[0x1]; 933 u8 fdb_dynamic_tunnel[0x1]; 934 u8 reserved_at_11[0x1]; 935 u8 fdb_multi_path_any_table[0x1]; 936 u8 reserved_at_13[0x2]; 937 u8 fdb_modify_header_fwd_to_table[0x1]; 938 u8 fdb_ipv4_ttl_modify[0x1]; 939 u8 flow_source[0x1]; 940 u8 reserved_at_18[0x2]; 941 u8 multi_fdb_encap[0x1]; 942 u8 egress_acl_forward_to_vport[0x1]; 943 u8 fdb_multi_path_to_table[0x1]; 944 u8 reserved_at_1d[0x3]; 945 946 u8 reserved_at_20[0x1e0]; 947 948 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb; 949 950 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress; 951 952 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress; 953 954 u8 reserved_at_800[0xC00]; 955 956 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_esw_fdb; 957 958 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_bitmask_support_2_esw_fdb; 959 960 u8 reserved_at_1500[0x300]; 961 962 u8 sw_steering_fdb_action_drop_icm_address_rx[0x40]; 963 964 u8 sw_steering_fdb_action_drop_icm_address_tx[0x40]; 965 966 u8 sw_steering_uplink_icm_address_rx[0x40]; 967 968 u8 sw_steering_uplink_icm_address_tx[0x40]; 969 970 u8 reserved_at_1900[0x6700]; 971 }; 972 973 struct mlx5_ifc_wqe_based_flow_table_cap_bits { 974 u8 reserved_at_0[0x3]; 975 u8 log_max_num_ste[0x5]; 976 u8 reserved_at_8[0x3]; 977 u8 log_max_num_stc[0x5]; 978 u8 reserved_at_10[0x3]; 979 u8 log_max_num_rtc[0x5]; 980 u8 reserved_at_18[0x3]; 981 u8 log_max_num_header_modify_pattern[0x5]; 982 983 u8 rtc_hash_split_table[0x1]; 984 u8 rtc_linear_lookup_table[0x1]; 985 u8 reserved_at_22[0x1]; 986 u8 stc_alloc_log_granularity[0x5]; 987 u8 reserved_at_28[0x3]; 988 u8 stc_alloc_log_max[0x5]; 989 u8 reserved_at_30[0x3]; 990 u8 ste_alloc_log_granularity[0x5]; 991 u8 reserved_at_38[0x3]; 992 u8 ste_alloc_log_max[0x5]; 993 994 u8 reserved_at_40[0xb]; 995 u8 rtc_reparse_mode[0x5]; 996 u8 reserved_at_50[0x3]; 997 u8 rtc_index_mode[0x5]; 998 u8 reserved_at_58[0x3]; 999 u8 rtc_log_depth_max[0x5]; 1000 1001 u8 reserved_at_60[0x10]; 1002 u8 ste_format[0x10]; 1003 1004 u8 stc_action_type[0x80]; 1005 1006 u8 header_insert_type[0x10]; 1007 u8 header_remove_type[0x10]; 1008 1009 u8 trivial_match_definer[0x20]; 1010 1011 u8 reserved_at_140[0x1b]; 1012 u8 rtc_max_num_hash_definer_gen_wqe[0x5]; 1013 1014 u8 reserved_at_160[0x18]; 1015 u8 access_index_mode[0x8]; 1016 1017 u8 reserved_at_180[0x10]; 1018 u8 ste_format_gen_wqe[0x10]; 1019 1020 u8 linear_match_definer_reg_c3[0x20]; 1021 1022 u8 fdb_jump_to_tir_stc[0x1]; 1023 u8 reserved_at_1c1[0x1f]; 1024 }; 1025 1026 struct mlx5_ifc_esw_cap_bits { 1027 u8 reserved_at_0[0x1d]; 1028 u8 merged_eswitch[0x1]; 1029 u8 reserved_at_1e[0x2]; 1030 1031 u8 reserved_at_20[0x40]; 1032 1033 u8 esw_manager_vport_number_valid[0x1]; 1034 u8 reserved_at_61[0xf]; 1035 u8 esw_manager_vport_number[0x10]; 1036 1037 u8 reserved_at_80[0x780]; 1038 }; 1039 1040 enum { 1041 MLX5_COUNTER_SOURCE_ESWITCH = 0x0, 1042 MLX5_COUNTER_FLOW_ESWITCH = 0x1, 1043 }; 1044 1045 struct mlx5_ifc_e_switch_cap_bits { 1046 u8 vport_svlan_strip[0x1]; 1047 u8 vport_cvlan_strip[0x1]; 1048 u8 vport_svlan_insert[0x1]; 1049 u8 vport_cvlan_insert_if_not_exist[0x1]; 1050 u8 vport_cvlan_insert_overwrite[0x1]; 1051 u8 reserved_at_5[0x1]; 1052 u8 vport_cvlan_insert_always[0x1]; 1053 u8 esw_shared_ingress_acl[0x1]; 1054 u8 esw_uplink_ingress_acl[0x1]; 1055 u8 root_ft_on_other_esw[0x1]; 1056 u8 reserved_at_a[0xf]; 1057 u8 esw_functions_changed[0x1]; 1058 u8 reserved_at_1a[0x1]; 1059 u8 ecpf_vport_exists[0x1]; 1060 u8 counter_eswitch_affinity[0x1]; 1061 u8 merged_eswitch[0x1]; 1062 u8 nic_vport_node_guid_modify[0x1]; 1063 u8 nic_vport_port_guid_modify[0x1]; 1064 1065 u8 vxlan_encap_decap[0x1]; 1066 u8 nvgre_encap_decap[0x1]; 1067 u8 reserved_at_22[0x1]; 1068 u8 log_max_fdb_encap_uplink[0x5]; 1069 u8 reserved_at_21[0x3]; 1070 u8 log_max_packet_reformat_context[0x5]; 1071 u8 reserved_2b[0x6]; 1072 u8 max_encap_header_size[0xa]; 1073 1074 u8 reserved_at_40[0xb]; 1075 u8 log_max_esw_sf[0x5]; 1076 u8 esw_sf_base_id[0x10]; 1077 1078 u8 reserved_at_60[0x7a0]; 1079 1080 }; 1081 1082 struct mlx5_ifc_qos_cap_bits { 1083 u8 packet_pacing[0x1]; 1084 u8 esw_scheduling[0x1]; 1085 u8 esw_bw_share[0x1]; 1086 u8 esw_rate_limit[0x1]; 1087 u8 reserved_at_4[0x1]; 1088 u8 packet_pacing_burst_bound[0x1]; 1089 u8 packet_pacing_typical_size[0x1]; 1090 u8 reserved_at_7[0x1]; 1091 u8 nic_sq_scheduling[0x1]; 1092 u8 nic_bw_share[0x1]; 1093 u8 nic_rate_limit[0x1]; 1094 u8 packet_pacing_uid[0x1]; 1095 u8 log_esw_max_sched_depth[0x4]; 1096 u8 reserved_at_10[0x10]; 1097 1098 u8 reserved_at_20[0x9]; 1099 u8 esw_cross_esw_sched[0x1]; 1100 u8 reserved_at_2a[0x1]; 1101 u8 log_max_qos_nic_queue_group[0x5]; 1102 u8 reserved_at_30[0x10]; 1103 1104 u8 packet_pacing_max_rate[0x20]; 1105 1106 u8 packet_pacing_min_rate[0x20]; 1107 1108 u8 reserved_at_80[0xb]; 1109 u8 log_esw_max_rate_limit[0x5]; 1110 u8 packet_pacing_rate_table_size[0x10]; 1111 1112 u8 esw_element_type[0x10]; 1113 u8 esw_tsar_type[0x10]; 1114 1115 u8 reserved_at_c0[0x10]; 1116 u8 max_qos_para_vport[0x10]; 1117 1118 u8 max_tsar_bw_share[0x20]; 1119 1120 u8 nic_element_type[0x10]; 1121 u8 nic_tsar_type[0x10]; 1122 1123 u8 reserved_at_120[0x3]; 1124 u8 log_meter_aso_granularity[0x5]; 1125 u8 reserved_at_128[0x3]; 1126 u8 log_meter_aso_max_alloc[0x5]; 1127 u8 reserved_at_130[0x3]; 1128 u8 log_max_num_meter_aso[0x5]; 1129 u8 reserved_at_138[0x8]; 1130 1131 u8 reserved_at_140[0x6c0]; 1132 }; 1133 1134 struct mlx5_ifc_debug_cap_bits { 1135 u8 core_dump_general[0x1]; 1136 u8 core_dump_qp[0x1]; 1137 u8 reserved_at_2[0x7]; 1138 u8 resource_dump[0x1]; 1139 u8 reserved_at_a[0x16]; 1140 1141 u8 reserved_at_20[0x2]; 1142 u8 stall_detect[0x1]; 1143 u8 reserved_at_23[0x1d]; 1144 1145 u8 reserved_at_40[0x7c0]; 1146 }; 1147 1148 struct mlx5_ifc_per_protocol_networking_offload_caps_bits { 1149 u8 csum_cap[0x1]; 1150 u8 vlan_cap[0x1]; 1151 u8 lro_cap[0x1]; 1152 u8 lro_psh_flag[0x1]; 1153 u8 lro_time_stamp[0x1]; 1154 u8 reserved_at_5[0x2]; 1155 u8 wqe_vlan_insert[0x1]; 1156 u8 self_lb_en_modifiable[0x1]; 1157 u8 reserved_at_9[0x2]; 1158 u8 max_lso_cap[0x5]; 1159 u8 multi_pkt_send_wqe[0x2]; 1160 u8 wqe_inline_mode[0x2]; 1161 u8 rss_ind_tbl_cap[0x4]; 1162 u8 reg_umr_sq[0x1]; 1163 u8 scatter_fcs[0x1]; 1164 u8 enhanced_multi_pkt_send_wqe[0x1]; 1165 u8 tunnel_lso_const_out_ip_id[0x1]; 1166 u8 tunnel_lro_gre[0x1]; 1167 u8 tunnel_lro_vxlan[0x1]; 1168 u8 tunnel_stateless_gre[0x1]; 1169 u8 tunnel_stateless_vxlan[0x1]; 1170 1171 u8 swp[0x1]; 1172 u8 swp_csum[0x1]; 1173 u8 swp_lso[0x1]; 1174 u8 cqe_checksum_full[0x1]; 1175 u8 tunnel_stateless_geneve_tx[0x1]; 1176 u8 tunnel_stateless_mpls_over_udp[0x1]; 1177 u8 tunnel_stateless_mpls_over_gre[0x1]; 1178 u8 tunnel_stateless_vxlan_gpe[0x1]; 1179 u8 tunnel_stateless_ipv4_over_vxlan[0x1]; 1180 u8 tunnel_stateless_ip_over_ip[0x1]; 1181 u8 insert_trailer[0x1]; 1182 u8 reserved_at_2b[0x1]; 1183 u8 tunnel_stateless_ip_over_ip_rx[0x1]; 1184 u8 tunnel_stateless_ip_over_ip_tx[0x1]; 1185 u8 reserved_at_2e[0x2]; 1186 u8 max_vxlan_udp_ports[0x8]; 1187 u8 swp_csum_l4_partial[0x1]; 1188 u8 reserved_at_39[0x5]; 1189 u8 max_geneve_opt_len[0x1]; 1190 u8 tunnel_stateless_geneve_rx[0x1]; 1191 1192 u8 reserved_at_40[0x10]; 1193 u8 lro_min_mss_size[0x10]; 1194 1195 u8 reserved_at_60[0x120]; 1196 1197 u8 lro_timer_supported_periods[4][0x20]; 1198 1199 u8 reserved_at_200[0x600]; 1200 }; 1201 1202 enum { 1203 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING = 0x0, 1204 MLX5_TIMESTAMP_FORMAT_CAP_REAL_TIME = 0x1, 1205 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME = 0x2, 1206 }; 1207 1208 struct mlx5_ifc_roce_cap_bits { 1209 u8 roce_apm[0x1]; 1210 u8 reserved_at_1[0x3]; 1211 u8 sw_r_roce_src_udp_port[0x1]; 1212 u8 fl_rc_qp_when_roce_disabled[0x1]; 1213 u8 fl_rc_qp_when_roce_enabled[0x1]; 1214 u8 roce_cc_general[0x1]; 1215 u8 qp_ooo_transmit_default[0x1]; 1216 u8 reserved_at_9[0x15]; 1217 u8 qp_ts_format[0x2]; 1218 1219 u8 reserved_at_20[0x60]; 1220 1221 u8 reserved_at_80[0xc]; 1222 u8 l3_type[0x4]; 1223 u8 reserved_at_90[0x8]; 1224 u8 roce_version[0x8]; 1225 1226 u8 reserved_at_a0[0x10]; 1227 u8 r_roce_dest_udp_port[0x10]; 1228 1229 u8 r_roce_max_src_udp_port[0x10]; 1230 u8 r_roce_min_src_udp_port[0x10]; 1231 1232 u8 reserved_at_e0[0x10]; 1233 u8 roce_address_table_size[0x10]; 1234 1235 u8 reserved_at_100[0x700]; 1236 }; 1237 1238 struct mlx5_ifc_sync_steering_in_bits { 1239 u8 opcode[0x10]; 1240 u8 uid[0x10]; 1241 1242 u8 reserved_at_20[0x10]; 1243 u8 op_mod[0x10]; 1244 1245 u8 reserved_at_40[0xc0]; 1246 }; 1247 1248 struct mlx5_ifc_sync_steering_out_bits { 1249 u8 status[0x8]; 1250 u8 reserved_at_8[0x18]; 1251 1252 u8 syndrome[0x20]; 1253 1254 u8 reserved_at_40[0x40]; 1255 }; 1256 1257 struct mlx5_ifc_sync_crypto_in_bits { 1258 u8 opcode[0x10]; 1259 u8 uid[0x10]; 1260 1261 u8 reserved_at_20[0x10]; 1262 u8 op_mod[0x10]; 1263 1264 u8 reserved_at_40[0x20]; 1265 1266 u8 reserved_at_60[0x10]; 1267 u8 crypto_type[0x10]; 1268 1269 u8 reserved_at_80[0x80]; 1270 }; 1271 1272 struct mlx5_ifc_sync_crypto_out_bits { 1273 u8 status[0x8]; 1274 u8 reserved_at_8[0x18]; 1275 1276 u8 syndrome[0x20]; 1277 1278 u8 reserved_at_40[0x40]; 1279 }; 1280 1281 struct mlx5_ifc_device_mem_cap_bits { 1282 u8 memic[0x1]; 1283 u8 reserved_at_1[0x1f]; 1284 1285 u8 reserved_at_20[0xb]; 1286 u8 log_min_memic_alloc_size[0x5]; 1287 u8 reserved_at_30[0x8]; 1288 u8 log_max_memic_addr_alignment[0x8]; 1289 1290 u8 memic_bar_start_addr[0x40]; 1291 1292 u8 memic_bar_size[0x20]; 1293 1294 u8 max_memic_size[0x20]; 1295 1296 u8 steering_sw_icm_start_address[0x40]; 1297 1298 u8 reserved_at_100[0x8]; 1299 u8 log_header_modify_sw_icm_size[0x8]; 1300 u8 reserved_at_110[0x2]; 1301 u8 log_sw_icm_alloc_granularity[0x6]; 1302 u8 log_steering_sw_icm_size[0x8]; 1303 1304 u8 log_indirect_encap_sw_icm_size[0x8]; 1305 u8 reserved_at_128[0x10]; 1306 u8 log_header_modify_pattern_sw_icm_size[0x8]; 1307 1308 u8 header_modify_sw_icm_start_address[0x40]; 1309 1310 u8 reserved_at_180[0x40]; 1311 1312 u8 header_modify_pattern_sw_icm_start_address[0x40]; 1313 1314 u8 memic_operations[0x20]; 1315 1316 u8 reserved_at_220[0x20]; 1317 1318 u8 indirect_encap_sw_icm_start_address[0x40]; 1319 1320 u8 reserved_at_280[0x580]; 1321 }; 1322 1323 struct mlx5_ifc_device_event_cap_bits { 1324 u8 user_affiliated_events[4][0x40]; 1325 1326 u8 user_unaffiliated_events[4][0x40]; 1327 }; 1328 1329 struct mlx5_ifc_virtio_emulation_cap_bits { 1330 u8 desc_tunnel_offload_type[0x1]; 1331 u8 eth_frame_offload_type[0x1]; 1332 u8 virtio_version_1_0[0x1]; 1333 u8 device_features_bits_mask[0xd]; 1334 u8 event_mode[0x8]; 1335 u8 virtio_queue_type[0x8]; 1336 1337 u8 max_tunnel_desc[0x10]; 1338 u8 reserved_at_30[0x3]; 1339 u8 log_doorbell_stride[0x5]; 1340 u8 reserved_at_38[0x3]; 1341 u8 log_doorbell_bar_size[0x5]; 1342 1343 u8 doorbell_bar_offset[0x40]; 1344 1345 u8 max_emulated_devices[0x8]; 1346 u8 max_num_virtio_queues[0x18]; 1347 1348 u8 reserved_at_a0[0x20]; 1349 1350 u8 reserved_at_c0[0x13]; 1351 u8 desc_group_mkey_supported[0x1]; 1352 u8 freeze_to_rdy_supported[0x1]; 1353 u8 reserved_at_d5[0xb]; 1354 1355 u8 reserved_at_e0[0x20]; 1356 1357 u8 umem_1_buffer_param_a[0x20]; 1358 1359 u8 umem_1_buffer_param_b[0x20]; 1360 1361 u8 umem_2_buffer_param_a[0x20]; 1362 1363 u8 umem_2_buffer_param_b[0x20]; 1364 1365 u8 umem_3_buffer_param_a[0x20]; 1366 1367 u8 umem_3_buffer_param_b[0x20]; 1368 1369 u8 reserved_at_1c0[0x640]; 1370 }; 1371 1372 enum { 1373 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0, 1374 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2, 1375 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4, 1376 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8, 1377 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10, 1378 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20, 1379 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40, 1380 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80, 1381 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100, 1382 }; 1383 1384 enum { 1385 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1, 1386 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2, 1387 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4, 1388 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8, 1389 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10, 1390 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20, 1391 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40, 1392 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80, 1393 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100, 1394 }; 1395 1396 struct mlx5_ifc_atomic_caps_bits { 1397 u8 reserved_at_0[0x40]; 1398 1399 u8 atomic_req_8B_endianness_mode[0x2]; 1400 u8 reserved_at_42[0x4]; 1401 u8 supported_atomic_req_8B_endianness_mode_1[0x1]; 1402 1403 u8 reserved_at_47[0x19]; 1404 1405 u8 reserved_at_60[0x20]; 1406 1407 u8 reserved_at_80[0x10]; 1408 u8 atomic_operations[0x10]; 1409 1410 u8 reserved_at_a0[0x10]; 1411 u8 atomic_size_qp[0x10]; 1412 1413 u8 reserved_at_c0[0x10]; 1414 u8 atomic_size_dc[0x10]; 1415 1416 u8 reserved_at_e0[0x720]; 1417 }; 1418 1419 struct mlx5_ifc_odp_scheme_cap_bits { 1420 u8 reserved_at_0[0x40]; 1421 1422 u8 sig[0x1]; 1423 u8 reserved_at_41[0x4]; 1424 u8 page_prefetch[0x1]; 1425 u8 reserved_at_46[0x1a]; 1426 1427 u8 reserved_at_60[0x20]; 1428 1429 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps; 1430 1431 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps; 1432 1433 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps; 1434 1435 struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps; 1436 1437 struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps; 1438 1439 u8 reserved_at_120[0xe0]; 1440 }; 1441 1442 struct mlx5_ifc_odp_cap_bits { 1443 struct mlx5_ifc_odp_scheme_cap_bits transport_page_fault_scheme_cap; 1444 1445 struct mlx5_ifc_odp_scheme_cap_bits memory_page_fault_scheme_cap; 1446 1447 u8 reserved_at_400[0x200]; 1448 1449 u8 mem_page_fault[0x1]; 1450 u8 reserved_at_601[0x1f]; 1451 1452 u8 reserved_at_620[0x1e0]; 1453 }; 1454 1455 struct mlx5_ifc_tls_cap_bits { 1456 u8 tls_1_2_aes_gcm_128[0x1]; 1457 u8 tls_1_3_aes_gcm_128[0x1]; 1458 u8 tls_1_2_aes_gcm_256[0x1]; 1459 u8 tls_1_3_aes_gcm_256[0x1]; 1460 u8 reserved_at_4[0x1c]; 1461 1462 u8 reserved_at_20[0x7e0]; 1463 }; 1464 1465 struct mlx5_ifc_ipsec_cap_bits { 1466 u8 ipsec_full_offload[0x1]; 1467 u8 ipsec_crypto_offload[0x1]; 1468 u8 ipsec_esn[0x1]; 1469 u8 ipsec_crypto_esp_aes_gcm_256_encrypt[0x1]; 1470 u8 ipsec_crypto_esp_aes_gcm_128_encrypt[0x1]; 1471 u8 ipsec_crypto_esp_aes_gcm_256_decrypt[0x1]; 1472 u8 ipsec_crypto_esp_aes_gcm_128_decrypt[0x1]; 1473 u8 reserved_at_7[0x4]; 1474 u8 log_max_ipsec_offload[0x5]; 1475 u8 reserved_at_10[0x10]; 1476 1477 u8 min_log_ipsec_full_replay_window[0x8]; 1478 u8 max_log_ipsec_full_replay_window[0x8]; 1479 u8 reserved_at_30[0x7d0]; 1480 }; 1481 1482 struct mlx5_ifc_macsec_cap_bits { 1483 u8 macsec_epn[0x1]; 1484 u8 reserved_at_1[0x2]; 1485 u8 macsec_crypto_esp_aes_gcm_256_encrypt[0x1]; 1486 u8 macsec_crypto_esp_aes_gcm_128_encrypt[0x1]; 1487 u8 macsec_crypto_esp_aes_gcm_256_decrypt[0x1]; 1488 u8 macsec_crypto_esp_aes_gcm_128_decrypt[0x1]; 1489 u8 reserved_at_7[0x4]; 1490 u8 log_max_macsec_offload[0x5]; 1491 u8 reserved_at_10[0x10]; 1492 1493 u8 min_log_macsec_full_replay_window[0x8]; 1494 u8 max_log_macsec_full_replay_window[0x8]; 1495 u8 reserved_at_30[0x10]; 1496 1497 u8 reserved_at_40[0x7c0]; 1498 }; 1499 1500 enum { 1501 MLX5_WQ_TYPE_LINKED_LIST = 0x0, 1502 MLX5_WQ_TYPE_CYCLIC = 0x1, 1503 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2, 1504 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3, 1505 }; 1506 1507 enum { 1508 MLX5_WQ_END_PAD_MODE_NONE = 0x0, 1509 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1, 1510 }; 1511 1512 enum { 1513 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0, 1514 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1, 1515 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2, 1516 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3, 1517 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4, 1518 }; 1519 1520 enum { 1521 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0, 1522 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1, 1523 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2, 1524 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3, 1525 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4, 1526 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5, 1527 }; 1528 1529 enum { 1530 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0, 1531 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1, 1532 }; 1533 1534 enum { 1535 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0, 1536 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1, 1537 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3, 1538 }; 1539 1540 enum { 1541 MLX5_CAP_PORT_TYPE_IB = 0x0, 1542 MLX5_CAP_PORT_TYPE_ETH = 0x1, 1543 }; 1544 1545 enum { 1546 MLX5_CAP_UMR_FENCE_STRONG = 0x0, 1547 MLX5_CAP_UMR_FENCE_SMALL = 0x1, 1548 MLX5_CAP_UMR_FENCE_NONE = 0x2, 1549 }; 1550 1551 enum { 1552 MLX5_FLEX_IPV4_OVER_VXLAN_ENABLED = 1 << 0, 1553 MLX5_FLEX_IPV6_OVER_VXLAN_ENABLED = 1 << 1, 1554 MLX5_FLEX_IPV6_OVER_IP_ENABLED = 1 << 2, 1555 MLX5_FLEX_PARSER_GENEVE_ENABLED = 1 << 3, 1556 MLX5_FLEX_PARSER_MPLS_OVER_GRE_ENABLED = 1 << 4, 1557 MLX5_FLEX_PARSER_MPLS_OVER_UDP_ENABLED = 1 << 5, 1558 MLX5_FLEX_P_BIT_VXLAN_GPE_ENABLED = 1 << 6, 1559 MLX5_FLEX_PARSER_VXLAN_GPE_ENABLED = 1 << 7, 1560 MLX5_FLEX_PARSER_ICMP_V4_ENABLED = 1 << 8, 1561 MLX5_FLEX_PARSER_ICMP_V6_ENABLED = 1 << 9, 1562 MLX5_FLEX_PARSER_GENEVE_TLV_OPTION_0_ENABLED = 1 << 10, 1563 MLX5_FLEX_PARSER_GTPU_ENABLED = 1 << 11, 1564 MLX5_FLEX_PARSER_GTPU_DW_2_ENABLED = 1 << 16, 1565 MLX5_FLEX_PARSER_GTPU_FIRST_EXT_DW_0_ENABLED = 1 << 17, 1566 MLX5_FLEX_PARSER_GTPU_DW_0_ENABLED = 1 << 18, 1567 MLX5_FLEX_PARSER_GTPU_TEID_ENABLED = 1 << 19, 1568 }; 1569 1570 enum { 1571 MLX5_UCTX_CAP_RAW_TX = 1UL << 0, 1572 MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1, 1573 }; 1574 1575 #define MLX5_FC_BULK_SIZE_FACTOR 128 1576 1577 enum mlx5_fc_bulk_alloc_bitmask { 1578 MLX5_FC_BULK_128 = (1 << 0), 1579 MLX5_FC_BULK_256 = (1 << 1), 1580 MLX5_FC_BULK_512 = (1 << 2), 1581 MLX5_FC_BULK_1024 = (1 << 3), 1582 MLX5_FC_BULK_2048 = (1 << 4), 1583 MLX5_FC_BULK_4096 = (1 << 5), 1584 MLX5_FC_BULK_8192 = (1 << 6), 1585 MLX5_FC_BULK_16384 = (1 << 7), 1586 }; 1587 1588 #define MLX5_FC_BULK_NUM_FCS(fc_enum) (MLX5_FC_BULK_SIZE_FACTOR * (fc_enum)) 1589 1590 #define MLX5_FT_MAX_MULTIPATH_LEVEL 63 1591 1592 enum { 1593 MLX5_STEERING_FORMAT_CONNECTX_5 = 0, 1594 MLX5_STEERING_FORMAT_CONNECTX_6DX = 1, 1595 MLX5_STEERING_FORMAT_CONNECTX_7 = 2, 1596 MLX5_STEERING_FORMAT_CONNECTX_8 = 3, 1597 }; 1598 1599 struct mlx5_ifc_cmd_hca_cap_bits { 1600 u8 reserved_at_0[0x6]; 1601 u8 page_request_disable[0x1]; 1602 u8 abs_native_port_num[0x1]; 1603 u8 reserved_at_8[0x8]; 1604 u8 shared_object_to_user_object_allowed[0x1]; 1605 u8 reserved_at_13[0xe]; 1606 u8 vhca_resource_manager[0x1]; 1607 1608 u8 hca_cap_2[0x1]; 1609 u8 create_lag_when_not_master_up[0x1]; 1610 u8 dtor[0x1]; 1611 u8 event_on_vhca_state_teardown_request[0x1]; 1612 u8 event_on_vhca_state_in_use[0x1]; 1613 u8 event_on_vhca_state_active[0x1]; 1614 u8 event_on_vhca_state_allocated[0x1]; 1615 u8 event_on_vhca_state_invalid[0x1]; 1616 u8 reserved_at_28[0x8]; 1617 u8 vhca_id[0x10]; 1618 1619 u8 reserved_at_40[0x40]; 1620 1621 u8 log_max_srq_sz[0x8]; 1622 u8 log_max_qp_sz[0x8]; 1623 u8 event_cap[0x1]; 1624 u8 reserved_at_91[0x2]; 1625 u8 isolate_vl_tc_new[0x1]; 1626 u8 reserved_at_94[0x4]; 1627 u8 prio_tag_required[0x1]; 1628 u8 reserved_at_99[0x2]; 1629 u8 log_max_qp[0x5]; 1630 1631 u8 reserved_at_a0[0x3]; 1632 u8 ece_support[0x1]; 1633 u8 reserved_at_a4[0x5]; 1634 u8 reg_c_preserve[0x1]; 1635 u8 reserved_at_aa[0x1]; 1636 u8 log_max_srq[0x5]; 1637 u8 reserved_at_b0[0x1]; 1638 u8 uplink_follow[0x1]; 1639 u8 ts_cqe_to_dest_cqn[0x1]; 1640 u8 reserved_at_b3[0x6]; 1641 u8 go_back_n[0x1]; 1642 u8 reserved_at_ba[0x6]; 1643 1644 u8 max_sgl_for_optimized_performance[0x8]; 1645 u8 log_max_cq_sz[0x8]; 1646 u8 relaxed_ordering_write_umr[0x1]; 1647 u8 relaxed_ordering_read_umr[0x1]; 1648 u8 reserved_at_d2[0x7]; 1649 u8 virtio_net_device_emualtion_manager[0x1]; 1650 u8 virtio_blk_device_emualtion_manager[0x1]; 1651 u8 log_max_cq[0x5]; 1652 1653 u8 log_max_eq_sz[0x8]; 1654 u8 relaxed_ordering_write[0x1]; 1655 u8 relaxed_ordering_read_pci_enabled[0x1]; 1656 u8 log_max_mkey[0x6]; 1657 u8 reserved_at_f0[0x6]; 1658 u8 terminate_scatter_list_mkey[0x1]; 1659 u8 repeated_mkey[0x1]; 1660 u8 dump_fill_mkey[0x1]; 1661 u8 reserved_at_f9[0x2]; 1662 u8 fast_teardown[0x1]; 1663 u8 log_max_eq[0x4]; 1664 1665 u8 max_indirection[0x8]; 1666 u8 fixed_buffer_size[0x1]; 1667 u8 log_max_mrw_sz[0x7]; 1668 u8 force_teardown[0x1]; 1669 u8 reserved_at_111[0x1]; 1670 u8 log_max_bsf_list_size[0x6]; 1671 u8 umr_extended_translation_offset[0x1]; 1672 u8 null_mkey[0x1]; 1673 u8 log_max_klm_list_size[0x6]; 1674 1675 u8 reserved_at_120[0x2]; 1676 u8 qpc_extension[0x1]; 1677 u8 reserved_at_123[0x7]; 1678 u8 log_max_ra_req_dc[0x6]; 1679 u8 reserved_at_130[0x2]; 1680 u8 eth_wqe_too_small[0x1]; 1681 u8 reserved_at_133[0x6]; 1682 u8 vnic_env_cq_overrun[0x1]; 1683 u8 log_max_ra_res_dc[0x6]; 1684 1685 u8 reserved_at_140[0x5]; 1686 u8 release_all_pages[0x1]; 1687 u8 must_not_use[0x1]; 1688 u8 reserved_at_147[0x2]; 1689 u8 roce_accl[0x1]; 1690 u8 log_max_ra_req_qp[0x6]; 1691 u8 reserved_at_150[0xa]; 1692 u8 log_max_ra_res_qp[0x6]; 1693 1694 u8 end_pad[0x1]; 1695 u8 cc_query_allowed[0x1]; 1696 u8 cc_modify_allowed[0x1]; 1697 u8 start_pad[0x1]; 1698 u8 cache_line_128byte[0x1]; 1699 u8 reserved_at_165[0x4]; 1700 u8 rts2rts_qp_counters_set_id[0x1]; 1701 u8 reserved_at_16a[0x2]; 1702 u8 vnic_env_int_rq_oob[0x1]; 1703 u8 sbcam_reg[0x1]; 1704 u8 reserved_at_16e[0x1]; 1705 u8 qcam_reg[0x1]; 1706 u8 gid_table_size[0x10]; 1707 1708 u8 out_of_seq_cnt[0x1]; 1709 u8 vport_counters[0x1]; 1710 u8 retransmission_q_counters[0x1]; 1711 u8 debug[0x1]; 1712 u8 modify_rq_counter_set_id[0x1]; 1713 u8 rq_delay_drop[0x1]; 1714 u8 max_qp_cnt[0xa]; 1715 u8 pkey_table_size[0x10]; 1716 1717 u8 vport_group_manager[0x1]; 1718 u8 vhca_group_manager[0x1]; 1719 u8 ib_virt[0x1]; 1720 u8 eth_virt[0x1]; 1721 u8 vnic_env_queue_counters[0x1]; 1722 u8 ets[0x1]; 1723 u8 nic_flow_table[0x1]; 1724 u8 eswitch_manager[0x1]; 1725 u8 device_memory[0x1]; 1726 u8 mcam_reg[0x1]; 1727 u8 pcam_reg[0x1]; 1728 u8 local_ca_ack_delay[0x5]; 1729 u8 port_module_event[0x1]; 1730 u8 enhanced_error_q_counters[0x1]; 1731 u8 ports_check[0x1]; 1732 u8 reserved_at_1b3[0x1]; 1733 u8 disable_link_up[0x1]; 1734 u8 beacon_led[0x1]; 1735 u8 port_type[0x2]; 1736 u8 num_ports[0x8]; 1737 1738 u8 reserved_at_1c0[0x1]; 1739 u8 pps[0x1]; 1740 u8 pps_modify[0x1]; 1741 u8 log_max_msg[0x5]; 1742 u8 reserved_at_1c8[0x4]; 1743 u8 max_tc[0x4]; 1744 u8 temp_warn_event[0x1]; 1745 u8 dcbx[0x1]; 1746 u8 general_notification_event[0x1]; 1747 u8 reserved_at_1d3[0x2]; 1748 u8 fpga[0x1]; 1749 u8 rol_s[0x1]; 1750 u8 rol_g[0x1]; 1751 u8 reserved_at_1d8[0x1]; 1752 u8 wol_s[0x1]; 1753 u8 wol_g[0x1]; 1754 u8 wol_a[0x1]; 1755 u8 wol_b[0x1]; 1756 u8 wol_m[0x1]; 1757 u8 wol_u[0x1]; 1758 u8 wol_p[0x1]; 1759 1760 u8 stat_rate_support[0x10]; 1761 u8 reserved_at_1f0[0x1]; 1762 u8 pci_sync_for_fw_update_event[0x1]; 1763 u8 reserved_at_1f2[0x6]; 1764 u8 init2_lag_tx_port_affinity[0x1]; 1765 u8 reserved_at_1fa[0x2]; 1766 u8 wqe_based_flow_table_update_cap[0x1]; 1767 u8 cqe_version[0x4]; 1768 1769 u8 compact_address_vector[0x1]; 1770 u8 striding_rq[0x1]; 1771 u8 reserved_at_202[0x1]; 1772 u8 ipoib_enhanced_offloads[0x1]; 1773 u8 ipoib_basic_offloads[0x1]; 1774 u8 reserved_at_205[0x1]; 1775 u8 repeated_block_disabled[0x1]; 1776 u8 umr_modify_entity_size_disabled[0x1]; 1777 u8 umr_modify_atomic_disabled[0x1]; 1778 u8 umr_indirect_mkey_disabled[0x1]; 1779 u8 umr_fence[0x2]; 1780 u8 dc_req_scat_data_cqe[0x1]; 1781 u8 reserved_at_20d[0x2]; 1782 u8 drain_sigerr[0x1]; 1783 u8 cmdif_checksum[0x2]; 1784 u8 sigerr_cqe[0x1]; 1785 u8 reserved_at_213[0x1]; 1786 u8 wq_signature[0x1]; 1787 u8 sctr_data_cqe[0x1]; 1788 u8 reserved_at_216[0x1]; 1789 u8 sho[0x1]; 1790 u8 tph[0x1]; 1791 u8 rf[0x1]; 1792 u8 dct[0x1]; 1793 u8 qos[0x1]; 1794 u8 eth_net_offloads[0x1]; 1795 u8 roce[0x1]; 1796 u8 atomic[0x1]; 1797 u8 reserved_at_21f[0x1]; 1798 1799 u8 cq_oi[0x1]; 1800 u8 cq_resize[0x1]; 1801 u8 cq_moderation[0x1]; 1802 u8 cq_period_mode_modify[0x1]; 1803 u8 reserved_at_224[0x2]; 1804 u8 cq_eq_remap[0x1]; 1805 u8 pg[0x1]; 1806 u8 block_lb_mc[0x1]; 1807 u8 reserved_at_229[0x1]; 1808 u8 scqe_break_moderation[0x1]; 1809 u8 cq_period_start_from_cqe[0x1]; 1810 u8 cd[0x1]; 1811 u8 reserved_at_22d[0x1]; 1812 u8 apm[0x1]; 1813 u8 vector_calc[0x1]; 1814 u8 umr_ptr_rlky[0x1]; 1815 u8 imaicl[0x1]; 1816 u8 qp_packet_based[0x1]; 1817 u8 reserved_at_233[0x3]; 1818 u8 qkv[0x1]; 1819 u8 pkv[0x1]; 1820 u8 set_deth_sqpn[0x1]; 1821 u8 reserved_at_239[0x3]; 1822 u8 xrc[0x1]; 1823 u8 ud[0x1]; 1824 u8 uc[0x1]; 1825 u8 rc[0x1]; 1826 1827 u8 uar_4k[0x1]; 1828 u8 reserved_at_241[0x7]; 1829 u8 fl_rc_qp_when_roce_disabled[0x1]; 1830 u8 regexp_params[0x1]; 1831 u8 uar_sz[0x6]; 1832 u8 port_selection_cap[0x1]; 1833 u8 reserved_at_251[0x1]; 1834 u8 umem_uid_0[0x1]; 1835 u8 reserved_at_253[0x5]; 1836 u8 log_pg_sz[0x8]; 1837 1838 u8 bf[0x1]; 1839 u8 driver_version[0x1]; 1840 u8 pad_tx_eth_packet[0x1]; 1841 u8 reserved_at_263[0x3]; 1842 u8 mkey_by_name[0x1]; 1843 u8 reserved_at_267[0x4]; 1844 1845 u8 log_bf_reg_size[0x5]; 1846 1847 u8 reserved_at_270[0x3]; 1848 u8 qp_error_syndrome[0x1]; 1849 u8 reserved_at_274[0x2]; 1850 u8 lag_dct[0x2]; 1851 u8 lag_tx_port_affinity[0x1]; 1852 u8 lag_native_fdb_selection[0x1]; 1853 u8 reserved_at_27a[0x1]; 1854 u8 lag_master[0x1]; 1855 u8 num_lag_ports[0x4]; 1856 1857 u8 reserved_at_280[0x10]; 1858 u8 max_wqe_sz_sq[0x10]; 1859 1860 u8 reserved_at_2a0[0xb]; 1861 u8 shampo[0x1]; 1862 u8 reserved_at_2ac[0x4]; 1863 u8 max_wqe_sz_rq[0x10]; 1864 1865 u8 max_flow_counter_31_16[0x10]; 1866 u8 max_wqe_sz_sq_dc[0x10]; 1867 1868 u8 reserved_at_2e0[0x7]; 1869 u8 max_qp_mcg[0x19]; 1870 1871 u8 reserved_at_300[0x10]; 1872 u8 flow_counter_bulk_alloc[0x8]; 1873 u8 log_max_mcg[0x8]; 1874 1875 u8 reserved_at_320[0x3]; 1876 u8 log_max_transport_domain[0x5]; 1877 u8 reserved_at_328[0x2]; 1878 u8 relaxed_ordering_read[0x1]; 1879 u8 log_max_pd[0x5]; 1880 u8 dp_ordering_ooo_all_ud[0x1]; 1881 u8 dp_ordering_ooo_all_uc[0x1]; 1882 u8 dp_ordering_ooo_all_xrc[0x1]; 1883 u8 dp_ordering_ooo_all_dc[0x1]; 1884 u8 dp_ordering_ooo_all_rc[0x1]; 1885 u8 pcie_reset_using_hotreset_method[0x1]; 1886 u8 pci_sync_for_fw_update_with_driver_unload[0x1]; 1887 u8 vnic_env_cnt_steering_fail[0x1]; 1888 u8 vport_counter_local_loopback[0x1]; 1889 u8 q_counter_aggregation[0x1]; 1890 u8 q_counter_other_vport[0x1]; 1891 u8 log_max_xrcd[0x5]; 1892 1893 u8 nic_receive_steering_discard[0x1]; 1894 u8 receive_discard_vport_down[0x1]; 1895 u8 transmit_discard_vport_down[0x1]; 1896 u8 eq_overrun_count[0x1]; 1897 u8 reserved_at_344[0x1]; 1898 u8 invalid_command_count[0x1]; 1899 u8 quota_exceeded_count[0x1]; 1900 u8 reserved_at_347[0x1]; 1901 u8 log_max_flow_counter_bulk[0x8]; 1902 u8 max_flow_counter_15_0[0x10]; 1903 1904 1905 u8 reserved_at_360[0x3]; 1906 u8 log_max_rq[0x5]; 1907 u8 reserved_at_368[0x3]; 1908 u8 log_max_sq[0x5]; 1909 u8 reserved_at_370[0x3]; 1910 u8 log_max_tir[0x5]; 1911 u8 reserved_at_378[0x3]; 1912 u8 log_max_tis[0x5]; 1913 1914 u8 basic_cyclic_rcv_wqe[0x1]; 1915 u8 reserved_at_381[0x2]; 1916 u8 log_max_rmp[0x5]; 1917 u8 reserved_at_388[0x3]; 1918 u8 log_max_rqt[0x5]; 1919 u8 reserved_at_390[0x3]; 1920 u8 log_max_rqt_size[0x5]; 1921 u8 reserved_at_398[0x3]; 1922 u8 log_max_tis_per_sq[0x5]; 1923 1924 u8 ext_stride_num_range[0x1]; 1925 u8 roce_rw_supported[0x1]; 1926 u8 log_max_current_uc_list_wr_supported[0x1]; 1927 u8 log_max_stride_sz_rq[0x5]; 1928 u8 reserved_at_3a8[0x3]; 1929 u8 log_min_stride_sz_rq[0x5]; 1930 u8 reserved_at_3b0[0x3]; 1931 u8 log_max_stride_sz_sq[0x5]; 1932 u8 reserved_at_3b8[0x3]; 1933 u8 log_min_stride_sz_sq[0x5]; 1934 1935 u8 hairpin[0x1]; 1936 u8 reserved_at_3c1[0x2]; 1937 u8 log_max_hairpin_queues[0x5]; 1938 u8 reserved_at_3c8[0x3]; 1939 u8 log_max_hairpin_wq_data_sz[0x5]; 1940 u8 reserved_at_3d0[0x3]; 1941 u8 log_max_hairpin_num_packets[0x5]; 1942 u8 reserved_at_3d8[0x3]; 1943 u8 log_max_wq_sz[0x5]; 1944 1945 u8 nic_vport_change_event[0x1]; 1946 u8 disable_local_lb_uc[0x1]; 1947 u8 disable_local_lb_mc[0x1]; 1948 u8 log_min_hairpin_wq_data_sz[0x5]; 1949 u8 reserved_at_3e8[0x1]; 1950 u8 silent_mode[0x1]; 1951 u8 vhca_state[0x1]; 1952 u8 log_max_vlan_list[0x5]; 1953 u8 reserved_at_3f0[0x3]; 1954 u8 log_max_current_mc_list[0x5]; 1955 u8 reserved_at_3f8[0x3]; 1956 u8 log_max_current_uc_list[0x5]; 1957 1958 u8 general_obj_types[0x40]; 1959 1960 u8 sq_ts_format[0x2]; 1961 u8 rq_ts_format[0x2]; 1962 u8 steering_format_version[0x4]; 1963 u8 create_qp_start_hint[0x18]; 1964 1965 u8 reserved_at_460[0x1]; 1966 u8 ats[0x1]; 1967 u8 cross_vhca_rqt[0x1]; 1968 u8 log_max_uctx[0x5]; 1969 u8 reserved_at_468[0x1]; 1970 u8 crypto[0x1]; 1971 u8 ipsec_offload[0x1]; 1972 u8 log_max_umem[0x5]; 1973 u8 max_num_eqs[0x10]; 1974 1975 u8 reserved_at_480[0x1]; 1976 u8 tls_tx[0x1]; 1977 u8 tls_rx[0x1]; 1978 u8 log_max_l2_table[0x5]; 1979 u8 reserved_at_488[0x8]; 1980 u8 log_uar_page_sz[0x10]; 1981 1982 u8 reserved_at_4a0[0x20]; 1983 u8 device_frequency_mhz[0x20]; 1984 u8 device_frequency_khz[0x20]; 1985 1986 u8 reserved_at_500[0x20]; 1987 u8 num_of_uars_per_page[0x20]; 1988 1989 u8 flex_parser_protocols[0x20]; 1990 1991 u8 max_geneve_tlv_options[0x8]; 1992 u8 reserved_at_568[0x3]; 1993 u8 max_geneve_tlv_option_data_len[0x5]; 1994 u8 reserved_at_570[0x9]; 1995 u8 adv_virtualization[0x1]; 1996 u8 reserved_at_57a[0x6]; 1997 1998 u8 reserved_at_580[0xb]; 1999 u8 log_max_dci_stream_channels[0x5]; 2000 u8 reserved_at_590[0x3]; 2001 u8 log_max_dci_errored_streams[0x5]; 2002 u8 reserved_at_598[0x8]; 2003 2004 u8 reserved_at_5a0[0x10]; 2005 u8 enhanced_cqe_compression[0x1]; 2006 u8 reserved_at_5b1[0x1]; 2007 u8 crossing_vhca_mkey[0x1]; 2008 u8 log_max_dek[0x5]; 2009 u8 reserved_at_5b8[0x4]; 2010 u8 mini_cqe_resp_stride_index[0x1]; 2011 u8 cqe_128_always[0x1]; 2012 u8 cqe_compression_128[0x1]; 2013 u8 cqe_compression[0x1]; 2014 2015 u8 cqe_compression_timeout[0x10]; 2016 u8 cqe_compression_max_num[0x10]; 2017 2018 u8 reserved_at_5e0[0x8]; 2019 u8 flex_parser_id_gtpu_dw_0[0x4]; 2020 u8 reserved_at_5ec[0x4]; 2021 u8 tag_matching[0x1]; 2022 u8 rndv_offload_rc[0x1]; 2023 u8 rndv_offload_dc[0x1]; 2024 u8 log_tag_matching_list_sz[0x5]; 2025 u8 reserved_at_5f8[0x3]; 2026 u8 log_max_xrq[0x5]; 2027 2028 u8 affiliate_nic_vport_criteria[0x8]; 2029 u8 native_port_num[0x8]; 2030 u8 num_vhca_ports[0x8]; 2031 u8 flex_parser_id_gtpu_teid[0x4]; 2032 u8 reserved_at_61c[0x2]; 2033 u8 sw_owner_id[0x1]; 2034 u8 reserved_at_61f[0x1]; 2035 2036 u8 max_num_of_monitor_counters[0x10]; 2037 u8 num_ppcnt_monitor_counters[0x10]; 2038 2039 u8 max_num_sf[0x10]; 2040 u8 num_q_monitor_counters[0x10]; 2041 2042 u8 reserved_at_660[0x20]; 2043 2044 u8 sf[0x1]; 2045 u8 sf_set_partition[0x1]; 2046 u8 reserved_at_682[0x1]; 2047 u8 log_max_sf[0x5]; 2048 u8 apu[0x1]; 2049 u8 reserved_at_689[0x4]; 2050 u8 migration[0x1]; 2051 u8 reserved_at_68e[0x2]; 2052 u8 log_min_sf_size[0x8]; 2053 u8 max_num_sf_partitions[0x8]; 2054 2055 u8 uctx_cap[0x20]; 2056 2057 u8 reserved_at_6c0[0x4]; 2058 u8 flex_parser_id_geneve_tlv_option_0[0x4]; 2059 u8 flex_parser_id_icmp_dw1[0x4]; 2060 u8 flex_parser_id_icmp_dw0[0x4]; 2061 u8 flex_parser_id_icmpv6_dw1[0x4]; 2062 u8 flex_parser_id_icmpv6_dw0[0x4]; 2063 u8 flex_parser_id_outer_first_mpls_over_gre[0x4]; 2064 u8 flex_parser_id_outer_first_mpls_over_udp_label[0x4]; 2065 2066 u8 max_num_match_definer[0x10]; 2067 u8 sf_base_id[0x10]; 2068 2069 u8 flex_parser_id_gtpu_dw_2[0x4]; 2070 u8 flex_parser_id_gtpu_first_ext_dw_0[0x4]; 2071 u8 num_total_dynamic_vf_msix[0x18]; 2072 u8 reserved_at_720[0x14]; 2073 u8 dynamic_msix_table_size[0xc]; 2074 u8 reserved_at_740[0xc]; 2075 u8 min_dynamic_vf_msix_table_size[0x4]; 2076 u8 reserved_at_750[0x2]; 2077 u8 data_direct[0x1]; 2078 u8 reserved_at_753[0x1]; 2079 u8 max_dynamic_vf_msix_table_size[0xc]; 2080 2081 u8 reserved_at_760[0x3]; 2082 u8 log_max_num_header_modify_argument[0x5]; 2083 u8 log_header_modify_argument_granularity_offset[0x4]; 2084 u8 log_header_modify_argument_granularity[0x4]; 2085 u8 reserved_at_770[0x3]; 2086 u8 log_header_modify_argument_max_alloc[0x5]; 2087 u8 reserved_at_778[0x8]; 2088 2089 u8 vhca_tunnel_commands[0x40]; 2090 u8 match_definer_format_supported[0x40]; 2091 }; 2092 2093 enum { 2094 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_TO_REMOTE_FLOW_TABLE_MISS = 0x80000, 2095 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_ROOT_TO_REMOTE_FLOW_TABLE = (1ULL << 20), 2096 }; 2097 2098 enum { 2099 MLX5_ALLOWED_OBJ_FOR_OTHER_VHCA_ACCESS_FLOW_TABLE = 0x200, 2100 }; 2101 2102 struct mlx5_ifc_cmd_hca_cap_2_bits { 2103 u8 reserved_at_0[0x80]; 2104 2105 u8 migratable[0x1]; 2106 u8 reserved_at_81[0x7]; 2107 u8 dp_ordering_force[0x1]; 2108 u8 reserved_at_89[0x9]; 2109 u8 query_vuid[0x1]; 2110 u8 reserved_at_93[0x5]; 2111 u8 umr_log_entity_size_5[0x1]; 2112 u8 reserved_at_99[0x7]; 2113 2114 u8 max_reformat_insert_size[0x8]; 2115 u8 max_reformat_insert_offset[0x8]; 2116 u8 max_reformat_remove_size[0x8]; 2117 u8 max_reformat_remove_offset[0x8]; 2118 2119 u8 reserved_at_c0[0x8]; 2120 u8 migration_multi_load[0x1]; 2121 u8 migration_tracking_state[0x1]; 2122 u8 multiplane_qp_ud[0x1]; 2123 u8 reserved_at_cb[0x5]; 2124 u8 migration_in_chunks[0x1]; 2125 u8 reserved_at_d1[0x1]; 2126 u8 sf_eq_usage[0x1]; 2127 u8 reserved_at_d3[0xd]; 2128 2129 u8 cross_vhca_object_to_object_supported[0x20]; 2130 2131 u8 allowed_object_for_other_vhca_access[0x40]; 2132 2133 u8 reserved_at_140[0x60]; 2134 2135 u8 flow_table_type_2_type[0x8]; 2136 u8 reserved_at_1a8[0x2]; 2137 u8 format_select_dw_8_6_ext[0x1]; 2138 u8 log_min_mkey_entity_size[0x5]; 2139 u8 reserved_at_1b0[0x10]; 2140 2141 u8 reserved_at_1c0[0x60]; 2142 2143 u8 reserved_at_220[0x1]; 2144 u8 sw_vhca_id_valid[0x1]; 2145 u8 sw_vhca_id[0xe]; 2146 u8 reserved_at_230[0x10]; 2147 2148 u8 reserved_at_240[0xb]; 2149 u8 ts_cqe_metadata_size2wqe_counter[0x5]; 2150 u8 reserved_at_250[0x10]; 2151 2152 u8 reserved_at_260[0x20]; 2153 2154 u8 format_select_dw_gtpu_dw_0[0x8]; 2155 u8 format_select_dw_gtpu_dw_1[0x8]; 2156 u8 format_select_dw_gtpu_dw_2[0x8]; 2157 u8 format_select_dw_gtpu_first_ext_dw_0[0x8]; 2158 2159 u8 generate_wqe_type[0x20]; 2160 2161 u8 reserved_at_2c0[0xc0]; 2162 2163 u8 reserved_at_380[0xb]; 2164 u8 min_mkey_log_entity_size_fixed_buffer[0x5]; 2165 u8 ec_vf_vport_base[0x10]; 2166 2167 u8 reserved_at_3a0[0xa]; 2168 u8 max_mkey_log_entity_size_mtt[0x6]; 2169 u8 max_rqt_vhca_id[0x10]; 2170 2171 u8 reserved_at_3c0[0x20]; 2172 2173 u8 reserved_at_3e0[0x10]; 2174 u8 pcc_ifa2[0x1]; 2175 u8 reserved_at_3f1[0xf]; 2176 2177 u8 reserved_at_400[0x1]; 2178 u8 min_mkey_log_entity_size_fixed_buffer_valid[0x1]; 2179 u8 reserved_at_402[0xe]; 2180 u8 return_reg_id[0x10]; 2181 2182 u8 reserved_at_420[0x1c]; 2183 u8 flow_table_hash_type[0x4]; 2184 2185 u8 reserved_at_440[0x8]; 2186 u8 max_num_eqs_24b[0x18]; 2187 u8 reserved_at_460[0x3a0]; 2188 }; 2189 2190 enum mlx5_ifc_flow_destination_type { 2191 MLX5_IFC_FLOW_DESTINATION_TYPE_VPORT = 0x0, 2192 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1, 2193 MLX5_IFC_FLOW_DESTINATION_TYPE_TIR = 0x2, 2194 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_SAMPLER = 0x6, 2195 MLX5_IFC_FLOW_DESTINATION_TYPE_UPLINK = 0x8, 2196 MLX5_IFC_FLOW_DESTINATION_TYPE_TABLE_TYPE = 0xA, 2197 }; 2198 2199 enum mlx5_flow_table_miss_action { 2200 MLX5_FLOW_TABLE_MISS_ACTION_DEF, 2201 MLX5_FLOW_TABLE_MISS_ACTION_FWD, 2202 MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN, 2203 }; 2204 2205 struct mlx5_ifc_dest_format_struct_bits { 2206 u8 destination_type[0x8]; 2207 u8 destination_id[0x18]; 2208 2209 u8 destination_eswitch_owner_vhca_id_valid[0x1]; 2210 u8 packet_reformat[0x1]; 2211 u8 reserved_at_22[0x6]; 2212 u8 destination_table_type[0x8]; 2213 u8 destination_eswitch_owner_vhca_id[0x10]; 2214 }; 2215 2216 struct mlx5_ifc_flow_counter_list_bits { 2217 u8 flow_counter_id[0x20]; 2218 2219 u8 reserved_at_20[0x20]; 2220 }; 2221 2222 struct mlx5_ifc_extended_dest_format_bits { 2223 struct mlx5_ifc_dest_format_struct_bits destination_entry; 2224 2225 u8 packet_reformat_id[0x20]; 2226 2227 u8 reserved_at_60[0x20]; 2228 }; 2229 2230 union mlx5_ifc_dest_format_flow_counter_list_auto_bits { 2231 struct mlx5_ifc_extended_dest_format_bits extended_dest_format; 2232 struct mlx5_ifc_flow_counter_list_bits flow_counter_list; 2233 }; 2234 2235 struct mlx5_ifc_fte_match_param_bits { 2236 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers; 2237 2238 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters; 2239 2240 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers; 2241 2242 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2; 2243 2244 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3; 2245 2246 struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4; 2247 2248 struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5; 2249 2250 u8 reserved_at_e00[0x200]; 2251 }; 2252 2253 enum { 2254 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0, 2255 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1, 2256 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2, 2257 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3, 2258 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4, 2259 }; 2260 2261 struct mlx5_ifc_rx_hash_field_select_bits { 2262 u8 l3_prot_type[0x1]; 2263 u8 l4_prot_type[0x1]; 2264 u8 selected_fields[0x1e]; 2265 }; 2266 2267 enum { 2268 MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0, 2269 MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1, 2270 }; 2271 2272 enum { 2273 MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0, 2274 MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1, 2275 }; 2276 2277 struct mlx5_ifc_wq_bits { 2278 u8 wq_type[0x4]; 2279 u8 wq_signature[0x1]; 2280 u8 end_padding_mode[0x2]; 2281 u8 cd_slave[0x1]; 2282 u8 reserved_at_8[0x18]; 2283 2284 u8 hds_skip_first_sge[0x1]; 2285 u8 log2_hds_buf_size[0x3]; 2286 u8 reserved_at_24[0x7]; 2287 u8 page_offset[0x5]; 2288 u8 lwm[0x10]; 2289 2290 u8 reserved_at_40[0x8]; 2291 u8 pd[0x18]; 2292 2293 u8 reserved_at_60[0x8]; 2294 u8 uar_page[0x18]; 2295 2296 u8 dbr_addr[0x40]; 2297 2298 u8 hw_counter[0x20]; 2299 2300 u8 sw_counter[0x20]; 2301 2302 u8 reserved_at_100[0xc]; 2303 u8 log_wq_stride[0x4]; 2304 u8 reserved_at_110[0x3]; 2305 u8 log_wq_pg_sz[0x5]; 2306 u8 reserved_at_118[0x3]; 2307 u8 log_wq_sz[0x5]; 2308 2309 u8 dbr_umem_valid[0x1]; 2310 u8 wq_umem_valid[0x1]; 2311 u8 reserved_at_122[0x1]; 2312 u8 log_hairpin_num_packets[0x5]; 2313 u8 reserved_at_128[0x3]; 2314 u8 log_hairpin_data_sz[0x5]; 2315 2316 u8 reserved_at_130[0x4]; 2317 u8 log_wqe_num_of_strides[0x4]; 2318 u8 two_byte_shift_en[0x1]; 2319 u8 reserved_at_139[0x4]; 2320 u8 log_wqe_stride_size[0x3]; 2321 2322 u8 dbr_umem_id[0x20]; 2323 u8 wq_umem_id[0x20]; 2324 2325 u8 wq_umem_offset[0x40]; 2326 2327 u8 headers_mkey[0x20]; 2328 2329 u8 shampo_enable[0x1]; 2330 u8 reserved_at_1e1[0x4]; 2331 u8 log_reservation_size[0x3]; 2332 u8 reserved_at_1e8[0x5]; 2333 u8 log_max_num_of_packets_per_reservation[0x3]; 2334 u8 reserved_at_1f0[0x6]; 2335 u8 log_headers_entry_size[0x2]; 2336 u8 reserved_at_1f8[0x4]; 2337 u8 log_headers_buffer_entry_num[0x4]; 2338 2339 u8 reserved_at_200[0x400]; 2340 2341 struct mlx5_ifc_cmd_pas_bits pas[]; 2342 }; 2343 2344 struct mlx5_ifc_rq_num_bits { 2345 u8 reserved_at_0[0x8]; 2346 u8 rq_num[0x18]; 2347 }; 2348 2349 struct mlx5_ifc_rq_vhca_bits { 2350 u8 reserved_at_0[0x8]; 2351 u8 rq_num[0x18]; 2352 u8 reserved_at_20[0x10]; 2353 u8 rq_vhca_id[0x10]; 2354 }; 2355 2356 struct mlx5_ifc_mac_address_layout_bits { 2357 u8 reserved_at_0[0x10]; 2358 u8 mac_addr_47_32[0x10]; 2359 2360 u8 mac_addr_31_0[0x20]; 2361 }; 2362 2363 struct mlx5_ifc_vlan_layout_bits { 2364 u8 reserved_at_0[0x14]; 2365 u8 vlan[0x0c]; 2366 2367 u8 reserved_at_20[0x20]; 2368 }; 2369 2370 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits { 2371 u8 reserved_at_0[0xa0]; 2372 2373 u8 min_time_between_cnps[0x20]; 2374 2375 u8 reserved_at_c0[0x12]; 2376 u8 cnp_dscp[0x6]; 2377 u8 reserved_at_d8[0x4]; 2378 u8 cnp_prio_mode[0x1]; 2379 u8 cnp_802p_prio[0x3]; 2380 2381 u8 reserved_at_e0[0x720]; 2382 }; 2383 2384 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits { 2385 u8 reserved_at_0[0x60]; 2386 2387 u8 reserved_at_60[0x4]; 2388 u8 clamp_tgt_rate[0x1]; 2389 u8 reserved_at_65[0x3]; 2390 u8 clamp_tgt_rate_after_time_inc[0x1]; 2391 u8 reserved_at_69[0x17]; 2392 2393 u8 reserved_at_80[0x20]; 2394 2395 u8 rpg_time_reset[0x20]; 2396 2397 u8 rpg_byte_reset[0x20]; 2398 2399 u8 rpg_threshold[0x20]; 2400 2401 u8 rpg_max_rate[0x20]; 2402 2403 u8 rpg_ai_rate[0x20]; 2404 2405 u8 rpg_hai_rate[0x20]; 2406 2407 u8 rpg_gd[0x20]; 2408 2409 u8 rpg_min_dec_fac[0x20]; 2410 2411 u8 rpg_min_rate[0x20]; 2412 2413 u8 reserved_at_1c0[0xe0]; 2414 2415 u8 rate_to_set_on_first_cnp[0x20]; 2416 2417 u8 dce_tcp_g[0x20]; 2418 2419 u8 dce_tcp_rtt[0x20]; 2420 2421 u8 rate_reduce_monitor_period[0x20]; 2422 2423 u8 reserved_at_320[0x20]; 2424 2425 u8 initial_alpha_value[0x20]; 2426 2427 u8 reserved_at_360[0x4a0]; 2428 }; 2429 2430 struct mlx5_ifc_cong_control_r_roce_general_bits { 2431 u8 reserved_at_0[0x80]; 2432 2433 u8 reserved_at_80[0x10]; 2434 u8 rtt_resp_dscp_valid[0x1]; 2435 u8 reserved_at_91[0x9]; 2436 u8 rtt_resp_dscp[0x6]; 2437 2438 u8 reserved_at_a0[0x760]; 2439 }; 2440 2441 struct mlx5_ifc_cong_control_802_1qau_rp_bits { 2442 u8 reserved_at_0[0x80]; 2443 2444 u8 rppp_max_rps[0x20]; 2445 2446 u8 rpg_time_reset[0x20]; 2447 2448 u8 rpg_byte_reset[0x20]; 2449 2450 u8 rpg_threshold[0x20]; 2451 2452 u8 rpg_max_rate[0x20]; 2453 2454 u8 rpg_ai_rate[0x20]; 2455 2456 u8 rpg_hai_rate[0x20]; 2457 2458 u8 rpg_gd[0x20]; 2459 2460 u8 rpg_min_dec_fac[0x20]; 2461 2462 u8 rpg_min_rate[0x20]; 2463 2464 u8 reserved_at_1c0[0x640]; 2465 }; 2466 2467 enum { 2468 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1, 2469 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2, 2470 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4, 2471 }; 2472 2473 struct mlx5_ifc_resize_field_select_bits { 2474 u8 resize_field_select[0x20]; 2475 }; 2476 2477 struct mlx5_ifc_resource_dump_bits { 2478 u8 more_dump[0x1]; 2479 u8 inline_dump[0x1]; 2480 u8 reserved_at_2[0xa]; 2481 u8 seq_num[0x4]; 2482 u8 segment_type[0x10]; 2483 2484 u8 reserved_at_20[0x10]; 2485 u8 vhca_id[0x10]; 2486 2487 u8 index1[0x20]; 2488 2489 u8 index2[0x20]; 2490 2491 u8 num_of_obj1[0x10]; 2492 u8 num_of_obj2[0x10]; 2493 2494 u8 reserved_at_a0[0x20]; 2495 2496 u8 device_opaque[0x40]; 2497 2498 u8 mkey[0x20]; 2499 2500 u8 size[0x20]; 2501 2502 u8 address[0x40]; 2503 2504 u8 inline_data[52][0x20]; 2505 }; 2506 2507 struct mlx5_ifc_resource_dump_menu_record_bits { 2508 u8 reserved_at_0[0x4]; 2509 u8 num_of_obj2_supports_active[0x1]; 2510 u8 num_of_obj2_supports_all[0x1]; 2511 u8 must_have_num_of_obj2[0x1]; 2512 u8 support_num_of_obj2[0x1]; 2513 u8 num_of_obj1_supports_active[0x1]; 2514 u8 num_of_obj1_supports_all[0x1]; 2515 u8 must_have_num_of_obj1[0x1]; 2516 u8 support_num_of_obj1[0x1]; 2517 u8 must_have_index2[0x1]; 2518 u8 support_index2[0x1]; 2519 u8 must_have_index1[0x1]; 2520 u8 support_index1[0x1]; 2521 u8 segment_type[0x10]; 2522 2523 u8 segment_name[4][0x20]; 2524 2525 u8 index1_name[4][0x20]; 2526 2527 u8 index2_name[4][0x20]; 2528 }; 2529 2530 struct mlx5_ifc_resource_dump_segment_header_bits { 2531 u8 length_dw[0x10]; 2532 u8 segment_type[0x10]; 2533 }; 2534 2535 struct mlx5_ifc_resource_dump_command_segment_bits { 2536 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2537 2538 u8 segment_called[0x10]; 2539 u8 vhca_id[0x10]; 2540 2541 u8 index1[0x20]; 2542 2543 u8 index2[0x20]; 2544 2545 u8 num_of_obj1[0x10]; 2546 u8 num_of_obj2[0x10]; 2547 }; 2548 2549 struct mlx5_ifc_resource_dump_error_segment_bits { 2550 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2551 2552 u8 reserved_at_20[0x10]; 2553 u8 syndrome_id[0x10]; 2554 2555 u8 reserved_at_40[0x40]; 2556 2557 u8 error[8][0x20]; 2558 }; 2559 2560 struct mlx5_ifc_resource_dump_info_segment_bits { 2561 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2562 2563 u8 reserved_at_20[0x18]; 2564 u8 dump_version[0x8]; 2565 2566 u8 hw_version[0x20]; 2567 2568 u8 fw_version[0x20]; 2569 }; 2570 2571 struct mlx5_ifc_resource_dump_menu_segment_bits { 2572 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2573 2574 u8 reserved_at_20[0x10]; 2575 u8 num_of_records[0x10]; 2576 2577 struct mlx5_ifc_resource_dump_menu_record_bits record[]; 2578 }; 2579 2580 struct mlx5_ifc_resource_dump_resource_segment_bits { 2581 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2582 2583 u8 reserved_at_20[0x20]; 2584 2585 u8 index1[0x20]; 2586 2587 u8 index2[0x20]; 2588 2589 u8 payload[][0x20]; 2590 }; 2591 2592 struct mlx5_ifc_resource_dump_terminate_segment_bits { 2593 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2594 }; 2595 2596 struct mlx5_ifc_menu_resource_dump_response_bits { 2597 struct mlx5_ifc_resource_dump_info_segment_bits info; 2598 struct mlx5_ifc_resource_dump_command_segment_bits cmd; 2599 struct mlx5_ifc_resource_dump_menu_segment_bits menu; 2600 struct mlx5_ifc_resource_dump_terminate_segment_bits terminate; 2601 }; 2602 2603 enum { 2604 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1, 2605 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2, 2606 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4, 2607 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8, 2608 }; 2609 2610 struct mlx5_ifc_modify_field_select_bits { 2611 u8 modify_field_select[0x20]; 2612 }; 2613 2614 struct mlx5_ifc_field_select_r_roce_np_bits { 2615 u8 field_select_r_roce_np[0x20]; 2616 }; 2617 2618 struct mlx5_ifc_field_select_r_roce_rp_bits { 2619 u8 field_select_r_roce_rp[0x20]; 2620 }; 2621 2622 enum { 2623 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4, 2624 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8, 2625 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10, 2626 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20, 2627 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40, 2628 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80, 2629 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100, 2630 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200, 2631 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400, 2632 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800, 2633 }; 2634 2635 struct mlx5_ifc_field_select_802_1qau_rp_bits { 2636 u8 field_select_8021qaurp[0x20]; 2637 }; 2638 2639 struct mlx5_ifc_phys_layer_cntrs_bits { 2640 u8 time_since_last_clear_high[0x20]; 2641 2642 u8 time_since_last_clear_low[0x20]; 2643 2644 u8 symbol_errors_high[0x20]; 2645 2646 u8 symbol_errors_low[0x20]; 2647 2648 u8 sync_headers_errors_high[0x20]; 2649 2650 u8 sync_headers_errors_low[0x20]; 2651 2652 u8 edpl_bip_errors_lane0_high[0x20]; 2653 2654 u8 edpl_bip_errors_lane0_low[0x20]; 2655 2656 u8 edpl_bip_errors_lane1_high[0x20]; 2657 2658 u8 edpl_bip_errors_lane1_low[0x20]; 2659 2660 u8 edpl_bip_errors_lane2_high[0x20]; 2661 2662 u8 edpl_bip_errors_lane2_low[0x20]; 2663 2664 u8 edpl_bip_errors_lane3_high[0x20]; 2665 2666 u8 edpl_bip_errors_lane3_low[0x20]; 2667 2668 u8 fc_fec_corrected_blocks_lane0_high[0x20]; 2669 2670 u8 fc_fec_corrected_blocks_lane0_low[0x20]; 2671 2672 u8 fc_fec_corrected_blocks_lane1_high[0x20]; 2673 2674 u8 fc_fec_corrected_blocks_lane1_low[0x20]; 2675 2676 u8 fc_fec_corrected_blocks_lane2_high[0x20]; 2677 2678 u8 fc_fec_corrected_blocks_lane2_low[0x20]; 2679 2680 u8 fc_fec_corrected_blocks_lane3_high[0x20]; 2681 2682 u8 fc_fec_corrected_blocks_lane3_low[0x20]; 2683 2684 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20]; 2685 2686 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20]; 2687 2688 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20]; 2689 2690 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20]; 2691 2692 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20]; 2693 2694 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20]; 2695 2696 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20]; 2697 2698 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20]; 2699 2700 u8 rs_fec_corrected_blocks_high[0x20]; 2701 2702 u8 rs_fec_corrected_blocks_low[0x20]; 2703 2704 u8 rs_fec_uncorrectable_blocks_high[0x20]; 2705 2706 u8 rs_fec_uncorrectable_blocks_low[0x20]; 2707 2708 u8 rs_fec_no_errors_blocks_high[0x20]; 2709 2710 u8 rs_fec_no_errors_blocks_low[0x20]; 2711 2712 u8 rs_fec_single_error_blocks_high[0x20]; 2713 2714 u8 rs_fec_single_error_blocks_low[0x20]; 2715 2716 u8 rs_fec_corrected_symbols_total_high[0x20]; 2717 2718 u8 rs_fec_corrected_symbols_total_low[0x20]; 2719 2720 u8 rs_fec_corrected_symbols_lane0_high[0x20]; 2721 2722 u8 rs_fec_corrected_symbols_lane0_low[0x20]; 2723 2724 u8 rs_fec_corrected_symbols_lane1_high[0x20]; 2725 2726 u8 rs_fec_corrected_symbols_lane1_low[0x20]; 2727 2728 u8 rs_fec_corrected_symbols_lane2_high[0x20]; 2729 2730 u8 rs_fec_corrected_symbols_lane2_low[0x20]; 2731 2732 u8 rs_fec_corrected_symbols_lane3_high[0x20]; 2733 2734 u8 rs_fec_corrected_symbols_lane3_low[0x20]; 2735 2736 u8 link_down_events[0x20]; 2737 2738 u8 successful_recovery_events[0x20]; 2739 2740 u8 reserved_at_640[0x180]; 2741 }; 2742 2743 struct mlx5_ifc_phys_layer_statistical_cntrs_bits { 2744 u8 time_since_last_clear_high[0x20]; 2745 2746 u8 time_since_last_clear_low[0x20]; 2747 2748 u8 phy_received_bits_high[0x20]; 2749 2750 u8 phy_received_bits_low[0x20]; 2751 2752 u8 phy_symbol_errors_high[0x20]; 2753 2754 u8 phy_symbol_errors_low[0x20]; 2755 2756 u8 phy_corrected_bits_high[0x20]; 2757 2758 u8 phy_corrected_bits_low[0x20]; 2759 2760 u8 phy_corrected_bits_lane0_high[0x20]; 2761 2762 u8 phy_corrected_bits_lane0_low[0x20]; 2763 2764 u8 phy_corrected_bits_lane1_high[0x20]; 2765 2766 u8 phy_corrected_bits_lane1_low[0x20]; 2767 2768 u8 phy_corrected_bits_lane2_high[0x20]; 2769 2770 u8 phy_corrected_bits_lane2_low[0x20]; 2771 2772 u8 phy_corrected_bits_lane3_high[0x20]; 2773 2774 u8 phy_corrected_bits_lane3_low[0x20]; 2775 2776 u8 reserved_at_200[0x5c0]; 2777 }; 2778 2779 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits { 2780 u8 symbol_error_counter[0x10]; 2781 2782 u8 link_error_recovery_counter[0x8]; 2783 2784 u8 link_downed_counter[0x8]; 2785 2786 u8 port_rcv_errors[0x10]; 2787 2788 u8 port_rcv_remote_physical_errors[0x10]; 2789 2790 u8 port_rcv_switch_relay_errors[0x10]; 2791 2792 u8 port_xmit_discards[0x10]; 2793 2794 u8 port_xmit_constraint_errors[0x8]; 2795 2796 u8 port_rcv_constraint_errors[0x8]; 2797 2798 u8 reserved_at_70[0x8]; 2799 2800 u8 link_overrun_errors[0x8]; 2801 2802 u8 reserved_at_80[0x10]; 2803 2804 u8 vl_15_dropped[0x10]; 2805 2806 u8 reserved_at_a0[0x80]; 2807 2808 u8 port_xmit_wait[0x20]; 2809 }; 2810 2811 struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits { 2812 u8 reserved_at_0[0x300]; 2813 2814 u8 port_xmit_data_high[0x20]; 2815 2816 u8 port_xmit_data_low[0x20]; 2817 2818 u8 port_rcv_data_high[0x20]; 2819 2820 u8 port_rcv_data_low[0x20]; 2821 2822 u8 port_xmit_pkts_high[0x20]; 2823 2824 u8 port_xmit_pkts_low[0x20]; 2825 2826 u8 port_rcv_pkts_high[0x20]; 2827 2828 u8 port_rcv_pkts_low[0x20]; 2829 2830 u8 reserved_at_400[0x80]; 2831 2832 u8 port_unicast_xmit_pkts_high[0x20]; 2833 2834 u8 port_unicast_xmit_pkts_low[0x20]; 2835 2836 u8 port_multicast_xmit_pkts_high[0x20]; 2837 2838 u8 port_multicast_xmit_pkts_low[0x20]; 2839 2840 u8 port_unicast_rcv_pkts_high[0x20]; 2841 2842 u8 port_unicast_rcv_pkts_low[0x20]; 2843 2844 u8 port_multicast_rcv_pkts_high[0x20]; 2845 2846 u8 port_multicast_rcv_pkts_low[0x20]; 2847 2848 u8 reserved_at_580[0x240]; 2849 }; 2850 2851 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits { 2852 u8 transmit_queue_high[0x20]; 2853 2854 u8 transmit_queue_low[0x20]; 2855 2856 u8 no_buffer_discard_uc_high[0x20]; 2857 2858 u8 no_buffer_discard_uc_low[0x20]; 2859 2860 u8 reserved_at_80[0x740]; 2861 }; 2862 2863 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits { 2864 u8 wred_discard_high[0x20]; 2865 2866 u8 wred_discard_low[0x20]; 2867 2868 u8 ecn_marked_tc_high[0x20]; 2869 2870 u8 ecn_marked_tc_low[0x20]; 2871 2872 u8 reserved_at_80[0x740]; 2873 }; 2874 2875 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits { 2876 u8 rx_octets_high[0x20]; 2877 2878 u8 rx_octets_low[0x20]; 2879 2880 u8 reserved_at_40[0xc0]; 2881 2882 u8 rx_frames_high[0x20]; 2883 2884 u8 rx_frames_low[0x20]; 2885 2886 u8 tx_octets_high[0x20]; 2887 2888 u8 tx_octets_low[0x20]; 2889 2890 u8 reserved_at_180[0xc0]; 2891 2892 u8 tx_frames_high[0x20]; 2893 2894 u8 tx_frames_low[0x20]; 2895 2896 u8 rx_pause_high[0x20]; 2897 2898 u8 rx_pause_low[0x20]; 2899 2900 u8 rx_pause_duration_high[0x20]; 2901 2902 u8 rx_pause_duration_low[0x20]; 2903 2904 u8 tx_pause_high[0x20]; 2905 2906 u8 tx_pause_low[0x20]; 2907 2908 u8 tx_pause_duration_high[0x20]; 2909 2910 u8 tx_pause_duration_low[0x20]; 2911 2912 u8 rx_pause_transition_high[0x20]; 2913 2914 u8 rx_pause_transition_low[0x20]; 2915 2916 u8 rx_discards_high[0x20]; 2917 2918 u8 rx_discards_low[0x20]; 2919 2920 u8 device_stall_minor_watermark_cnt_high[0x20]; 2921 2922 u8 device_stall_minor_watermark_cnt_low[0x20]; 2923 2924 u8 device_stall_critical_watermark_cnt_high[0x20]; 2925 2926 u8 device_stall_critical_watermark_cnt_low[0x20]; 2927 2928 u8 reserved_at_480[0x340]; 2929 }; 2930 2931 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits { 2932 u8 port_transmit_wait_high[0x20]; 2933 2934 u8 port_transmit_wait_low[0x20]; 2935 2936 u8 reserved_at_40[0x100]; 2937 2938 u8 rx_buffer_almost_full_high[0x20]; 2939 2940 u8 rx_buffer_almost_full_low[0x20]; 2941 2942 u8 rx_buffer_full_high[0x20]; 2943 2944 u8 rx_buffer_full_low[0x20]; 2945 2946 u8 rx_icrc_encapsulated_high[0x20]; 2947 2948 u8 rx_icrc_encapsulated_low[0x20]; 2949 2950 u8 reserved_at_200[0x5c0]; 2951 }; 2952 2953 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits { 2954 u8 dot3stats_alignment_errors_high[0x20]; 2955 2956 u8 dot3stats_alignment_errors_low[0x20]; 2957 2958 u8 dot3stats_fcs_errors_high[0x20]; 2959 2960 u8 dot3stats_fcs_errors_low[0x20]; 2961 2962 u8 dot3stats_single_collision_frames_high[0x20]; 2963 2964 u8 dot3stats_single_collision_frames_low[0x20]; 2965 2966 u8 dot3stats_multiple_collision_frames_high[0x20]; 2967 2968 u8 dot3stats_multiple_collision_frames_low[0x20]; 2969 2970 u8 dot3stats_sqe_test_errors_high[0x20]; 2971 2972 u8 dot3stats_sqe_test_errors_low[0x20]; 2973 2974 u8 dot3stats_deferred_transmissions_high[0x20]; 2975 2976 u8 dot3stats_deferred_transmissions_low[0x20]; 2977 2978 u8 dot3stats_late_collisions_high[0x20]; 2979 2980 u8 dot3stats_late_collisions_low[0x20]; 2981 2982 u8 dot3stats_excessive_collisions_high[0x20]; 2983 2984 u8 dot3stats_excessive_collisions_low[0x20]; 2985 2986 u8 dot3stats_internal_mac_transmit_errors_high[0x20]; 2987 2988 u8 dot3stats_internal_mac_transmit_errors_low[0x20]; 2989 2990 u8 dot3stats_carrier_sense_errors_high[0x20]; 2991 2992 u8 dot3stats_carrier_sense_errors_low[0x20]; 2993 2994 u8 dot3stats_frame_too_longs_high[0x20]; 2995 2996 u8 dot3stats_frame_too_longs_low[0x20]; 2997 2998 u8 dot3stats_internal_mac_receive_errors_high[0x20]; 2999 3000 u8 dot3stats_internal_mac_receive_errors_low[0x20]; 3001 3002 u8 dot3stats_symbol_errors_high[0x20]; 3003 3004 u8 dot3stats_symbol_errors_low[0x20]; 3005 3006 u8 dot3control_in_unknown_opcodes_high[0x20]; 3007 3008 u8 dot3control_in_unknown_opcodes_low[0x20]; 3009 3010 u8 dot3in_pause_frames_high[0x20]; 3011 3012 u8 dot3in_pause_frames_low[0x20]; 3013 3014 u8 dot3out_pause_frames_high[0x20]; 3015 3016 u8 dot3out_pause_frames_low[0x20]; 3017 3018 u8 reserved_at_400[0x3c0]; 3019 }; 3020 3021 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits { 3022 u8 ether_stats_drop_events_high[0x20]; 3023 3024 u8 ether_stats_drop_events_low[0x20]; 3025 3026 u8 ether_stats_octets_high[0x20]; 3027 3028 u8 ether_stats_octets_low[0x20]; 3029 3030 u8 ether_stats_pkts_high[0x20]; 3031 3032 u8 ether_stats_pkts_low[0x20]; 3033 3034 u8 ether_stats_broadcast_pkts_high[0x20]; 3035 3036 u8 ether_stats_broadcast_pkts_low[0x20]; 3037 3038 u8 ether_stats_multicast_pkts_high[0x20]; 3039 3040 u8 ether_stats_multicast_pkts_low[0x20]; 3041 3042 u8 ether_stats_crc_align_errors_high[0x20]; 3043 3044 u8 ether_stats_crc_align_errors_low[0x20]; 3045 3046 u8 ether_stats_undersize_pkts_high[0x20]; 3047 3048 u8 ether_stats_undersize_pkts_low[0x20]; 3049 3050 u8 ether_stats_oversize_pkts_high[0x20]; 3051 3052 u8 ether_stats_oversize_pkts_low[0x20]; 3053 3054 u8 ether_stats_fragments_high[0x20]; 3055 3056 u8 ether_stats_fragments_low[0x20]; 3057 3058 u8 ether_stats_jabbers_high[0x20]; 3059 3060 u8 ether_stats_jabbers_low[0x20]; 3061 3062 u8 ether_stats_collisions_high[0x20]; 3063 3064 u8 ether_stats_collisions_low[0x20]; 3065 3066 u8 ether_stats_pkts64octets_high[0x20]; 3067 3068 u8 ether_stats_pkts64octets_low[0x20]; 3069 3070 u8 ether_stats_pkts65to127octets_high[0x20]; 3071 3072 u8 ether_stats_pkts65to127octets_low[0x20]; 3073 3074 u8 ether_stats_pkts128to255octets_high[0x20]; 3075 3076 u8 ether_stats_pkts128to255octets_low[0x20]; 3077 3078 u8 ether_stats_pkts256to511octets_high[0x20]; 3079 3080 u8 ether_stats_pkts256to511octets_low[0x20]; 3081 3082 u8 ether_stats_pkts512to1023octets_high[0x20]; 3083 3084 u8 ether_stats_pkts512to1023octets_low[0x20]; 3085 3086 u8 ether_stats_pkts1024to1518octets_high[0x20]; 3087 3088 u8 ether_stats_pkts1024to1518octets_low[0x20]; 3089 3090 u8 ether_stats_pkts1519to2047octets_high[0x20]; 3091 3092 u8 ether_stats_pkts1519to2047octets_low[0x20]; 3093 3094 u8 ether_stats_pkts2048to4095octets_high[0x20]; 3095 3096 u8 ether_stats_pkts2048to4095octets_low[0x20]; 3097 3098 u8 ether_stats_pkts4096to8191octets_high[0x20]; 3099 3100 u8 ether_stats_pkts4096to8191octets_low[0x20]; 3101 3102 u8 ether_stats_pkts8192to10239octets_high[0x20]; 3103 3104 u8 ether_stats_pkts8192to10239octets_low[0x20]; 3105 3106 u8 reserved_at_540[0x280]; 3107 }; 3108 3109 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits { 3110 u8 if_in_octets_high[0x20]; 3111 3112 u8 if_in_octets_low[0x20]; 3113 3114 u8 if_in_ucast_pkts_high[0x20]; 3115 3116 u8 if_in_ucast_pkts_low[0x20]; 3117 3118 u8 if_in_discards_high[0x20]; 3119 3120 u8 if_in_discards_low[0x20]; 3121 3122 u8 if_in_errors_high[0x20]; 3123 3124 u8 if_in_errors_low[0x20]; 3125 3126 u8 if_in_unknown_protos_high[0x20]; 3127 3128 u8 if_in_unknown_protos_low[0x20]; 3129 3130 u8 if_out_octets_high[0x20]; 3131 3132 u8 if_out_octets_low[0x20]; 3133 3134 u8 if_out_ucast_pkts_high[0x20]; 3135 3136 u8 if_out_ucast_pkts_low[0x20]; 3137 3138 u8 if_out_discards_high[0x20]; 3139 3140 u8 if_out_discards_low[0x20]; 3141 3142 u8 if_out_errors_high[0x20]; 3143 3144 u8 if_out_errors_low[0x20]; 3145 3146 u8 if_in_multicast_pkts_high[0x20]; 3147 3148 u8 if_in_multicast_pkts_low[0x20]; 3149 3150 u8 if_in_broadcast_pkts_high[0x20]; 3151 3152 u8 if_in_broadcast_pkts_low[0x20]; 3153 3154 u8 if_out_multicast_pkts_high[0x20]; 3155 3156 u8 if_out_multicast_pkts_low[0x20]; 3157 3158 u8 if_out_broadcast_pkts_high[0x20]; 3159 3160 u8 if_out_broadcast_pkts_low[0x20]; 3161 3162 u8 reserved_at_340[0x480]; 3163 }; 3164 3165 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits { 3166 u8 a_frames_transmitted_ok_high[0x20]; 3167 3168 u8 a_frames_transmitted_ok_low[0x20]; 3169 3170 u8 a_frames_received_ok_high[0x20]; 3171 3172 u8 a_frames_received_ok_low[0x20]; 3173 3174 u8 a_frame_check_sequence_errors_high[0x20]; 3175 3176 u8 a_frame_check_sequence_errors_low[0x20]; 3177 3178 u8 a_alignment_errors_high[0x20]; 3179 3180 u8 a_alignment_errors_low[0x20]; 3181 3182 u8 a_octets_transmitted_ok_high[0x20]; 3183 3184 u8 a_octets_transmitted_ok_low[0x20]; 3185 3186 u8 a_octets_received_ok_high[0x20]; 3187 3188 u8 a_octets_received_ok_low[0x20]; 3189 3190 u8 a_multicast_frames_xmitted_ok_high[0x20]; 3191 3192 u8 a_multicast_frames_xmitted_ok_low[0x20]; 3193 3194 u8 a_broadcast_frames_xmitted_ok_high[0x20]; 3195 3196 u8 a_broadcast_frames_xmitted_ok_low[0x20]; 3197 3198 u8 a_multicast_frames_received_ok_high[0x20]; 3199 3200 u8 a_multicast_frames_received_ok_low[0x20]; 3201 3202 u8 a_broadcast_frames_received_ok_high[0x20]; 3203 3204 u8 a_broadcast_frames_received_ok_low[0x20]; 3205 3206 u8 a_in_range_length_errors_high[0x20]; 3207 3208 u8 a_in_range_length_errors_low[0x20]; 3209 3210 u8 a_out_of_range_length_field_high[0x20]; 3211 3212 u8 a_out_of_range_length_field_low[0x20]; 3213 3214 u8 a_frame_too_long_errors_high[0x20]; 3215 3216 u8 a_frame_too_long_errors_low[0x20]; 3217 3218 u8 a_symbol_error_during_carrier_high[0x20]; 3219 3220 u8 a_symbol_error_during_carrier_low[0x20]; 3221 3222 u8 a_mac_control_frames_transmitted_high[0x20]; 3223 3224 u8 a_mac_control_frames_transmitted_low[0x20]; 3225 3226 u8 a_mac_control_frames_received_high[0x20]; 3227 3228 u8 a_mac_control_frames_received_low[0x20]; 3229 3230 u8 a_unsupported_opcodes_received_high[0x20]; 3231 3232 u8 a_unsupported_opcodes_received_low[0x20]; 3233 3234 u8 a_pause_mac_ctrl_frames_received_high[0x20]; 3235 3236 u8 a_pause_mac_ctrl_frames_received_low[0x20]; 3237 3238 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20]; 3239 3240 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20]; 3241 3242 u8 reserved_at_4c0[0x300]; 3243 }; 3244 3245 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits { 3246 u8 life_time_counter_high[0x20]; 3247 3248 u8 life_time_counter_low[0x20]; 3249 3250 u8 rx_errors[0x20]; 3251 3252 u8 tx_errors[0x20]; 3253 3254 u8 l0_to_recovery_eieos[0x20]; 3255 3256 u8 l0_to_recovery_ts[0x20]; 3257 3258 u8 l0_to_recovery_framing[0x20]; 3259 3260 u8 l0_to_recovery_retrain[0x20]; 3261 3262 u8 crc_error_dllp[0x20]; 3263 3264 u8 crc_error_tlp[0x20]; 3265 3266 u8 tx_overflow_buffer_pkt_high[0x20]; 3267 3268 u8 tx_overflow_buffer_pkt_low[0x20]; 3269 3270 u8 outbound_stalled_reads[0x20]; 3271 3272 u8 outbound_stalled_writes[0x20]; 3273 3274 u8 outbound_stalled_reads_events[0x20]; 3275 3276 u8 outbound_stalled_writes_events[0x20]; 3277 3278 u8 reserved_at_200[0x5c0]; 3279 }; 3280 3281 struct mlx5_ifc_cmd_inter_comp_event_bits { 3282 u8 command_completion_vector[0x20]; 3283 3284 u8 reserved_at_20[0xc0]; 3285 }; 3286 3287 struct mlx5_ifc_stall_vl_event_bits { 3288 u8 reserved_at_0[0x18]; 3289 u8 port_num[0x1]; 3290 u8 reserved_at_19[0x3]; 3291 u8 vl[0x4]; 3292 3293 u8 reserved_at_20[0xa0]; 3294 }; 3295 3296 struct mlx5_ifc_db_bf_congestion_event_bits { 3297 u8 event_subtype[0x8]; 3298 u8 reserved_at_8[0x8]; 3299 u8 congestion_level[0x8]; 3300 u8 reserved_at_18[0x8]; 3301 3302 u8 reserved_at_20[0xa0]; 3303 }; 3304 3305 struct mlx5_ifc_gpio_event_bits { 3306 u8 reserved_at_0[0x60]; 3307 3308 u8 gpio_event_hi[0x20]; 3309 3310 u8 gpio_event_lo[0x20]; 3311 3312 u8 reserved_at_a0[0x40]; 3313 }; 3314 3315 struct mlx5_ifc_port_state_change_event_bits { 3316 u8 reserved_at_0[0x40]; 3317 3318 u8 port_num[0x4]; 3319 u8 reserved_at_44[0x1c]; 3320 3321 u8 reserved_at_60[0x80]; 3322 }; 3323 3324 struct mlx5_ifc_dropped_packet_logged_bits { 3325 u8 reserved_at_0[0xe0]; 3326 }; 3327 3328 struct mlx5_ifc_default_timeout_bits { 3329 u8 to_multiplier[0x3]; 3330 u8 reserved_at_3[0x9]; 3331 u8 to_value[0x14]; 3332 }; 3333 3334 struct mlx5_ifc_dtor_reg_bits { 3335 u8 reserved_at_0[0x20]; 3336 3337 struct mlx5_ifc_default_timeout_bits pcie_toggle_to; 3338 3339 u8 reserved_at_40[0x60]; 3340 3341 struct mlx5_ifc_default_timeout_bits health_poll_to; 3342 3343 struct mlx5_ifc_default_timeout_bits full_crdump_to; 3344 3345 struct mlx5_ifc_default_timeout_bits fw_reset_to; 3346 3347 struct mlx5_ifc_default_timeout_bits flush_on_err_to; 3348 3349 struct mlx5_ifc_default_timeout_bits pci_sync_update_to; 3350 3351 struct mlx5_ifc_default_timeout_bits tear_down_to; 3352 3353 struct mlx5_ifc_default_timeout_bits fsm_reactivate_to; 3354 3355 struct mlx5_ifc_default_timeout_bits reclaim_pages_to; 3356 3357 struct mlx5_ifc_default_timeout_bits reclaim_vfs_pages_to; 3358 3359 struct mlx5_ifc_default_timeout_bits reset_unload_to; 3360 3361 u8 reserved_at_1c0[0x20]; 3362 }; 3363 3364 enum { 3365 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1, 3366 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2, 3367 }; 3368 3369 struct mlx5_ifc_cq_error_bits { 3370 u8 reserved_at_0[0x8]; 3371 u8 cqn[0x18]; 3372 3373 u8 reserved_at_20[0x20]; 3374 3375 u8 reserved_at_40[0x18]; 3376 u8 syndrome[0x8]; 3377 3378 u8 reserved_at_60[0x80]; 3379 }; 3380 3381 struct mlx5_ifc_rdma_page_fault_event_bits { 3382 u8 bytes_committed[0x20]; 3383 3384 u8 r_key[0x20]; 3385 3386 u8 reserved_at_40[0x10]; 3387 u8 packet_len[0x10]; 3388 3389 u8 rdma_op_len[0x20]; 3390 3391 u8 rdma_va[0x40]; 3392 3393 u8 reserved_at_c0[0x5]; 3394 u8 rdma[0x1]; 3395 u8 write[0x1]; 3396 u8 requestor[0x1]; 3397 u8 qp_number[0x18]; 3398 }; 3399 3400 struct mlx5_ifc_wqe_associated_page_fault_event_bits { 3401 u8 bytes_committed[0x20]; 3402 3403 u8 reserved_at_20[0x10]; 3404 u8 wqe_index[0x10]; 3405 3406 u8 reserved_at_40[0x10]; 3407 u8 len[0x10]; 3408 3409 u8 reserved_at_60[0x60]; 3410 3411 u8 reserved_at_c0[0x5]; 3412 u8 rdma[0x1]; 3413 u8 write_read[0x1]; 3414 u8 requestor[0x1]; 3415 u8 qpn[0x18]; 3416 }; 3417 3418 struct mlx5_ifc_qp_events_bits { 3419 u8 reserved_at_0[0xa0]; 3420 3421 u8 type[0x8]; 3422 u8 reserved_at_a8[0x18]; 3423 3424 u8 reserved_at_c0[0x8]; 3425 u8 qpn_rqn_sqn[0x18]; 3426 }; 3427 3428 struct mlx5_ifc_dct_events_bits { 3429 u8 reserved_at_0[0xc0]; 3430 3431 u8 reserved_at_c0[0x8]; 3432 u8 dct_number[0x18]; 3433 }; 3434 3435 struct mlx5_ifc_comp_event_bits { 3436 u8 reserved_at_0[0xc0]; 3437 3438 u8 reserved_at_c0[0x8]; 3439 u8 cq_number[0x18]; 3440 }; 3441 3442 enum { 3443 MLX5_QPC_STATE_RST = 0x0, 3444 MLX5_QPC_STATE_INIT = 0x1, 3445 MLX5_QPC_STATE_RTR = 0x2, 3446 MLX5_QPC_STATE_RTS = 0x3, 3447 MLX5_QPC_STATE_SQER = 0x4, 3448 MLX5_QPC_STATE_ERR = 0x6, 3449 MLX5_QPC_STATE_SQD = 0x7, 3450 MLX5_QPC_STATE_SUSPENDED = 0x9, 3451 }; 3452 3453 enum { 3454 MLX5_QPC_ST_RC = 0x0, 3455 MLX5_QPC_ST_UC = 0x1, 3456 MLX5_QPC_ST_UD = 0x2, 3457 MLX5_QPC_ST_XRC = 0x3, 3458 MLX5_QPC_ST_DCI = 0x5, 3459 MLX5_QPC_ST_QP0 = 0x7, 3460 MLX5_QPC_ST_QP1 = 0x8, 3461 MLX5_QPC_ST_RAW_DATAGRAM = 0x9, 3462 MLX5_QPC_ST_REG_UMR = 0xc, 3463 }; 3464 3465 enum { 3466 MLX5_QPC_PM_STATE_ARMED = 0x0, 3467 MLX5_QPC_PM_STATE_REARM = 0x1, 3468 MLX5_QPC_PM_STATE_RESERVED = 0x2, 3469 MLX5_QPC_PM_STATE_MIGRATED = 0x3, 3470 }; 3471 3472 enum { 3473 MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1, 3474 }; 3475 3476 enum { 3477 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0, 3478 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1, 3479 }; 3480 3481 enum { 3482 MLX5_QPC_MTU_256_BYTES = 0x1, 3483 MLX5_QPC_MTU_512_BYTES = 0x2, 3484 MLX5_QPC_MTU_1K_BYTES = 0x3, 3485 MLX5_QPC_MTU_2K_BYTES = 0x4, 3486 MLX5_QPC_MTU_4K_BYTES = 0x5, 3487 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7, 3488 }; 3489 3490 enum { 3491 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1, 3492 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2, 3493 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3, 3494 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4, 3495 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5, 3496 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6, 3497 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7, 3498 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8, 3499 }; 3500 3501 enum { 3502 MLX5_QPC_CS_REQ_DISABLE = 0x0, 3503 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11, 3504 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22, 3505 }; 3506 3507 enum { 3508 MLX5_QPC_CS_RES_DISABLE = 0x0, 3509 MLX5_QPC_CS_RES_UP_TO_32B = 0x1, 3510 MLX5_QPC_CS_RES_UP_TO_64B = 0x2, 3511 }; 3512 3513 enum { 3514 MLX5_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0, 3515 MLX5_TIMESTAMP_FORMAT_DEFAULT = 0x1, 3516 MLX5_TIMESTAMP_FORMAT_REAL_TIME = 0x2, 3517 }; 3518 3519 struct mlx5_ifc_qpc_bits { 3520 u8 state[0x4]; 3521 u8 lag_tx_port_affinity[0x4]; 3522 u8 st[0x8]; 3523 u8 reserved_at_10[0x2]; 3524 u8 isolate_vl_tc[0x1]; 3525 u8 pm_state[0x2]; 3526 u8 reserved_at_15[0x1]; 3527 u8 req_e2e_credit_mode[0x2]; 3528 u8 offload_type[0x4]; 3529 u8 end_padding_mode[0x2]; 3530 u8 reserved_at_1e[0x2]; 3531 3532 u8 wq_signature[0x1]; 3533 u8 block_lb_mc[0x1]; 3534 u8 atomic_like_write_en[0x1]; 3535 u8 latency_sensitive[0x1]; 3536 u8 reserved_at_24[0x1]; 3537 u8 drain_sigerr[0x1]; 3538 u8 reserved_at_26[0x1]; 3539 u8 dp_ordering_force[0x1]; 3540 u8 pd[0x18]; 3541 3542 u8 mtu[0x3]; 3543 u8 log_msg_max[0x5]; 3544 u8 reserved_at_48[0x1]; 3545 u8 log_rq_size[0x4]; 3546 u8 log_rq_stride[0x3]; 3547 u8 no_sq[0x1]; 3548 u8 log_sq_size[0x4]; 3549 u8 reserved_at_55[0x1]; 3550 u8 retry_mode[0x2]; 3551 u8 ts_format[0x2]; 3552 u8 reserved_at_5a[0x1]; 3553 u8 rlky[0x1]; 3554 u8 ulp_stateless_offload_mode[0x4]; 3555 3556 u8 counter_set_id[0x8]; 3557 u8 uar_page[0x18]; 3558 3559 u8 reserved_at_80[0x8]; 3560 u8 user_index[0x18]; 3561 3562 u8 reserved_at_a0[0x3]; 3563 u8 log_page_size[0x5]; 3564 u8 remote_qpn[0x18]; 3565 3566 struct mlx5_ifc_ads_bits primary_address_path; 3567 3568 struct mlx5_ifc_ads_bits secondary_address_path; 3569 3570 u8 log_ack_req_freq[0x4]; 3571 u8 reserved_at_384[0x4]; 3572 u8 log_sra_max[0x3]; 3573 u8 reserved_at_38b[0x2]; 3574 u8 retry_count[0x3]; 3575 u8 rnr_retry[0x3]; 3576 u8 reserved_at_393[0x1]; 3577 u8 fre[0x1]; 3578 u8 cur_rnr_retry[0x3]; 3579 u8 cur_retry_count[0x3]; 3580 u8 reserved_at_39b[0x5]; 3581 3582 u8 reserved_at_3a0[0x20]; 3583 3584 u8 reserved_at_3c0[0x8]; 3585 u8 next_send_psn[0x18]; 3586 3587 u8 reserved_at_3e0[0x3]; 3588 u8 log_num_dci_stream_channels[0x5]; 3589 u8 cqn_snd[0x18]; 3590 3591 u8 reserved_at_400[0x3]; 3592 u8 log_num_dci_errored_streams[0x5]; 3593 u8 deth_sqpn[0x18]; 3594 3595 u8 reserved_at_420[0x20]; 3596 3597 u8 reserved_at_440[0x8]; 3598 u8 last_acked_psn[0x18]; 3599 3600 u8 reserved_at_460[0x8]; 3601 u8 ssn[0x18]; 3602 3603 u8 reserved_at_480[0x8]; 3604 u8 log_rra_max[0x3]; 3605 u8 reserved_at_48b[0x1]; 3606 u8 atomic_mode[0x4]; 3607 u8 rre[0x1]; 3608 u8 rwe[0x1]; 3609 u8 rae[0x1]; 3610 u8 reserved_at_493[0x1]; 3611 u8 page_offset[0x6]; 3612 u8 reserved_at_49a[0x2]; 3613 u8 dp_ordering_1[0x1]; 3614 u8 cd_slave_receive[0x1]; 3615 u8 cd_slave_send[0x1]; 3616 u8 cd_master[0x1]; 3617 3618 u8 reserved_at_4a0[0x3]; 3619 u8 min_rnr_nak[0x5]; 3620 u8 next_rcv_psn[0x18]; 3621 3622 u8 reserved_at_4c0[0x8]; 3623 u8 xrcd[0x18]; 3624 3625 u8 reserved_at_4e0[0x8]; 3626 u8 cqn_rcv[0x18]; 3627 3628 u8 dbr_addr[0x40]; 3629 3630 u8 q_key[0x20]; 3631 3632 u8 reserved_at_560[0x5]; 3633 u8 rq_type[0x3]; 3634 u8 srqn_rmpn_xrqn[0x18]; 3635 3636 u8 reserved_at_580[0x8]; 3637 u8 rmsn[0x18]; 3638 3639 u8 hw_sq_wqebb_counter[0x10]; 3640 u8 sw_sq_wqebb_counter[0x10]; 3641 3642 u8 hw_rq_counter[0x20]; 3643 3644 u8 sw_rq_counter[0x20]; 3645 3646 u8 reserved_at_600[0x20]; 3647 3648 u8 reserved_at_620[0xf]; 3649 u8 cgs[0x1]; 3650 u8 cs_req[0x8]; 3651 u8 cs_res[0x8]; 3652 3653 u8 dc_access_key[0x40]; 3654 3655 u8 reserved_at_680[0x3]; 3656 u8 dbr_umem_valid[0x1]; 3657 3658 u8 reserved_at_684[0xbc]; 3659 }; 3660 3661 struct mlx5_ifc_roce_addr_layout_bits { 3662 u8 source_l3_address[16][0x8]; 3663 3664 u8 reserved_at_80[0x3]; 3665 u8 vlan_valid[0x1]; 3666 u8 vlan_id[0xc]; 3667 u8 source_mac_47_32[0x10]; 3668 3669 u8 source_mac_31_0[0x20]; 3670 3671 u8 reserved_at_c0[0x14]; 3672 u8 roce_l3_type[0x4]; 3673 u8 roce_version[0x8]; 3674 3675 u8 reserved_at_e0[0x20]; 3676 }; 3677 3678 struct mlx5_ifc_crypto_cap_bits { 3679 u8 reserved_at_0[0x3]; 3680 u8 synchronize_dek[0x1]; 3681 u8 int_kek_manual[0x1]; 3682 u8 int_kek_auto[0x1]; 3683 u8 reserved_at_6[0x1a]; 3684 3685 u8 reserved_at_20[0x3]; 3686 u8 log_dek_max_alloc[0x5]; 3687 u8 reserved_at_28[0x3]; 3688 u8 log_max_num_deks[0x5]; 3689 u8 reserved_at_30[0x10]; 3690 3691 u8 reserved_at_40[0x20]; 3692 3693 u8 reserved_at_60[0x3]; 3694 u8 log_dek_granularity[0x5]; 3695 u8 reserved_at_68[0x3]; 3696 u8 log_max_num_int_kek[0x5]; 3697 u8 sw_wrapped_dek[0x10]; 3698 3699 u8 reserved_at_80[0x780]; 3700 }; 3701 3702 union mlx5_ifc_hca_cap_union_bits { 3703 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap; 3704 struct mlx5_ifc_cmd_hca_cap_2_bits cmd_hca_cap_2; 3705 struct mlx5_ifc_odp_cap_bits odp_cap; 3706 struct mlx5_ifc_atomic_caps_bits atomic_caps; 3707 struct mlx5_ifc_roce_cap_bits roce_cap; 3708 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps; 3709 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap; 3710 struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap; 3711 struct mlx5_ifc_wqe_based_flow_table_cap_bits wqe_based_flow_table_cap; 3712 struct mlx5_ifc_esw_cap_bits esw_cap; 3713 struct mlx5_ifc_e_switch_cap_bits e_switch_cap; 3714 struct mlx5_ifc_port_selection_cap_bits port_selection_cap; 3715 struct mlx5_ifc_qos_cap_bits qos_cap; 3716 struct mlx5_ifc_debug_cap_bits debug_cap; 3717 struct mlx5_ifc_fpga_cap_bits fpga_cap; 3718 struct mlx5_ifc_tls_cap_bits tls_cap; 3719 struct mlx5_ifc_device_mem_cap_bits device_mem_cap; 3720 struct mlx5_ifc_virtio_emulation_cap_bits virtio_emulation_cap; 3721 struct mlx5_ifc_macsec_cap_bits macsec_cap; 3722 struct mlx5_ifc_crypto_cap_bits crypto_cap; 3723 struct mlx5_ifc_ipsec_cap_bits ipsec_cap; 3724 u8 reserved_at_0[0x8000]; 3725 }; 3726 3727 enum { 3728 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1, 3729 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2, 3730 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4, 3731 MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8, 3732 MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10, 3733 MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20, 3734 MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40, 3735 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP = 0x80, 3736 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100, 3737 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2 = 0x400, 3738 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800, 3739 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_DECRYPT = 0x1000, 3740 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_ENCRYPT = 0x2000, 3741 MLX5_FLOW_CONTEXT_ACTION_EXECUTE_ASO = 0x4000, 3742 }; 3743 3744 enum { 3745 MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT = 0x0, 3746 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK = 0x1, 3747 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT = 0x2, 3748 }; 3749 3750 enum { 3751 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_IPSEC = 0x0, 3752 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_MACSEC = 0x1, 3753 }; 3754 3755 struct mlx5_ifc_vlan_bits { 3756 u8 ethtype[0x10]; 3757 u8 prio[0x3]; 3758 u8 cfi[0x1]; 3759 u8 vid[0xc]; 3760 }; 3761 3762 enum { 3763 MLX5_FLOW_METER_COLOR_RED = 0x0, 3764 MLX5_FLOW_METER_COLOR_YELLOW = 0x1, 3765 MLX5_FLOW_METER_COLOR_GREEN = 0x2, 3766 MLX5_FLOW_METER_COLOR_UNDEFINED = 0x3, 3767 }; 3768 3769 enum { 3770 MLX5_EXE_ASO_FLOW_METER = 0x2, 3771 }; 3772 3773 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits { 3774 u8 return_reg_id[0x4]; 3775 u8 aso_type[0x4]; 3776 u8 reserved_at_8[0x14]; 3777 u8 action[0x1]; 3778 u8 init_color[0x2]; 3779 u8 meter_id[0x1]; 3780 }; 3781 3782 union mlx5_ifc_exe_aso_ctrl { 3783 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits exe_aso_ctrl_flow_meter; 3784 }; 3785 3786 struct mlx5_ifc_execute_aso_bits { 3787 u8 valid[0x1]; 3788 u8 reserved_at_1[0x7]; 3789 u8 aso_object_id[0x18]; 3790 3791 union mlx5_ifc_exe_aso_ctrl exe_aso_ctrl; 3792 }; 3793 3794 struct mlx5_ifc_flow_context_bits { 3795 struct mlx5_ifc_vlan_bits push_vlan; 3796 3797 u8 group_id[0x20]; 3798 3799 u8 reserved_at_40[0x8]; 3800 u8 flow_tag[0x18]; 3801 3802 u8 reserved_at_60[0x10]; 3803 u8 action[0x10]; 3804 3805 u8 extended_destination[0x1]; 3806 u8 uplink_hairpin_en[0x1]; 3807 u8 flow_source[0x2]; 3808 u8 encrypt_decrypt_type[0x4]; 3809 u8 destination_list_size[0x18]; 3810 3811 u8 reserved_at_a0[0x8]; 3812 u8 flow_counter_list_size[0x18]; 3813 3814 u8 packet_reformat_id[0x20]; 3815 3816 u8 modify_header_id[0x20]; 3817 3818 struct mlx5_ifc_vlan_bits push_vlan_2; 3819 3820 u8 encrypt_decrypt_obj_id[0x20]; 3821 u8 reserved_at_140[0xc0]; 3822 3823 struct mlx5_ifc_fte_match_param_bits match_value; 3824 3825 struct mlx5_ifc_execute_aso_bits execute_aso[4]; 3826 3827 u8 reserved_at_1300[0x500]; 3828 3829 union mlx5_ifc_dest_format_flow_counter_list_auto_bits destination[]; 3830 }; 3831 3832 enum { 3833 MLX5_XRC_SRQC_STATE_GOOD = 0x0, 3834 MLX5_XRC_SRQC_STATE_ERROR = 0x1, 3835 }; 3836 3837 struct mlx5_ifc_xrc_srqc_bits { 3838 u8 state[0x4]; 3839 u8 log_xrc_srq_size[0x4]; 3840 u8 reserved_at_8[0x18]; 3841 3842 u8 wq_signature[0x1]; 3843 u8 cont_srq[0x1]; 3844 u8 reserved_at_22[0x1]; 3845 u8 rlky[0x1]; 3846 u8 basic_cyclic_rcv_wqe[0x1]; 3847 u8 log_rq_stride[0x3]; 3848 u8 xrcd[0x18]; 3849 3850 u8 page_offset[0x6]; 3851 u8 reserved_at_46[0x1]; 3852 u8 dbr_umem_valid[0x1]; 3853 u8 cqn[0x18]; 3854 3855 u8 reserved_at_60[0x20]; 3856 3857 u8 user_index_equal_xrc_srqn[0x1]; 3858 u8 reserved_at_81[0x1]; 3859 u8 log_page_size[0x6]; 3860 u8 user_index[0x18]; 3861 3862 u8 reserved_at_a0[0x20]; 3863 3864 u8 reserved_at_c0[0x8]; 3865 u8 pd[0x18]; 3866 3867 u8 lwm[0x10]; 3868 u8 wqe_cnt[0x10]; 3869 3870 u8 reserved_at_100[0x40]; 3871 3872 u8 db_record_addr_h[0x20]; 3873 3874 u8 db_record_addr_l[0x1e]; 3875 u8 reserved_at_17e[0x2]; 3876 3877 u8 reserved_at_180[0x80]; 3878 }; 3879 3880 struct mlx5_ifc_vnic_diagnostic_statistics_bits { 3881 u8 counter_error_queues[0x20]; 3882 3883 u8 total_error_queues[0x20]; 3884 3885 u8 send_queue_priority_update_flow[0x20]; 3886 3887 u8 reserved_at_60[0x20]; 3888 3889 u8 nic_receive_steering_discard[0x40]; 3890 3891 u8 receive_discard_vport_down[0x40]; 3892 3893 u8 transmit_discard_vport_down[0x40]; 3894 3895 u8 async_eq_overrun[0x20]; 3896 3897 u8 comp_eq_overrun[0x20]; 3898 3899 u8 reserved_at_180[0x20]; 3900 3901 u8 invalid_command[0x20]; 3902 3903 u8 quota_exceeded_command[0x20]; 3904 3905 u8 internal_rq_out_of_buffer[0x20]; 3906 3907 u8 cq_overrun[0x20]; 3908 3909 u8 eth_wqe_too_small[0x20]; 3910 3911 u8 reserved_at_220[0xc0]; 3912 3913 u8 generated_pkt_steering_fail[0x40]; 3914 3915 u8 handled_pkt_steering_fail[0x40]; 3916 3917 u8 reserved_at_360[0xc80]; 3918 }; 3919 3920 struct mlx5_ifc_traffic_counter_bits { 3921 u8 packets[0x40]; 3922 3923 u8 octets[0x40]; 3924 }; 3925 3926 struct mlx5_ifc_tisc_bits { 3927 u8 strict_lag_tx_port_affinity[0x1]; 3928 u8 tls_en[0x1]; 3929 u8 reserved_at_2[0x2]; 3930 u8 lag_tx_port_affinity[0x04]; 3931 3932 u8 reserved_at_8[0x4]; 3933 u8 prio[0x4]; 3934 u8 reserved_at_10[0x10]; 3935 3936 u8 reserved_at_20[0x100]; 3937 3938 u8 reserved_at_120[0x8]; 3939 u8 transport_domain[0x18]; 3940 3941 u8 reserved_at_140[0x8]; 3942 u8 underlay_qpn[0x18]; 3943 3944 u8 reserved_at_160[0x8]; 3945 u8 pd[0x18]; 3946 3947 u8 reserved_at_180[0x380]; 3948 }; 3949 3950 enum { 3951 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0, 3952 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1, 3953 }; 3954 3955 enum { 3956 MLX5_TIRC_PACKET_MERGE_MASK_IPV4_LRO = BIT(0), 3957 MLX5_TIRC_PACKET_MERGE_MASK_IPV6_LRO = BIT(1), 3958 }; 3959 3960 enum { 3961 MLX5_RX_HASH_FN_NONE = 0x0, 3962 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1, 3963 MLX5_RX_HASH_FN_TOEPLITZ = 0x2, 3964 }; 3965 3966 enum { 3967 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1, 3968 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2, 3969 }; 3970 3971 struct mlx5_ifc_tirc_bits { 3972 u8 reserved_at_0[0x20]; 3973 3974 u8 disp_type[0x4]; 3975 u8 tls_en[0x1]; 3976 u8 reserved_at_25[0x1b]; 3977 3978 u8 reserved_at_40[0x40]; 3979 3980 u8 reserved_at_80[0x4]; 3981 u8 lro_timeout_period_usecs[0x10]; 3982 u8 packet_merge_mask[0x4]; 3983 u8 lro_max_ip_payload_size[0x8]; 3984 3985 u8 reserved_at_a0[0x40]; 3986 3987 u8 reserved_at_e0[0x8]; 3988 u8 inline_rqn[0x18]; 3989 3990 u8 rx_hash_symmetric[0x1]; 3991 u8 reserved_at_101[0x1]; 3992 u8 tunneled_offload_en[0x1]; 3993 u8 reserved_at_103[0x5]; 3994 u8 indirect_table[0x18]; 3995 3996 u8 rx_hash_fn[0x4]; 3997 u8 reserved_at_124[0x2]; 3998 u8 self_lb_block[0x2]; 3999 u8 transport_domain[0x18]; 4000 4001 u8 rx_hash_toeplitz_key[10][0x20]; 4002 4003 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer; 4004 4005 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner; 4006 4007 u8 reserved_at_2c0[0x4c0]; 4008 }; 4009 4010 enum { 4011 MLX5_SRQC_STATE_GOOD = 0x0, 4012 MLX5_SRQC_STATE_ERROR = 0x1, 4013 }; 4014 4015 struct mlx5_ifc_srqc_bits { 4016 u8 state[0x4]; 4017 u8 log_srq_size[0x4]; 4018 u8 reserved_at_8[0x18]; 4019 4020 u8 wq_signature[0x1]; 4021 u8 cont_srq[0x1]; 4022 u8 reserved_at_22[0x1]; 4023 u8 rlky[0x1]; 4024 u8 reserved_at_24[0x1]; 4025 u8 log_rq_stride[0x3]; 4026 u8 xrcd[0x18]; 4027 4028 u8 page_offset[0x6]; 4029 u8 reserved_at_46[0x2]; 4030 u8 cqn[0x18]; 4031 4032 u8 reserved_at_60[0x20]; 4033 4034 u8 reserved_at_80[0x2]; 4035 u8 log_page_size[0x6]; 4036 u8 reserved_at_88[0x18]; 4037 4038 u8 reserved_at_a0[0x20]; 4039 4040 u8 reserved_at_c0[0x8]; 4041 u8 pd[0x18]; 4042 4043 u8 lwm[0x10]; 4044 u8 wqe_cnt[0x10]; 4045 4046 u8 reserved_at_100[0x40]; 4047 4048 u8 dbr_addr[0x40]; 4049 4050 u8 reserved_at_180[0x80]; 4051 }; 4052 4053 enum { 4054 MLX5_SQC_STATE_RST = 0x0, 4055 MLX5_SQC_STATE_RDY = 0x1, 4056 MLX5_SQC_STATE_ERR = 0x3, 4057 }; 4058 4059 struct mlx5_ifc_sqc_bits { 4060 u8 rlky[0x1]; 4061 u8 cd_master[0x1]; 4062 u8 fre[0x1]; 4063 u8 flush_in_error_en[0x1]; 4064 u8 allow_multi_pkt_send_wqe[0x1]; 4065 u8 min_wqe_inline_mode[0x3]; 4066 u8 state[0x4]; 4067 u8 reg_umr[0x1]; 4068 u8 allow_swp[0x1]; 4069 u8 hairpin[0x1]; 4070 u8 non_wire[0x1]; 4071 u8 reserved_at_10[0xa]; 4072 u8 ts_format[0x2]; 4073 u8 reserved_at_1c[0x4]; 4074 4075 u8 reserved_at_20[0x8]; 4076 u8 user_index[0x18]; 4077 4078 u8 reserved_at_40[0x8]; 4079 u8 cqn[0x18]; 4080 4081 u8 reserved_at_60[0x8]; 4082 u8 hairpin_peer_rq[0x18]; 4083 4084 u8 reserved_at_80[0x10]; 4085 u8 hairpin_peer_vhca[0x10]; 4086 4087 u8 reserved_at_a0[0x20]; 4088 4089 u8 reserved_at_c0[0x8]; 4090 u8 ts_cqe_to_dest_cqn[0x18]; 4091 4092 u8 reserved_at_e0[0x10]; 4093 u8 packet_pacing_rate_limit_index[0x10]; 4094 u8 tis_lst_sz[0x10]; 4095 u8 qos_queue_group_id[0x10]; 4096 4097 u8 reserved_at_120[0x40]; 4098 4099 u8 reserved_at_160[0x8]; 4100 u8 tis_num_0[0x18]; 4101 4102 struct mlx5_ifc_wq_bits wq; 4103 }; 4104 4105 enum { 4106 SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0, 4107 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1, 4108 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2, 4109 SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3, 4110 SCHEDULING_CONTEXT_ELEMENT_TYPE_QUEUE_GROUP = 0x4, 4111 SCHEDULING_CONTEXT_ELEMENT_TYPE_RATE_LIMIT = 0x5, 4112 }; 4113 4114 enum { 4115 ELEMENT_TYPE_CAP_MASK_TSAR = 1 << 0, 4116 ELEMENT_TYPE_CAP_MASK_VPORT = 1 << 1, 4117 ELEMENT_TYPE_CAP_MASK_VPORT_TC = 1 << 2, 4118 ELEMENT_TYPE_CAP_MASK_PARA_VPORT_TC = 1 << 3, 4119 ELEMENT_TYPE_CAP_MASK_QUEUE_GROUP = 1 << 4, 4120 ELEMENT_TYPE_CAP_MASK_RATE_LIMIT = 1 << 5, 4121 }; 4122 4123 enum { 4124 TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0, 4125 TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1, 4126 TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2, 4127 TSAR_ELEMENT_TSAR_TYPE_TC_ARB = 0x3, 4128 }; 4129 4130 enum { 4131 TSAR_TYPE_CAP_MASK_DWRR = 1 << 0, 4132 TSAR_TYPE_CAP_MASK_ROUND_ROBIN = 1 << 1, 4133 TSAR_TYPE_CAP_MASK_ETS = 1 << 2, 4134 TSAR_TYPE_CAP_MASK_TC_ARB = 1 << 3, 4135 }; 4136 4137 struct mlx5_ifc_tsar_element_bits { 4138 u8 traffic_class[0x4]; 4139 u8 reserved_at_4[0x4]; 4140 u8 tsar_type[0x8]; 4141 u8 reserved_at_10[0x10]; 4142 }; 4143 4144 struct mlx5_ifc_vport_element_bits { 4145 u8 reserved_at_0[0x4]; 4146 u8 eswitch_owner_vhca_id_valid[0x1]; 4147 u8 eswitch_owner_vhca_id[0xb]; 4148 u8 vport_number[0x10]; 4149 }; 4150 4151 struct mlx5_ifc_vport_tc_element_bits { 4152 u8 traffic_class[0x4]; 4153 u8 eswitch_owner_vhca_id_valid[0x1]; 4154 u8 eswitch_owner_vhca_id[0xb]; 4155 u8 vport_number[0x10]; 4156 }; 4157 4158 union mlx5_ifc_element_attributes_bits { 4159 struct mlx5_ifc_tsar_element_bits tsar; 4160 struct mlx5_ifc_vport_element_bits vport; 4161 struct mlx5_ifc_vport_tc_element_bits vport_tc; 4162 u8 reserved_at_0[0x20]; 4163 }; 4164 4165 struct mlx5_ifc_scheduling_context_bits { 4166 u8 element_type[0x8]; 4167 u8 reserved_at_8[0x18]; 4168 4169 union mlx5_ifc_element_attributes_bits element_attributes; 4170 4171 u8 parent_element_id[0x20]; 4172 4173 u8 reserved_at_60[0x40]; 4174 4175 u8 bw_share[0x20]; 4176 4177 u8 max_average_bw[0x20]; 4178 4179 u8 max_bw_obj_id[0x20]; 4180 4181 u8 reserved_at_100[0x100]; 4182 }; 4183 4184 struct mlx5_ifc_rqtc_bits { 4185 u8 reserved_at_0[0xa0]; 4186 4187 u8 reserved_at_a0[0x5]; 4188 u8 list_q_type[0x3]; 4189 u8 reserved_at_a8[0x8]; 4190 u8 rqt_max_size[0x10]; 4191 4192 u8 rq_vhca_id_format[0x1]; 4193 u8 reserved_at_c1[0xf]; 4194 u8 rqt_actual_size[0x10]; 4195 4196 u8 reserved_at_e0[0x6a0]; 4197 4198 union { 4199 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_num_bits, rq_num); 4200 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_vhca_bits, rq_vhca); 4201 }; 4202 }; 4203 4204 enum { 4205 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0, 4206 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1, 4207 }; 4208 4209 enum { 4210 MLX5_RQC_STATE_RST = 0x0, 4211 MLX5_RQC_STATE_RDY = 0x1, 4212 MLX5_RQC_STATE_ERR = 0x3, 4213 }; 4214 4215 enum { 4216 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_BYTE = 0x0, 4217 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_STRIDE = 0x1, 4218 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_PAGE = 0x2, 4219 }; 4220 4221 enum { 4222 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_NO_MATCH = 0x0, 4223 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_EXTENDED = 0x1, 4224 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_FIVE_TUPLE = 0x2, 4225 }; 4226 4227 struct mlx5_ifc_rqc_bits { 4228 u8 rlky[0x1]; 4229 u8 delay_drop_en[0x1]; 4230 u8 scatter_fcs[0x1]; 4231 u8 vsd[0x1]; 4232 u8 mem_rq_type[0x4]; 4233 u8 state[0x4]; 4234 u8 reserved_at_c[0x1]; 4235 u8 flush_in_error_en[0x1]; 4236 u8 hairpin[0x1]; 4237 u8 reserved_at_f[0xb]; 4238 u8 ts_format[0x2]; 4239 u8 reserved_at_1c[0x4]; 4240 4241 u8 reserved_at_20[0x8]; 4242 u8 user_index[0x18]; 4243 4244 u8 reserved_at_40[0x8]; 4245 u8 cqn[0x18]; 4246 4247 u8 counter_set_id[0x8]; 4248 u8 reserved_at_68[0x18]; 4249 4250 u8 reserved_at_80[0x8]; 4251 u8 rmpn[0x18]; 4252 4253 u8 reserved_at_a0[0x8]; 4254 u8 hairpin_peer_sq[0x18]; 4255 4256 u8 reserved_at_c0[0x10]; 4257 u8 hairpin_peer_vhca[0x10]; 4258 4259 u8 reserved_at_e0[0x46]; 4260 u8 shampo_no_match_alignment_granularity[0x2]; 4261 u8 reserved_at_128[0x6]; 4262 u8 shampo_match_criteria_type[0x2]; 4263 u8 reservation_timeout[0x10]; 4264 4265 u8 reserved_at_140[0x40]; 4266 4267 struct mlx5_ifc_wq_bits wq; 4268 }; 4269 4270 enum { 4271 MLX5_RMPC_STATE_RDY = 0x1, 4272 MLX5_RMPC_STATE_ERR = 0x3, 4273 }; 4274 4275 struct mlx5_ifc_rmpc_bits { 4276 u8 reserved_at_0[0x8]; 4277 u8 state[0x4]; 4278 u8 reserved_at_c[0x14]; 4279 4280 u8 basic_cyclic_rcv_wqe[0x1]; 4281 u8 reserved_at_21[0x1f]; 4282 4283 u8 reserved_at_40[0x140]; 4284 4285 struct mlx5_ifc_wq_bits wq; 4286 }; 4287 4288 enum { 4289 VHCA_ID_TYPE_HW = 0, 4290 VHCA_ID_TYPE_SW = 1, 4291 }; 4292 4293 struct mlx5_ifc_nic_vport_context_bits { 4294 u8 reserved_at_0[0x5]; 4295 u8 min_wqe_inline_mode[0x3]; 4296 u8 reserved_at_8[0x15]; 4297 u8 disable_mc_local_lb[0x1]; 4298 u8 disable_uc_local_lb[0x1]; 4299 u8 roce_en[0x1]; 4300 4301 u8 arm_change_event[0x1]; 4302 u8 reserved_at_21[0x1a]; 4303 u8 event_on_mtu[0x1]; 4304 u8 event_on_promisc_change[0x1]; 4305 u8 event_on_vlan_change[0x1]; 4306 u8 event_on_mc_address_change[0x1]; 4307 u8 event_on_uc_address_change[0x1]; 4308 4309 u8 vhca_id_type[0x1]; 4310 u8 reserved_at_41[0xb]; 4311 u8 affiliation_criteria[0x4]; 4312 u8 affiliated_vhca_id[0x10]; 4313 4314 u8 reserved_at_60[0xa0]; 4315 4316 u8 reserved_at_100[0x1]; 4317 u8 sd_group[0x3]; 4318 u8 reserved_at_104[0x1c]; 4319 4320 u8 reserved_at_120[0x10]; 4321 u8 mtu[0x10]; 4322 4323 u8 system_image_guid[0x40]; 4324 u8 port_guid[0x40]; 4325 u8 node_guid[0x40]; 4326 4327 u8 reserved_at_200[0x140]; 4328 u8 qkey_violation_counter[0x10]; 4329 u8 reserved_at_350[0x430]; 4330 4331 u8 promisc_uc[0x1]; 4332 u8 promisc_mc[0x1]; 4333 u8 promisc_all[0x1]; 4334 u8 reserved_at_783[0x2]; 4335 u8 allowed_list_type[0x3]; 4336 u8 reserved_at_788[0xc]; 4337 u8 allowed_list_size[0xc]; 4338 4339 struct mlx5_ifc_mac_address_layout_bits permanent_address; 4340 4341 u8 reserved_at_7e0[0x20]; 4342 4343 u8 current_uc_mac_address[][0x40]; 4344 }; 4345 4346 enum { 4347 MLX5_MKC_ACCESS_MODE_PA = 0x0, 4348 MLX5_MKC_ACCESS_MODE_MTT = 0x1, 4349 MLX5_MKC_ACCESS_MODE_KLMS = 0x2, 4350 MLX5_MKC_ACCESS_MODE_KSM = 0x3, 4351 MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4, 4352 MLX5_MKC_ACCESS_MODE_MEMIC = 0x5, 4353 MLX5_MKC_ACCESS_MODE_CROSSING = 0x6, 4354 }; 4355 4356 struct mlx5_ifc_mkc_bits { 4357 u8 reserved_at_0[0x1]; 4358 u8 free[0x1]; 4359 u8 reserved_at_2[0x1]; 4360 u8 access_mode_4_2[0x3]; 4361 u8 reserved_at_6[0x7]; 4362 u8 relaxed_ordering_write[0x1]; 4363 u8 reserved_at_e[0x1]; 4364 u8 small_fence_on_rdma_read_response[0x1]; 4365 u8 umr_en[0x1]; 4366 u8 a[0x1]; 4367 u8 rw[0x1]; 4368 u8 rr[0x1]; 4369 u8 lw[0x1]; 4370 u8 lr[0x1]; 4371 u8 access_mode_1_0[0x2]; 4372 u8 reserved_at_18[0x2]; 4373 u8 ma_translation_mode[0x2]; 4374 u8 reserved_at_1c[0x4]; 4375 4376 u8 qpn[0x18]; 4377 u8 mkey_7_0[0x8]; 4378 4379 u8 reserved_at_40[0x20]; 4380 4381 u8 length64[0x1]; 4382 u8 bsf_en[0x1]; 4383 u8 sync_umr[0x1]; 4384 u8 reserved_at_63[0x2]; 4385 u8 expected_sigerr_count[0x1]; 4386 u8 reserved_at_66[0x1]; 4387 u8 en_rinval[0x1]; 4388 u8 pd[0x18]; 4389 4390 u8 start_addr[0x40]; 4391 4392 u8 len[0x40]; 4393 4394 u8 bsf_octword_size[0x20]; 4395 4396 u8 reserved_at_120[0x60]; 4397 4398 u8 crossing_target_vhca_id[0x10]; 4399 u8 reserved_at_190[0x10]; 4400 4401 u8 translations_octword_size[0x20]; 4402 4403 u8 reserved_at_1c0[0x19]; 4404 u8 relaxed_ordering_read[0x1]; 4405 u8 log_page_size[0x6]; 4406 4407 u8 reserved_at_1e0[0x20]; 4408 }; 4409 4410 struct mlx5_ifc_pkey_bits { 4411 u8 reserved_at_0[0x10]; 4412 u8 pkey[0x10]; 4413 }; 4414 4415 struct mlx5_ifc_array128_auto_bits { 4416 u8 array128_auto[16][0x8]; 4417 }; 4418 4419 struct mlx5_ifc_hca_vport_context_bits { 4420 u8 field_select[0x20]; 4421 4422 u8 reserved_at_20[0xe0]; 4423 4424 u8 sm_virt_aware[0x1]; 4425 u8 has_smi[0x1]; 4426 u8 has_raw[0x1]; 4427 u8 grh_required[0x1]; 4428 u8 reserved_at_104[0x4]; 4429 u8 num_port_plane[0x8]; 4430 u8 port_physical_state[0x4]; 4431 u8 vport_state_policy[0x4]; 4432 u8 port_state[0x4]; 4433 u8 vport_state[0x4]; 4434 4435 u8 reserved_at_120[0x20]; 4436 4437 u8 system_image_guid[0x40]; 4438 4439 u8 port_guid[0x40]; 4440 4441 u8 node_guid[0x40]; 4442 4443 u8 cap_mask1[0x20]; 4444 4445 u8 cap_mask1_field_select[0x20]; 4446 4447 u8 cap_mask2[0x20]; 4448 4449 u8 cap_mask2_field_select[0x20]; 4450 4451 u8 reserved_at_280[0x80]; 4452 4453 u8 lid[0x10]; 4454 u8 reserved_at_310[0x4]; 4455 u8 init_type_reply[0x4]; 4456 u8 lmc[0x3]; 4457 u8 subnet_timeout[0x5]; 4458 4459 u8 sm_lid[0x10]; 4460 u8 sm_sl[0x4]; 4461 u8 reserved_at_334[0xc]; 4462 4463 u8 qkey_violation_counter[0x10]; 4464 u8 pkey_violation_counter[0x10]; 4465 4466 u8 reserved_at_360[0xca0]; 4467 }; 4468 4469 struct mlx5_ifc_esw_vport_context_bits { 4470 u8 fdb_to_vport_reg_c[0x1]; 4471 u8 reserved_at_1[0x2]; 4472 u8 vport_svlan_strip[0x1]; 4473 u8 vport_cvlan_strip[0x1]; 4474 u8 vport_svlan_insert[0x1]; 4475 u8 vport_cvlan_insert[0x2]; 4476 u8 fdb_to_vport_reg_c_id[0x8]; 4477 u8 reserved_at_10[0x10]; 4478 4479 u8 reserved_at_20[0x20]; 4480 4481 u8 svlan_cfi[0x1]; 4482 u8 svlan_pcp[0x3]; 4483 u8 svlan_id[0xc]; 4484 u8 cvlan_cfi[0x1]; 4485 u8 cvlan_pcp[0x3]; 4486 u8 cvlan_id[0xc]; 4487 4488 u8 reserved_at_60[0x720]; 4489 4490 u8 sw_steering_vport_icm_address_rx[0x40]; 4491 4492 u8 sw_steering_vport_icm_address_tx[0x40]; 4493 }; 4494 4495 enum { 4496 MLX5_EQC_STATUS_OK = 0x0, 4497 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa, 4498 }; 4499 4500 enum { 4501 MLX5_EQC_ST_ARMED = 0x9, 4502 MLX5_EQC_ST_FIRED = 0xa, 4503 }; 4504 4505 struct mlx5_ifc_eqc_bits { 4506 u8 status[0x4]; 4507 u8 reserved_at_4[0x9]; 4508 u8 ec[0x1]; 4509 u8 oi[0x1]; 4510 u8 reserved_at_f[0x5]; 4511 u8 st[0x4]; 4512 u8 reserved_at_18[0x8]; 4513 4514 u8 reserved_at_20[0x20]; 4515 4516 u8 reserved_at_40[0x14]; 4517 u8 page_offset[0x6]; 4518 u8 reserved_at_5a[0x6]; 4519 4520 u8 reserved_at_60[0x3]; 4521 u8 log_eq_size[0x5]; 4522 u8 uar_page[0x18]; 4523 4524 u8 reserved_at_80[0x20]; 4525 4526 u8 reserved_at_a0[0x14]; 4527 u8 intr[0xc]; 4528 4529 u8 reserved_at_c0[0x3]; 4530 u8 log_page_size[0x5]; 4531 u8 reserved_at_c8[0x18]; 4532 4533 u8 reserved_at_e0[0x60]; 4534 4535 u8 reserved_at_140[0x8]; 4536 u8 consumer_counter[0x18]; 4537 4538 u8 reserved_at_160[0x8]; 4539 u8 producer_counter[0x18]; 4540 4541 u8 reserved_at_180[0x80]; 4542 }; 4543 4544 enum { 4545 MLX5_DCTC_STATE_ACTIVE = 0x0, 4546 MLX5_DCTC_STATE_DRAINING = 0x1, 4547 MLX5_DCTC_STATE_DRAINED = 0x2, 4548 }; 4549 4550 enum { 4551 MLX5_DCTC_CS_RES_DISABLE = 0x0, 4552 MLX5_DCTC_CS_RES_NA = 0x1, 4553 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2, 4554 }; 4555 4556 enum { 4557 MLX5_DCTC_MTU_256_BYTES = 0x1, 4558 MLX5_DCTC_MTU_512_BYTES = 0x2, 4559 MLX5_DCTC_MTU_1K_BYTES = 0x3, 4560 MLX5_DCTC_MTU_2K_BYTES = 0x4, 4561 MLX5_DCTC_MTU_4K_BYTES = 0x5, 4562 }; 4563 4564 struct mlx5_ifc_dctc_bits { 4565 u8 reserved_at_0[0x4]; 4566 u8 state[0x4]; 4567 u8 reserved_at_8[0x18]; 4568 4569 u8 reserved_at_20[0x7]; 4570 u8 dp_ordering_force[0x1]; 4571 u8 user_index[0x18]; 4572 4573 u8 reserved_at_40[0x8]; 4574 u8 cqn[0x18]; 4575 4576 u8 counter_set_id[0x8]; 4577 u8 atomic_mode[0x4]; 4578 u8 rre[0x1]; 4579 u8 rwe[0x1]; 4580 u8 rae[0x1]; 4581 u8 atomic_like_write_en[0x1]; 4582 u8 latency_sensitive[0x1]; 4583 u8 rlky[0x1]; 4584 u8 free_ar[0x1]; 4585 u8 reserved_at_73[0x1]; 4586 u8 dp_ordering_1[0x1]; 4587 u8 reserved_at_75[0xb]; 4588 4589 u8 reserved_at_80[0x8]; 4590 u8 cs_res[0x8]; 4591 u8 reserved_at_90[0x3]; 4592 u8 min_rnr_nak[0x5]; 4593 u8 reserved_at_98[0x8]; 4594 4595 u8 reserved_at_a0[0x8]; 4596 u8 srqn_xrqn[0x18]; 4597 4598 u8 reserved_at_c0[0x8]; 4599 u8 pd[0x18]; 4600 4601 u8 tclass[0x8]; 4602 u8 reserved_at_e8[0x4]; 4603 u8 flow_label[0x14]; 4604 4605 u8 dc_access_key[0x40]; 4606 4607 u8 reserved_at_140[0x5]; 4608 u8 mtu[0x3]; 4609 u8 port[0x8]; 4610 u8 pkey_index[0x10]; 4611 4612 u8 reserved_at_160[0x8]; 4613 u8 my_addr_index[0x8]; 4614 u8 reserved_at_170[0x8]; 4615 u8 hop_limit[0x8]; 4616 4617 u8 dc_access_key_violation_count[0x20]; 4618 4619 u8 reserved_at_1a0[0x14]; 4620 u8 dei_cfi[0x1]; 4621 u8 eth_prio[0x3]; 4622 u8 ecn[0x2]; 4623 u8 dscp[0x6]; 4624 4625 u8 reserved_at_1c0[0x20]; 4626 u8 ece[0x20]; 4627 }; 4628 4629 enum { 4630 MLX5_CQC_STATUS_OK = 0x0, 4631 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9, 4632 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa, 4633 }; 4634 4635 enum { 4636 MLX5_CQC_CQE_SZ_64_BYTES = 0x0, 4637 MLX5_CQC_CQE_SZ_128_BYTES = 0x1, 4638 }; 4639 4640 enum { 4641 MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6, 4642 MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9, 4643 MLX5_CQC_ST_FIRED = 0xa, 4644 }; 4645 4646 enum mlx5_cq_period_mode { 4647 MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0, 4648 MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1, 4649 MLX5_CQ_PERIOD_NUM_MODES, 4650 }; 4651 4652 struct mlx5_ifc_cqc_bits { 4653 u8 status[0x4]; 4654 u8 reserved_at_4[0x2]; 4655 u8 dbr_umem_valid[0x1]; 4656 u8 apu_cq[0x1]; 4657 u8 cqe_sz[0x3]; 4658 u8 cc[0x1]; 4659 u8 reserved_at_c[0x1]; 4660 u8 scqe_break_moderation_en[0x1]; 4661 u8 oi[0x1]; 4662 u8 cq_period_mode[0x2]; 4663 u8 cqe_comp_en[0x1]; 4664 u8 mini_cqe_res_format[0x2]; 4665 u8 st[0x4]; 4666 u8 reserved_at_18[0x6]; 4667 u8 cqe_compression_layout[0x2]; 4668 4669 u8 reserved_at_20[0x20]; 4670 4671 u8 reserved_at_40[0x14]; 4672 u8 page_offset[0x6]; 4673 u8 reserved_at_5a[0x6]; 4674 4675 u8 reserved_at_60[0x3]; 4676 u8 log_cq_size[0x5]; 4677 u8 uar_page[0x18]; 4678 4679 u8 reserved_at_80[0x4]; 4680 u8 cq_period[0xc]; 4681 u8 cq_max_count[0x10]; 4682 4683 u8 c_eqn_or_apu_element[0x20]; 4684 4685 u8 reserved_at_c0[0x3]; 4686 u8 log_page_size[0x5]; 4687 u8 reserved_at_c8[0x18]; 4688 4689 u8 reserved_at_e0[0x20]; 4690 4691 u8 reserved_at_100[0x8]; 4692 u8 last_notified_index[0x18]; 4693 4694 u8 reserved_at_120[0x8]; 4695 u8 last_solicit_index[0x18]; 4696 4697 u8 reserved_at_140[0x8]; 4698 u8 consumer_counter[0x18]; 4699 4700 u8 reserved_at_160[0x8]; 4701 u8 producer_counter[0x18]; 4702 4703 u8 reserved_at_180[0x40]; 4704 4705 u8 dbr_addr[0x40]; 4706 }; 4707 4708 union mlx5_ifc_cong_control_roce_ecn_auto_bits { 4709 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp; 4710 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp; 4711 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np; 4712 struct mlx5_ifc_cong_control_r_roce_general_bits cong_control_r_roce_general; 4713 u8 reserved_at_0[0x800]; 4714 }; 4715 4716 struct mlx5_ifc_query_adapter_param_block_bits { 4717 u8 reserved_at_0[0xc0]; 4718 4719 u8 reserved_at_c0[0x8]; 4720 u8 ieee_vendor_id[0x18]; 4721 4722 u8 reserved_at_e0[0x10]; 4723 u8 vsd_vendor_id[0x10]; 4724 4725 u8 vsd[208][0x8]; 4726 4727 u8 vsd_contd_psid[16][0x8]; 4728 }; 4729 4730 enum { 4731 MLX5_XRQC_STATE_GOOD = 0x0, 4732 MLX5_XRQC_STATE_ERROR = 0x1, 4733 }; 4734 4735 enum { 4736 MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0, 4737 MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1, 4738 }; 4739 4740 enum { 4741 MLX5_XRQC_OFFLOAD_RNDV = 0x1, 4742 }; 4743 4744 struct mlx5_ifc_tag_matching_topology_context_bits { 4745 u8 log_matching_list_sz[0x4]; 4746 u8 reserved_at_4[0xc]; 4747 u8 append_next_index[0x10]; 4748 4749 u8 sw_phase_cnt[0x10]; 4750 u8 hw_phase_cnt[0x10]; 4751 4752 u8 reserved_at_40[0x40]; 4753 }; 4754 4755 struct mlx5_ifc_xrqc_bits { 4756 u8 state[0x4]; 4757 u8 rlkey[0x1]; 4758 u8 reserved_at_5[0xf]; 4759 u8 topology[0x4]; 4760 u8 reserved_at_18[0x4]; 4761 u8 offload[0x4]; 4762 4763 u8 reserved_at_20[0x8]; 4764 u8 user_index[0x18]; 4765 4766 u8 reserved_at_40[0x8]; 4767 u8 cqn[0x18]; 4768 4769 u8 reserved_at_60[0xa0]; 4770 4771 struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context; 4772 4773 u8 reserved_at_180[0x280]; 4774 4775 struct mlx5_ifc_wq_bits wq; 4776 }; 4777 4778 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits { 4779 struct mlx5_ifc_modify_field_select_bits modify_field_select; 4780 struct mlx5_ifc_resize_field_select_bits resize_field_select; 4781 u8 reserved_at_0[0x20]; 4782 }; 4783 4784 union mlx5_ifc_field_select_802_1_r_roce_auto_bits { 4785 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp; 4786 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp; 4787 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np; 4788 u8 reserved_at_0[0x20]; 4789 }; 4790 4791 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits { 4792 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout; 4793 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout; 4794 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout; 4795 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout; 4796 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout; 4797 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout; 4798 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout; 4799 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout; 4800 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout; 4801 struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits ib_ext_port_cntrs_grp_data_layout; 4802 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs; 4803 struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs; 4804 u8 reserved_at_0[0x7c0]; 4805 }; 4806 4807 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits { 4808 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout; 4809 u8 reserved_at_0[0x7c0]; 4810 }; 4811 4812 union mlx5_ifc_event_auto_bits { 4813 struct mlx5_ifc_comp_event_bits comp_event; 4814 struct mlx5_ifc_dct_events_bits dct_events; 4815 struct mlx5_ifc_qp_events_bits qp_events; 4816 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event; 4817 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event; 4818 struct mlx5_ifc_cq_error_bits cq_error; 4819 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged; 4820 struct mlx5_ifc_port_state_change_event_bits port_state_change_event; 4821 struct mlx5_ifc_gpio_event_bits gpio_event; 4822 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event; 4823 struct mlx5_ifc_stall_vl_event_bits stall_vl_event; 4824 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event; 4825 u8 reserved_at_0[0xe0]; 4826 }; 4827 4828 struct mlx5_ifc_health_buffer_bits { 4829 u8 reserved_at_0[0x100]; 4830 4831 u8 assert_existptr[0x20]; 4832 4833 u8 assert_callra[0x20]; 4834 4835 u8 reserved_at_140[0x20]; 4836 4837 u8 time[0x20]; 4838 4839 u8 fw_version[0x20]; 4840 4841 u8 hw_id[0x20]; 4842 4843 u8 rfr[0x1]; 4844 u8 reserved_at_1c1[0x3]; 4845 u8 valid[0x1]; 4846 u8 severity[0x3]; 4847 u8 reserved_at_1c8[0x18]; 4848 4849 u8 irisc_index[0x8]; 4850 u8 synd[0x8]; 4851 u8 ext_synd[0x10]; 4852 }; 4853 4854 struct mlx5_ifc_register_loopback_control_bits { 4855 u8 no_lb[0x1]; 4856 u8 reserved_at_1[0x7]; 4857 u8 port[0x8]; 4858 u8 reserved_at_10[0x10]; 4859 4860 u8 reserved_at_20[0x60]; 4861 }; 4862 4863 enum { 4864 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0, 4865 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1, 4866 }; 4867 4868 struct mlx5_ifc_teardown_hca_out_bits { 4869 u8 status[0x8]; 4870 u8 reserved_at_8[0x18]; 4871 4872 u8 syndrome[0x20]; 4873 4874 u8 reserved_at_40[0x3f]; 4875 4876 u8 state[0x1]; 4877 }; 4878 4879 enum { 4880 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0, 4881 MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1, 4882 MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2, 4883 }; 4884 4885 struct mlx5_ifc_teardown_hca_in_bits { 4886 u8 opcode[0x10]; 4887 u8 reserved_at_10[0x10]; 4888 4889 u8 reserved_at_20[0x10]; 4890 u8 op_mod[0x10]; 4891 4892 u8 reserved_at_40[0x10]; 4893 u8 profile[0x10]; 4894 4895 u8 reserved_at_60[0x20]; 4896 }; 4897 4898 struct mlx5_ifc_sqerr2rts_qp_out_bits { 4899 u8 status[0x8]; 4900 u8 reserved_at_8[0x18]; 4901 4902 u8 syndrome[0x20]; 4903 4904 u8 reserved_at_40[0x40]; 4905 }; 4906 4907 struct mlx5_ifc_sqerr2rts_qp_in_bits { 4908 u8 opcode[0x10]; 4909 u8 uid[0x10]; 4910 4911 u8 reserved_at_20[0x10]; 4912 u8 op_mod[0x10]; 4913 4914 u8 reserved_at_40[0x8]; 4915 u8 qpn[0x18]; 4916 4917 u8 reserved_at_60[0x20]; 4918 4919 u8 opt_param_mask[0x20]; 4920 4921 u8 reserved_at_a0[0x20]; 4922 4923 struct mlx5_ifc_qpc_bits qpc; 4924 4925 u8 reserved_at_800[0x80]; 4926 }; 4927 4928 struct mlx5_ifc_sqd2rts_qp_out_bits { 4929 u8 status[0x8]; 4930 u8 reserved_at_8[0x18]; 4931 4932 u8 syndrome[0x20]; 4933 4934 u8 reserved_at_40[0x40]; 4935 }; 4936 4937 struct mlx5_ifc_sqd2rts_qp_in_bits { 4938 u8 opcode[0x10]; 4939 u8 uid[0x10]; 4940 4941 u8 reserved_at_20[0x10]; 4942 u8 op_mod[0x10]; 4943 4944 u8 reserved_at_40[0x8]; 4945 u8 qpn[0x18]; 4946 4947 u8 reserved_at_60[0x20]; 4948 4949 u8 opt_param_mask[0x20]; 4950 4951 u8 reserved_at_a0[0x20]; 4952 4953 struct mlx5_ifc_qpc_bits qpc; 4954 4955 u8 reserved_at_800[0x80]; 4956 }; 4957 4958 struct mlx5_ifc_set_roce_address_out_bits { 4959 u8 status[0x8]; 4960 u8 reserved_at_8[0x18]; 4961 4962 u8 syndrome[0x20]; 4963 4964 u8 reserved_at_40[0x40]; 4965 }; 4966 4967 struct mlx5_ifc_set_roce_address_in_bits { 4968 u8 opcode[0x10]; 4969 u8 reserved_at_10[0x10]; 4970 4971 u8 reserved_at_20[0x10]; 4972 u8 op_mod[0x10]; 4973 4974 u8 roce_address_index[0x10]; 4975 u8 reserved_at_50[0xc]; 4976 u8 vhca_port_num[0x4]; 4977 4978 u8 reserved_at_60[0x20]; 4979 4980 struct mlx5_ifc_roce_addr_layout_bits roce_address; 4981 }; 4982 4983 struct mlx5_ifc_set_mad_demux_out_bits { 4984 u8 status[0x8]; 4985 u8 reserved_at_8[0x18]; 4986 4987 u8 syndrome[0x20]; 4988 4989 u8 reserved_at_40[0x40]; 4990 }; 4991 4992 enum { 4993 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0, 4994 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2, 4995 }; 4996 4997 struct mlx5_ifc_set_mad_demux_in_bits { 4998 u8 opcode[0x10]; 4999 u8 reserved_at_10[0x10]; 5000 5001 u8 reserved_at_20[0x10]; 5002 u8 op_mod[0x10]; 5003 5004 u8 reserved_at_40[0x20]; 5005 5006 u8 reserved_at_60[0x6]; 5007 u8 demux_mode[0x2]; 5008 u8 reserved_at_68[0x18]; 5009 }; 5010 5011 struct mlx5_ifc_set_l2_table_entry_out_bits { 5012 u8 status[0x8]; 5013 u8 reserved_at_8[0x18]; 5014 5015 u8 syndrome[0x20]; 5016 5017 u8 reserved_at_40[0x40]; 5018 }; 5019 5020 struct mlx5_ifc_set_l2_table_entry_in_bits { 5021 u8 opcode[0x10]; 5022 u8 reserved_at_10[0x10]; 5023 5024 u8 reserved_at_20[0x10]; 5025 u8 op_mod[0x10]; 5026 5027 u8 reserved_at_40[0x60]; 5028 5029 u8 reserved_at_a0[0x8]; 5030 u8 table_index[0x18]; 5031 5032 u8 reserved_at_c0[0x20]; 5033 5034 u8 reserved_at_e0[0x10]; 5035 u8 silent_mode_valid[0x1]; 5036 u8 silent_mode[0x1]; 5037 u8 reserved_at_f2[0x1]; 5038 u8 vlan_valid[0x1]; 5039 u8 vlan[0xc]; 5040 5041 struct mlx5_ifc_mac_address_layout_bits mac_address; 5042 5043 u8 reserved_at_140[0xc0]; 5044 }; 5045 5046 struct mlx5_ifc_set_issi_out_bits { 5047 u8 status[0x8]; 5048 u8 reserved_at_8[0x18]; 5049 5050 u8 syndrome[0x20]; 5051 5052 u8 reserved_at_40[0x40]; 5053 }; 5054 5055 struct mlx5_ifc_set_issi_in_bits { 5056 u8 opcode[0x10]; 5057 u8 reserved_at_10[0x10]; 5058 5059 u8 reserved_at_20[0x10]; 5060 u8 op_mod[0x10]; 5061 5062 u8 reserved_at_40[0x10]; 5063 u8 current_issi[0x10]; 5064 5065 u8 reserved_at_60[0x20]; 5066 }; 5067 5068 struct mlx5_ifc_set_hca_cap_out_bits { 5069 u8 status[0x8]; 5070 u8 reserved_at_8[0x18]; 5071 5072 u8 syndrome[0x20]; 5073 5074 u8 reserved_at_40[0x40]; 5075 }; 5076 5077 struct mlx5_ifc_set_hca_cap_in_bits { 5078 u8 opcode[0x10]; 5079 u8 reserved_at_10[0x10]; 5080 5081 u8 reserved_at_20[0x10]; 5082 u8 op_mod[0x10]; 5083 5084 u8 other_function[0x1]; 5085 u8 ec_vf_function[0x1]; 5086 u8 reserved_at_42[0xe]; 5087 u8 function_id[0x10]; 5088 5089 u8 reserved_at_60[0x20]; 5090 5091 union mlx5_ifc_hca_cap_union_bits capability; 5092 }; 5093 5094 enum { 5095 MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0, 5096 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1, 5097 MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2, 5098 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3, 5099 MLX5_SET_FTE_MODIFY_ENABLE_MASK_IPSEC_OBJ_ID = 0x4 5100 }; 5101 5102 struct mlx5_ifc_set_fte_out_bits { 5103 u8 status[0x8]; 5104 u8 reserved_at_8[0x18]; 5105 5106 u8 syndrome[0x20]; 5107 5108 u8 reserved_at_40[0x40]; 5109 }; 5110 5111 struct mlx5_ifc_set_fte_in_bits { 5112 u8 opcode[0x10]; 5113 u8 reserved_at_10[0x10]; 5114 5115 u8 reserved_at_20[0x10]; 5116 u8 op_mod[0x10]; 5117 5118 u8 other_vport[0x1]; 5119 u8 reserved_at_41[0xf]; 5120 u8 vport_number[0x10]; 5121 5122 u8 reserved_at_60[0x20]; 5123 5124 u8 table_type[0x8]; 5125 u8 reserved_at_88[0x18]; 5126 5127 u8 reserved_at_a0[0x8]; 5128 u8 table_id[0x18]; 5129 5130 u8 ignore_flow_level[0x1]; 5131 u8 reserved_at_c1[0x17]; 5132 u8 modify_enable_mask[0x8]; 5133 5134 u8 reserved_at_e0[0x20]; 5135 5136 u8 flow_index[0x20]; 5137 5138 u8 reserved_at_120[0xe0]; 5139 5140 struct mlx5_ifc_flow_context_bits flow_context; 5141 }; 5142 5143 struct mlx5_ifc_dest_format_bits { 5144 u8 destination_type[0x8]; 5145 u8 destination_id[0x18]; 5146 5147 u8 destination_eswitch_owner_vhca_id_valid[0x1]; 5148 u8 packet_reformat[0x1]; 5149 u8 reserved_at_22[0xe]; 5150 u8 destination_eswitch_owner_vhca_id[0x10]; 5151 }; 5152 5153 struct mlx5_ifc_rts2rts_qp_out_bits { 5154 u8 status[0x8]; 5155 u8 reserved_at_8[0x18]; 5156 5157 u8 syndrome[0x20]; 5158 5159 u8 reserved_at_40[0x20]; 5160 u8 ece[0x20]; 5161 }; 5162 5163 struct mlx5_ifc_rts2rts_qp_in_bits { 5164 u8 opcode[0x10]; 5165 u8 uid[0x10]; 5166 5167 u8 reserved_at_20[0x10]; 5168 u8 op_mod[0x10]; 5169 5170 u8 reserved_at_40[0x8]; 5171 u8 qpn[0x18]; 5172 5173 u8 reserved_at_60[0x20]; 5174 5175 u8 opt_param_mask[0x20]; 5176 5177 u8 ece[0x20]; 5178 5179 struct mlx5_ifc_qpc_bits qpc; 5180 5181 u8 reserved_at_800[0x80]; 5182 }; 5183 5184 struct mlx5_ifc_rtr2rts_qp_out_bits { 5185 u8 status[0x8]; 5186 u8 reserved_at_8[0x18]; 5187 5188 u8 syndrome[0x20]; 5189 5190 u8 reserved_at_40[0x20]; 5191 u8 ece[0x20]; 5192 }; 5193 5194 struct mlx5_ifc_rtr2rts_qp_in_bits { 5195 u8 opcode[0x10]; 5196 u8 uid[0x10]; 5197 5198 u8 reserved_at_20[0x10]; 5199 u8 op_mod[0x10]; 5200 5201 u8 reserved_at_40[0x8]; 5202 u8 qpn[0x18]; 5203 5204 u8 reserved_at_60[0x20]; 5205 5206 u8 opt_param_mask[0x20]; 5207 5208 u8 ece[0x20]; 5209 5210 struct mlx5_ifc_qpc_bits qpc; 5211 5212 u8 reserved_at_800[0x80]; 5213 }; 5214 5215 struct mlx5_ifc_rst2init_qp_out_bits { 5216 u8 status[0x8]; 5217 u8 reserved_at_8[0x18]; 5218 5219 u8 syndrome[0x20]; 5220 5221 u8 reserved_at_40[0x20]; 5222 u8 ece[0x20]; 5223 }; 5224 5225 struct mlx5_ifc_rst2init_qp_in_bits { 5226 u8 opcode[0x10]; 5227 u8 uid[0x10]; 5228 5229 u8 reserved_at_20[0x10]; 5230 u8 op_mod[0x10]; 5231 5232 u8 reserved_at_40[0x8]; 5233 u8 qpn[0x18]; 5234 5235 u8 reserved_at_60[0x20]; 5236 5237 u8 opt_param_mask[0x20]; 5238 5239 u8 ece[0x20]; 5240 5241 struct mlx5_ifc_qpc_bits qpc; 5242 5243 u8 reserved_at_800[0x80]; 5244 }; 5245 5246 struct mlx5_ifc_query_xrq_out_bits { 5247 u8 status[0x8]; 5248 u8 reserved_at_8[0x18]; 5249 5250 u8 syndrome[0x20]; 5251 5252 u8 reserved_at_40[0x40]; 5253 5254 struct mlx5_ifc_xrqc_bits xrq_context; 5255 }; 5256 5257 struct mlx5_ifc_query_xrq_in_bits { 5258 u8 opcode[0x10]; 5259 u8 reserved_at_10[0x10]; 5260 5261 u8 reserved_at_20[0x10]; 5262 u8 op_mod[0x10]; 5263 5264 u8 reserved_at_40[0x8]; 5265 u8 xrqn[0x18]; 5266 5267 u8 reserved_at_60[0x20]; 5268 }; 5269 5270 struct mlx5_ifc_query_xrc_srq_out_bits { 5271 u8 status[0x8]; 5272 u8 reserved_at_8[0x18]; 5273 5274 u8 syndrome[0x20]; 5275 5276 u8 reserved_at_40[0x40]; 5277 5278 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry; 5279 5280 u8 reserved_at_280[0x600]; 5281 5282 u8 pas[][0x40]; 5283 }; 5284 5285 struct mlx5_ifc_query_xrc_srq_in_bits { 5286 u8 opcode[0x10]; 5287 u8 reserved_at_10[0x10]; 5288 5289 u8 reserved_at_20[0x10]; 5290 u8 op_mod[0x10]; 5291 5292 u8 reserved_at_40[0x8]; 5293 u8 xrc_srqn[0x18]; 5294 5295 u8 reserved_at_60[0x20]; 5296 }; 5297 5298 enum { 5299 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0, 5300 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1, 5301 }; 5302 5303 struct mlx5_ifc_query_vport_state_out_bits { 5304 u8 status[0x8]; 5305 u8 reserved_at_8[0x18]; 5306 5307 u8 syndrome[0x20]; 5308 5309 u8 reserved_at_40[0x20]; 5310 5311 u8 reserved_at_60[0x18]; 5312 u8 admin_state[0x4]; 5313 u8 state[0x4]; 5314 }; 5315 5316 struct mlx5_ifc_array1024_auto_bits { 5317 u8 array1024_auto[32][0x20]; 5318 }; 5319 5320 struct mlx5_ifc_query_vuid_in_bits { 5321 u8 opcode[0x10]; 5322 u8 uid[0x10]; 5323 5324 u8 reserved_at_20[0x40]; 5325 5326 u8 query_vfs_vuid[0x1]; 5327 u8 data_direct[0x1]; 5328 u8 reserved_at_62[0xe]; 5329 u8 vhca_id[0x10]; 5330 }; 5331 5332 struct mlx5_ifc_query_vuid_out_bits { 5333 u8 status[0x8]; 5334 u8 reserved_at_8[0x18]; 5335 5336 u8 syndrome[0x20]; 5337 5338 u8 reserved_at_40[0x1a0]; 5339 5340 u8 reserved_at_1e0[0x10]; 5341 u8 num_of_entries[0x10]; 5342 5343 struct mlx5_ifc_array1024_auto_bits vuid[]; 5344 }; 5345 5346 enum { 5347 MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT = 0x0, 5348 MLX5_VPORT_STATE_OP_MOD_ESW_VPORT = 0x1, 5349 MLX5_VPORT_STATE_OP_MOD_UPLINK = 0x2, 5350 }; 5351 5352 struct mlx5_ifc_arm_monitor_counter_in_bits { 5353 u8 opcode[0x10]; 5354 u8 uid[0x10]; 5355 5356 u8 reserved_at_20[0x10]; 5357 u8 op_mod[0x10]; 5358 5359 u8 reserved_at_40[0x20]; 5360 5361 u8 reserved_at_60[0x20]; 5362 }; 5363 5364 struct mlx5_ifc_arm_monitor_counter_out_bits { 5365 u8 status[0x8]; 5366 u8 reserved_at_8[0x18]; 5367 5368 u8 syndrome[0x20]; 5369 5370 u8 reserved_at_40[0x40]; 5371 }; 5372 5373 enum { 5374 MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT = 0x0, 5375 MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1, 5376 }; 5377 5378 enum mlx5_monitor_counter_ppcnt { 5379 MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS = 0x0, 5380 MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD = 0x1, 5381 MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS = 0x2, 5382 MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3, 5383 MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS = 0x4, 5384 MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS = 0x5, 5385 }; 5386 5387 enum { 5388 MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER = 0x4, 5389 }; 5390 5391 struct mlx5_ifc_monitor_counter_output_bits { 5392 u8 reserved_at_0[0x4]; 5393 u8 type[0x4]; 5394 u8 reserved_at_8[0x8]; 5395 u8 counter[0x10]; 5396 5397 u8 counter_group_id[0x20]; 5398 }; 5399 5400 #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6) 5401 #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1 (1) 5402 #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\ 5403 MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1) 5404 5405 struct mlx5_ifc_set_monitor_counter_in_bits { 5406 u8 opcode[0x10]; 5407 u8 uid[0x10]; 5408 5409 u8 reserved_at_20[0x10]; 5410 u8 op_mod[0x10]; 5411 5412 u8 reserved_at_40[0x10]; 5413 u8 num_of_counters[0x10]; 5414 5415 u8 reserved_at_60[0x20]; 5416 5417 struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER]; 5418 }; 5419 5420 struct mlx5_ifc_set_monitor_counter_out_bits { 5421 u8 status[0x8]; 5422 u8 reserved_at_8[0x18]; 5423 5424 u8 syndrome[0x20]; 5425 5426 u8 reserved_at_40[0x40]; 5427 }; 5428 5429 struct mlx5_ifc_query_vport_state_in_bits { 5430 u8 opcode[0x10]; 5431 u8 reserved_at_10[0x10]; 5432 5433 u8 reserved_at_20[0x10]; 5434 u8 op_mod[0x10]; 5435 5436 u8 other_vport[0x1]; 5437 u8 reserved_at_41[0xf]; 5438 u8 vport_number[0x10]; 5439 5440 u8 reserved_at_60[0x20]; 5441 }; 5442 5443 struct mlx5_ifc_query_vnic_env_out_bits { 5444 u8 status[0x8]; 5445 u8 reserved_at_8[0x18]; 5446 5447 u8 syndrome[0x20]; 5448 5449 u8 reserved_at_40[0x40]; 5450 5451 struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env; 5452 }; 5453 5454 enum { 5455 MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS = 0x0, 5456 }; 5457 5458 struct mlx5_ifc_query_vnic_env_in_bits { 5459 u8 opcode[0x10]; 5460 u8 reserved_at_10[0x10]; 5461 5462 u8 reserved_at_20[0x10]; 5463 u8 op_mod[0x10]; 5464 5465 u8 other_vport[0x1]; 5466 u8 reserved_at_41[0xf]; 5467 u8 vport_number[0x10]; 5468 5469 u8 reserved_at_60[0x20]; 5470 }; 5471 5472 struct mlx5_ifc_query_vport_counter_out_bits { 5473 u8 status[0x8]; 5474 u8 reserved_at_8[0x18]; 5475 5476 u8 syndrome[0x20]; 5477 5478 u8 reserved_at_40[0x40]; 5479 5480 struct mlx5_ifc_traffic_counter_bits received_errors; 5481 5482 struct mlx5_ifc_traffic_counter_bits transmit_errors; 5483 5484 struct mlx5_ifc_traffic_counter_bits received_ib_unicast; 5485 5486 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast; 5487 5488 struct mlx5_ifc_traffic_counter_bits received_ib_multicast; 5489 5490 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast; 5491 5492 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast; 5493 5494 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast; 5495 5496 struct mlx5_ifc_traffic_counter_bits received_eth_unicast; 5497 5498 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast; 5499 5500 struct mlx5_ifc_traffic_counter_bits received_eth_multicast; 5501 5502 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast; 5503 5504 struct mlx5_ifc_traffic_counter_bits local_loopback; 5505 5506 u8 reserved_at_700[0x980]; 5507 }; 5508 5509 enum { 5510 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0, 5511 }; 5512 5513 struct mlx5_ifc_query_vport_counter_in_bits { 5514 u8 opcode[0x10]; 5515 u8 reserved_at_10[0x10]; 5516 5517 u8 reserved_at_20[0x10]; 5518 u8 op_mod[0x10]; 5519 5520 u8 other_vport[0x1]; 5521 u8 reserved_at_41[0xb]; 5522 u8 port_num[0x4]; 5523 u8 vport_number[0x10]; 5524 5525 u8 reserved_at_60[0x60]; 5526 5527 u8 clear[0x1]; 5528 u8 reserved_at_c1[0x1f]; 5529 5530 u8 reserved_at_e0[0x20]; 5531 }; 5532 5533 struct mlx5_ifc_query_tis_out_bits { 5534 u8 status[0x8]; 5535 u8 reserved_at_8[0x18]; 5536 5537 u8 syndrome[0x20]; 5538 5539 u8 reserved_at_40[0x40]; 5540 5541 struct mlx5_ifc_tisc_bits tis_context; 5542 }; 5543 5544 struct mlx5_ifc_query_tis_in_bits { 5545 u8 opcode[0x10]; 5546 u8 reserved_at_10[0x10]; 5547 5548 u8 reserved_at_20[0x10]; 5549 u8 op_mod[0x10]; 5550 5551 u8 reserved_at_40[0x8]; 5552 u8 tisn[0x18]; 5553 5554 u8 reserved_at_60[0x20]; 5555 }; 5556 5557 struct mlx5_ifc_query_tir_out_bits { 5558 u8 status[0x8]; 5559 u8 reserved_at_8[0x18]; 5560 5561 u8 syndrome[0x20]; 5562 5563 u8 reserved_at_40[0xc0]; 5564 5565 struct mlx5_ifc_tirc_bits tir_context; 5566 }; 5567 5568 struct mlx5_ifc_query_tir_in_bits { 5569 u8 opcode[0x10]; 5570 u8 reserved_at_10[0x10]; 5571 5572 u8 reserved_at_20[0x10]; 5573 u8 op_mod[0x10]; 5574 5575 u8 reserved_at_40[0x8]; 5576 u8 tirn[0x18]; 5577 5578 u8 reserved_at_60[0x20]; 5579 }; 5580 5581 struct mlx5_ifc_query_srq_out_bits { 5582 u8 status[0x8]; 5583 u8 reserved_at_8[0x18]; 5584 5585 u8 syndrome[0x20]; 5586 5587 u8 reserved_at_40[0x40]; 5588 5589 struct mlx5_ifc_srqc_bits srq_context_entry; 5590 5591 u8 reserved_at_280[0x600]; 5592 5593 u8 pas[][0x40]; 5594 }; 5595 5596 struct mlx5_ifc_query_srq_in_bits { 5597 u8 opcode[0x10]; 5598 u8 reserved_at_10[0x10]; 5599 5600 u8 reserved_at_20[0x10]; 5601 u8 op_mod[0x10]; 5602 5603 u8 reserved_at_40[0x8]; 5604 u8 srqn[0x18]; 5605 5606 u8 reserved_at_60[0x20]; 5607 }; 5608 5609 struct mlx5_ifc_query_sq_out_bits { 5610 u8 status[0x8]; 5611 u8 reserved_at_8[0x18]; 5612 5613 u8 syndrome[0x20]; 5614 5615 u8 reserved_at_40[0xc0]; 5616 5617 struct mlx5_ifc_sqc_bits sq_context; 5618 }; 5619 5620 struct mlx5_ifc_query_sq_in_bits { 5621 u8 opcode[0x10]; 5622 u8 reserved_at_10[0x10]; 5623 5624 u8 reserved_at_20[0x10]; 5625 u8 op_mod[0x10]; 5626 5627 u8 reserved_at_40[0x8]; 5628 u8 sqn[0x18]; 5629 5630 u8 reserved_at_60[0x20]; 5631 }; 5632 5633 struct mlx5_ifc_query_special_contexts_out_bits { 5634 u8 status[0x8]; 5635 u8 reserved_at_8[0x18]; 5636 5637 u8 syndrome[0x20]; 5638 5639 u8 dump_fill_mkey[0x20]; 5640 5641 u8 resd_lkey[0x20]; 5642 5643 u8 null_mkey[0x20]; 5644 5645 u8 terminate_scatter_list_mkey[0x20]; 5646 5647 u8 repeated_mkey[0x20]; 5648 5649 u8 reserved_at_a0[0x20]; 5650 }; 5651 5652 struct mlx5_ifc_query_special_contexts_in_bits { 5653 u8 opcode[0x10]; 5654 u8 reserved_at_10[0x10]; 5655 5656 u8 reserved_at_20[0x10]; 5657 u8 op_mod[0x10]; 5658 5659 u8 reserved_at_40[0x40]; 5660 }; 5661 5662 struct mlx5_ifc_query_scheduling_element_out_bits { 5663 u8 opcode[0x10]; 5664 u8 reserved_at_10[0x10]; 5665 5666 u8 reserved_at_20[0x10]; 5667 u8 op_mod[0x10]; 5668 5669 u8 reserved_at_40[0xc0]; 5670 5671 struct mlx5_ifc_scheduling_context_bits scheduling_context; 5672 5673 u8 reserved_at_300[0x100]; 5674 }; 5675 5676 enum { 5677 SCHEDULING_HIERARCHY_E_SWITCH = 0x2, 5678 SCHEDULING_HIERARCHY_NIC = 0x3, 5679 }; 5680 5681 struct mlx5_ifc_query_scheduling_element_in_bits { 5682 u8 opcode[0x10]; 5683 u8 reserved_at_10[0x10]; 5684 5685 u8 reserved_at_20[0x10]; 5686 u8 op_mod[0x10]; 5687 5688 u8 scheduling_hierarchy[0x8]; 5689 u8 reserved_at_48[0x18]; 5690 5691 u8 scheduling_element_id[0x20]; 5692 5693 u8 reserved_at_80[0x180]; 5694 }; 5695 5696 struct mlx5_ifc_query_rqt_out_bits { 5697 u8 status[0x8]; 5698 u8 reserved_at_8[0x18]; 5699 5700 u8 syndrome[0x20]; 5701 5702 u8 reserved_at_40[0xc0]; 5703 5704 struct mlx5_ifc_rqtc_bits rqt_context; 5705 }; 5706 5707 struct mlx5_ifc_query_rqt_in_bits { 5708 u8 opcode[0x10]; 5709 u8 reserved_at_10[0x10]; 5710 5711 u8 reserved_at_20[0x10]; 5712 u8 op_mod[0x10]; 5713 5714 u8 reserved_at_40[0x8]; 5715 u8 rqtn[0x18]; 5716 5717 u8 reserved_at_60[0x20]; 5718 }; 5719 5720 struct mlx5_ifc_query_rq_out_bits { 5721 u8 status[0x8]; 5722 u8 reserved_at_8[0x18]; 5723 5724 u8 syndrome[0x20]; 5725 5726 u8 reserved_at_40[0xc0]; 5727 5728 struct mlx5_ifc_rqc_bits rq_context; 5729 }; 5730 5731 struct mlx5_ifc_query_rq_in_bits { 5732 u8 opcode[0x10]; 5733 u8 reserved_at_10[0x10]; 5734 5735 u8 reserved_at_20[0x10]; 5736 u8 op_mod[0x10]; 5737 5738 u8 reserved_at_40[0x8]; 5739 u8 rqn[0x18]; 5740 5741 u8 reserved_at_60[0x20]; 5742 }; 5743 5744 struct mlx5_ifc_query_roce_address_out_bits { 5745 u8 status[0x8]; 5746 u8 reserved_at_8[0x18]; 5747 5748 u8 syndrome[0x20]; 5749 5750 u8 reserved_at_40[0x40]; 5751 5752 struct mlx5_ifc_roce_addr_layout_bits roce_address; 5753 }; 5754 5755 struct mlx5_ifc_query_roce_address_in_bits { 5756 u8 opcode[0x10]; 5757 u8 reserved_at_10[0x10]; 5758 5759 u8 reserved_at_20[0x10]; 5760 u8 op_mod[0x10]; 5761 5762 u8 roce_address_index[0x10]; 5763 u8 reserved_at_50[0xc]; 5764 u8 vhca_port_num[0x4]; 5765 5766 u8 reserved_at_60[0x20]; 5767 }; 5768 5769 struct mlx5_ifc_query_rmp_out_bits { 5770 u8 status[0x8]; 5771 u8 reserved_at_8[0x18]; 5772 5773 u8 syndrome[0x20]; 5774 5775 u8 reserved_at_40[0xc0]; 5776 5777 struct mlx5_ifc_rmpc_bits rmp_context; 5778 }; 5779 5780 struct mlx5_ifc_query_rmp_in_bits { 5781 u8 opcode[0x10]; 5782 u8 reserved_at_10[0x10]; 5783 5784 u8 reserved_at_20[0x10]; 5785 u8 op_mod[0x10]; 5786 5787 u8 reserved_at_40[0x8]; 5788 u8 rmpn[0x18]; 5789 5790 u8 reserved_at_60[0x20]; 5791 }; 5792 5793 struct mlx5_ifc_cqe_error_syndrome_bits { 5794 u8 hw_error_syndrome[0x8]; 5795 u8 hw_syndrome_type[0x4]; 5796 u8 reserved_at_c[0x4]; 5797 u8 vendor_error_syndrome[0x8]; 5798 u8 syndrome[0x8]; 5799 }; 5800 5801 struct mlx5_ifc_qp_context_extension_bits { 5802 u8 reserved_at_0[0x60]; 5803 5804 struct mlx5_ifc_cqe_error_syndrome_bits error_syndrome; 5805 5806 u8 reserved_at_80[0x580]; 5807 }; 5808 5809 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits { 5810 struct mlx5_ifc_qp_context_extension_bits qpc_data_extension; 5811 5812 u8 pas[0][0x40]; 5813 }; 5814 5815 struct mlx5_ifc_qp_pas_list_in_bits { 5816 struct mlx5_ifc_cmd_pas_bits pas[0]; 5817 }; 5818 5819 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits { 5820 struct mlx5_ifc_qp_pas_list_in_bits qp_pas_list; 5821 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits qpc_ext_and_pas_list; 5822 }; 5823 5824 struct mlx5_ifc_query_qp_out_bits { 5825 u8 status[0x8]; 5826 u8 reserved_at_8[0x18]; 5827 5828 u8 syndrome[0x20]; 5829 5830 u8 reserved_at_40[0x40]; 5831 5832 u8 opt_param_mask[0x20]; 5833 5834 u8 ece[0x20]; 5835 5836 struct mlx5_ifc_qpc_bits qpc; 5837 5838 u8 reserved_at_800[0x80]; 5839 5840 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits qp_pas_or_qpc_ext_and_pas; 5841 }; 5842 5843 struct mlx5_ifc_query_qp_in_bits { 5844 u8 opcode[0x10]; 5845 u8 reserved_at_10[0x10]; 5846 5847 u8 reserved_at_20[0x10]; 5848 u8 op_mod[0x10]; 5849 5850 u8 qpc_ext[0x1]; 5851 u8 reserved_at_41[0x7]; 5852 u8 qpn[0x18]; 5853 5854 u8 reserved_at_60[0x20]; 5855 }; 5856 5857 struct mlx5_ifc_query_q_counter_out_bits { 5858 u8 status[0x8]; 5859 u8 reserved_at_8[0x18]; 5860 5861 u8 syndrome[0x20]; 5862 5863 u8 reserved_at_40[0x40]; 5864 5865 u8 rx_write_requests[0x20]; 5866 5867 u8 reserved_at_a0[0x20]; 5868 5869 u8 rx_read_requests[0x20]; 5870 5871 u8 reserved_at_e0[0x20]; 5872 5873 u8 rx_atomic_requests[0x20]; 5874 5875 u8 reserved_at_120[0x20]; 5876 5877 u8 rx_dct_connect[0x20]; 5878 5879 u8 reserved_at_160[0x20]; 5880 5881 u8 out_of_buffer[0x20]; 5882 5883 u8 reserved_at_1a0[0x20]; 5884 5885 u8 out_of_sequence[0x20]; 5886 5887 u8 reserved_at_1e0[0x20]; 5888 5889 u8 duplicate_request[0x20]; 5890 5891 u8 reserved_at_220[0x20]; 5892 5893 u8 rnr_nak_retry_err[0x20]; 5894 5895 u8 reserved_at_260[0x20]; 5896 5897 u8 packet_seq_err[0x20]; 5898 5899 u8 reserved_at_2a0[0x20]; 5900 5901 u8 implied_nak_seq_err[0x20]; 5902 5903 u8 reserved_at_2e0[0x20]; 5904 5905 u8 local_ack_timeout_err[0x20]; 5906 5907 u8 reserved_at_320[0x60]; 5908 5909 u8 req_rnr_retries_exceeded[0x20]; 5910 5911 u8 reserved_at_3a0[0x20]; 5912 5913 u8 resp_local_length_error[0x20]; 5914 5915 u8 req_local_length_error[0x20]; 5916 5917 u8 resp_local_qp_error[0x20]; 5918 5919 u8 local_operation_error[0x20]; 5920 5921 u8 resp_local_protection[0x20]; 5922 5923 u8 req_local_protection[0x20]; 5924 5925 u8 resp_cqe_error[0x20]; 5926 5927 u8 req_cqe_error[0x20]; 5928 5929 u8 req_mw_binding[0x20]; 5930 5931 u8 req_bad_response[0x20]; 5932 5933 u8 req_remote_invalid_request[0x20]; 5934 5935 u8 resp_remote_invalid_request[0x20]; 5936 5937 u8 req_remote_access_errors[0x20]; 5938 5939 u8 resp_remote_access_errors[0x20]; 5940 5941 u8 req_remote_operation_errors[0x20]; 5942 5943 u8 req_transport_retries_exceeded[0x20]; 5944 5945 u8 cq_overflow[0x20]; 5946 5947 u8 resp_cqe_flush_error[0x20]; 5948 5949 u8 req_cqe_flush_error[0x20]; 5950 5951 u8 reserved_at_620[0x20]; 5952 5953 u8 roce_adp_retrans[0x20]; 5954 5955 u8 roce_adp_retrans_to[0x20]; 5956 5957 u8 roce_slow_restart[0x20]; 5958 5959 u8 roce_slow_restart_cnps[0x20]; 5960 5961 u8 roce_slow_restart_trans[0x20]; 5962 5963 u8 reserved_at_6e0[0x120]; 5964 }; 5965 5966 struct mlx5_ifc_query_q_counter_in_bits { 5967 u8 opcode[0x10]; 5968 u8 reserved_at_10[0x10]; 5969 5970 u8 reserved_at_20[0x10]; 5971 u8 op_mod[0x10]; 5972 5973 u8 other_vport[0x1]; 5974 u8 reserved_at_41[0xf]; 5975 u8 vport_number[0x10]; 5976 5977 u8 reserved_at_60[0x60]; 5978 5979 u8 clear[0x1]; 5980 u8 aggregate[0x1]; 5981 u8 reserved_at_c2[0x1e]; 5982 5983 u8 reserved_at_e0[0x18]; 5984 u8 counter_set_id[0x8]; 5985 }; 5986 5987 struct mlx5_ifc_query_pages_out_bits { 5988 u8 status[0x8]; 5989 u8 reserved_at_8[0x18]; 5990 5991 u8 syndrome[0x20]; 5992 5993 u8 embedded_cpu_function[0x1]; 5994 u8 reserved_at_41[0xf]; 5995 u8 function_id[0x10]; 5996 5997 u8 num_pages[0x20]; 5998 }; 5999 6000 enum { 6001 MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1, 6002 MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2, 6003 MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3, 6004 }; 6005 6006 struct mlx5_ifc_query_pages_in_bits { 6007 u8 opcode[0x10]; 6008 u8 reserved_at_10[0x10]; 6009 6010 u8 reserved_at_20[0x10]; 6011 u8 op_mod[0x10]; 6012 6013 u8 embedded_cpu_function[0x1]; 6014 u8 reserved_at_41[0xf]; 6015 u8 function_id[0x10]; 6016 6017 u8 reserved_at_60[0x20]; 6018 }; 6019 6020 struct mlx5_ifc_query_nic_vport_context_out_bits { 6021 u8 status[0x8]; 6022 u8 reserved_at_8[0x18]; 6023 6024 u8 syndrome[0x20]; 6025 6026 u8 reserved_at_40[0x40]; 6027 6028 struct mlx5_ifc_nic_vport_context_bits nic_vport_context; 6029 }; 6030 6031 struct mlx5_ifc_query_nic_vport_context_in_bits { 6032 u8 opcode[0x10]; 6033 u8 reserved_at_10[0x10]; 6034 6035 u8 reserved_at_20[0x10]; 6036 u8 op_mod[0x10]; 6037 6038 u8 other_vport[0x1]; 6039 u8 reserved_at_41[0xf]; 6040 u8 vport_number[0x10]; 6041 6042 u8 reserved_at_60[0x5]; 6043 u8 allowed_list_type[0x3]; 6044 u8 reserved_at_68[0x18]; 6045 }; 6046 6047 struct mlx5_ifc_query_mkey_out_bits { 6048 u8 status[0x8]; 6049 u8 reserved_at_8[0x18]; 6050 6051 u8 syndrome[0x20]; 6052 6053 u8 reserved_at_40[0x40]; 6054 6055 struct mlx5_ifc_mkc_bits memory_key_mkey_entry; 6056 6057 u8 reserved_at_280[0x600]; 6058 6059 u8 bsf0_klm0_pas_mtt0_1[16][0x8]; 6060 6061 u8 bsf1_klm1_pas_mtt2_3[16][0x8]; 6062 }; 6063 6064 struct mlx5_ifc_query_mkey_in_bits { 6065 u8 opcode[0x10]; 6066 u8 reserved_at_10[0x10]; 6067 6068 u8 reserved_at_20[0x10]; 6069 u8 op_mod[0x10]; 6070 6071 u8 reserved_at_40[0x8]; 6072 u8 mkey_index[0x18]; 6073 6074 u8 pg_access[0x1]; 6075 u8 reserved_at_61[0x1f]; 6076 }; 6077 6078 struct mlx5_ifc_query_mad_demux_out_bits { 6079 u8 status[0x8]; 6080 u8 reserved_at_8[0x18]; 6081 6082 u8 syndrome[0x20]; 6083 6084 u8 reserved_at_40[0x40]; 6085 6086 u8 mad_dumux_parameters_block[0x20]; 6087 }; 6088 6089 struct mlx5_ifc_query_mad_demux_in_bits { 6090 u8 opcode[0x10]; 6091 u8 reserved_at_10[0x10]; 6092 6093 u8 reserved_at_20[0x10]; 6094 u8 op_mod[0x10]; 6095 6096 u8 reserved_at_40[0x40]; 6097 }; 6098 6099 struct mlx5_ifc_query_l2_table_entry_out_bits { 6100 u8 status[0x8]; 6101 u8 reserved_at_8[0x18]; 6102 6103 u8 syndrome[0x20]; 6104 6105 u8 reserved_at_40[0xa0]; 6106 6107 u8 reserved_at_e0[0x13]; 6108 u8 vlan_valid[0x1]; 6109 u8 vlan[0xc]; 6110 6111 struct mlx5_ifc_mac_address_layout_bits mac_address; 6112 6113 u8 reserved_at_140[0xc0]; 6114 }; 6115 6116 struct mlx5_ifc_query_l2_table_entry_in_bits { 6117 u8 opcode[0x10]; 6118 u8 reserved_at_10[0x10]; 6119 6120 u8 reserved_at_20[0x10]; 6121 u8 op_mod[0x10]; 6122 6123 u8 reserved_at_40[0x60]; 6124 6125 u8 reserved_at_a0[0x8]; 6126 u8 table_index[0x18]; 6127 6128 u8 reserved_at_c0[0x140]; 6129 }; 6130 6131 struct mlx5_ifc_query_issi_out_bits { 6132 u8 status[0x8]; 6133 u8 reserved_at_8[0x18]; 6134 6135 u8 syndrome[0x20]; 6136 6137 u8 reserved_at_40[0x10]; 6138 u8 current_issi[0x10]; 6139 6140 u8 reserved_at_60[0xa0]; 6141 6142 u8 reserved_at_100[76][0x8]; 6143 u8 supported_issi_dw0[0x20]; 6144 }; 6145 6146 struct mlx5_ifc_query_issi_in_bits { 6147 u8 opcode[0x10]; 6148 u8 reserved_at_10[0x10]; 6149 6150 u8 reserved_at_20[0x10]; 6151 u8 op_mod[0x10]; 6152 6153 u8 reserved_at_40[0x40]; 6154 }; 6155 6156 struct mlx5_ifc_set_driver_version_out_bits { 6157 u8 status[0x8]; 6158 u8 reserved_0[0x18]; 6159 6160 u8 syndrome[0x20]; 6161 u8 reserved_1[0x40]; 6162 }; 6163 6164 struct mlx5_ifc_set_driver_version_in_bits { 6165 u8 opcode[0x10]; 6166 u8 reserved_0[0x10]; 6167 6168 u8 reserved_1[0x10]; 6169 u8 op_mod[0x10]; 6170 6171 u8 reserved_2[0x40]; 6172 u8 driver_version[64][0x8]; 6173 }; 6174 6175 struct mlx5_ifc_query_hca_vport_pkey_out_bits { 6176 u8 status[0x8]; 6177 u8 reserved_at_8[0x18]; 6178 6179 u8 syndrome[0x20]; 6180 6181 u8 reserved_at_40[0x40]; 6182 6183 struct mlx5_ifc_pkey_bits pkey[]; 6184 }; 6185 6186 struct mlx5_ifc_query_hca_vport_pkey_in_bits { 6187 u8 opcode[0x10]; 6188 u8 reserved_at_10[0x10]; 6189 6190 u8 reserved_at_20[0x10]; 6191 u8 op_mod[0x10]; 6192 6193 u8 other_vport[0x1]; 6194 u8 reserved_at_41[0xb]; 6195 u8 port_num[0x4]; 6196 u8 vport_number[0x10]; 6197 6198 u8 reserved_at_60[0x10]; 6199 u8 pkey_index[0x10]; 6200 }; 6201 6202 enum { 6203 MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0, 6204 MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1, 6205 MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2, 6206 }; 6207 6208 struct mlx5_ifc_query_hca_vport_gid_out_bits { 6209 u8 status[0x8]; 6210 u8 reserved_at_8[0x18]; 6211 6212 u8 syndrome[0x20]; 6213 6214 u8 reserved_at_40[0x20]; 6215 6216 u8 gids_num[0x10]; 6217 u8 reserved_at_70[0x10]; 6218 6219 struct mlx5_ifc_array128_auto_bits gid[]; 6220 }; 6221 6222 struct mlx5_ifc_query_hca_vport_gid_in_bits { 6223 u8 opcode[0x10]; 6224 u8 reserved_at_10[0x10]; 6225 6226 u8 reserved_at_20[0x10]; 6227 u8 op_mod[0x10]; 6228 6229 u8 other_vport[0x1]; 6230 u8 reserved_at_41[0xb]; 6231 u8 port_num[0x4]; 6232 u8 vport_number[0x10]; 6233 6234 u8 reserved_at_60[0x10]; 6235 u8 gid_index[0x10]; 6236 }; 6237 6238 struct mlx5_ifc_query_hca_vport_context_out_bits { 6239 u8 status[0x8]; 6240 u8 reserved_at_8[0x18]; 6241 6242 u8 syndrome[0x20]; 6243 6244 u8 reserved_at_40[0x40]; 6245 6246 struct mlx5_ifc_hca_vport_context_bits hca_vport_context; 6247 }; 6248 6249 struct mlx5_ifc_query_hca_vport_context_in_bits { 6250 u8 opcode[0x10]; 6251 u8 reserved_at_10[0x10]; 6252 6253 u8 reserved_at_20[0x10]; 6254 u8 op_mod[0x10]; 6255 6256 u8 other_vport[0x1]; 6257 u8 reserved_at_41[0xb]; 6258 u8 port_num[0x4]; 6259 u8 vport_number[0x10]; 6260 6261 u8 reserved_at_60[0x20]; 6262 }; 6263 6264 struct mlx5_ifc_query_hca_cap_out_bits { 6265 u8 status[0x8]; 6266 u8 reserved_at_8[0x18]; 6267 6268 u8 syndrome[0x20]; 6269 6270 u8 reserved_at_40[0x40]; 6271 6272 union mlx5_ifc_hca_cap_union_bits capability; 6273 }; 6274 6275 struct mlx5_ifc_query_hca_cap_in_bits { 6276 u8 opcode[0x10]; 6277 u8 reserved_at_10[0x10]; 6278 6279 u8 reserved_at_20[0x10]; 6280 u8 op_mod[0x10]; 6281 6282 u8 other_function[0x1]; 6283 u8 ec_vf_function[0x1]; 6284 u8 reserved_at_42[0xe]; 6285 u8 function_id[0x10]; 6286 6287 u8 reserved_at_60[0x20]; 6288 }; 6289 6290 struct mlx5_ifc_other_hca_cap_bits { 6291 u8 roce[0x1]; 6292 u8 reserved_at_1[0x27f]; 6293 }; 6294 6295 struct mlx5_ifc_query_other_hca_cap_out_bits { 6296 u8 status[0x8]; 6297 u8 reserved_at_8[0x18]; 6298 6299 u8 syndrome[0x20]; 6300 6301 u8 reserved_at_40[0x40]; 6302 6303 struct mlx5_ifc_other_hca_cap_bits other_capability; 6304 }; 6305 6306 struct mlx5_ifc_query_other_hca_cap_in_bits { 6307 u8 opcode[0x10]; 6308 u8 reserved_at_10[0x10]; 6309 6310 u8 reserved_at_20[0x10]; 6311 u8 op_mod[0x10]; 6312 6313 u8 reserved_at_40[0x10]; 6314 u8 function_id[0x10]; 6315 6316 u8 reserved_at_60[0x20]; 6317 }; 6318 6319 struct mlx5_ifc_modify_other_hca_cap_out_bits { 6320 u8 status[0x8]; 6321 u8 reserved_at_8[0x18]; 6322 6323 u8 syndrome[0x20]; 6324 6325 u8 reserved_at_40[0x40]; 6326 }; 6327 6328 struct mlx5_ifc_modify_other_hca_cap_in_bits { 6329 u8 opcode[0x10]; 6330 u8 reserved_at_10[0x10]; 6331 6332 u8 reserved_at_20[0x10]; 6333 u8 op_mod[0x10]; 6334 6335 u8 reserved_at_40[0x10]; 6336 u8 function_id[0x10]; 6337 u8 field_select[0x20]; 6338 6339 struct mlx5_ifc_other_hca_cap_bits other_capability; 6340 }; 6341 6342 struct mlx5_ifc_sw_owner_icm_root_params_bits { 6343 u8 sw_owner_icm_root_1[0x40]; 6344 6345 u8 sw_owner_icm_root_0[0x40]; 6346 }; 6347 6348 struct mlx5_ifc_rtc_params_bits { 6349 u8 rtc_id_0[0x20]; 6350 6351 u8 rtc_id_1[0x20]; 6352 6353 u8 reserved_at_40[0x40]; 6354 }; 6355 6356 struct mlx5_ifc_flow_table_context_bits { 6357 u8 reformat_en[0x1]; 6358 u8 decap_en[0x1]; 6359 u8 sw_owner[0x1]; 6360 u8 termination_table[0x1]; 6361 u8 table_miss_action[0x4]; 6362 u8 level[0x8]; 6363 u8 rtc_valid[0x1]; 6364 u8 reserved_at_11[0x7]; 6365 u8 log_size[0x8]; 6366 6367 u8 reserved_at_20[0x8]; 6368 u8 table_miss_id[0x18]; 6369 6370 u8 reserved_at_40[0x8]; 6371 u8 lag_master_next_table_id[0x18]; 6372 6373 u8 reserved_at_60[0x60]; 6374 6375 union { 6376 struct mlx5_ifc_sw_owner_icm_root_params_bits sws; 6377 struct mlx5_ifc_rtc_params_bits hws; 6378 }; 6379 }; 6380 6381 struct mlx5_ifc_query_flow_table_out_bits { 6382 u8 status[0x8]; 6383 u8 reserved_at_8[0x18]; 6384 6385 u8 syndrome[0x20]; 6386 6387 u8 reserved_at_40[0x80]; 6388 6389 struct mlx5_ifc_flow_table_context_bits flow_table_context; 6390 }; 6391 6392 struct mlx5_ifc_query_flow_table_in_bits { 6393 u8 opcode[0x10]; 6394 u8 reserved_at_10[0x10]; 6395 6396 u8 reserved_at_20[0x10]; 6397 u8 op_mod[0x10]; 6398 6399 u8 reserved_at_40[0x40]; 6400 6401 u8 table_type[0x8]; 6402 u8 reserved_at_88[0x18]; 6403 6404 u8 reserved_at_a0[0x8]; 6405 u8 table_id[0x18]; 6406 6407 u8 reserved_at_c0[0x140]; 6408 }; 6409 6410 struct mlx5_ifc_query_fte_out_bits { 6411 u8 status[0x8]; 6412 u8 reserved_at_8[0x18]; 6413 6414 u8 syndrome[0x20]; 6415 6416 u8 reserved_at_40[0x1c0]; 6417 6418 struct mlx5_ifc_flow_context_bits flow_context; 6419 }; 6420 6421 struct mlx5_ifc_query_fte_in_bits { 6422 u8 opcode[0x10]; 6423 u8 reserved_at_10[0x10]; 6424 6425 u8 reserved_at_20[0x10]; 6426 u8 op_mod[0x10]; 6427 6428 u8 reserved_at_40[0x40]; 6429 6430 u8 table_type[0x8]; 6431 u8 reserved_at_88[0x18]; 6432 6433 u8 reserved_at_a0[0x8]; 6434 u8 table_id[0x18]; 6435 6436 u8 reserved_at_c0[0x40]; 6437 6438 u8 flow_index[0x20]; 6439 6440 u8 reserved_at_120[0xe0]; 6441 }; 6442 6443 struct mlx5_ifc_match_definer_format_0_bits { 6444 u8 reserved_at_0[0x100]; 6445 6446 u8 metadata_reg_c_0[0x20]; 6447 6448 u8 metadata_reg_c_1[0x20]; 6449 6450 u8 outer_dmac_47_16[0x20]; 6451 6452 u8 outer_dmac_15_0[0x10]; 6453 u8 outer_ethertype[0x10]; 6454 6455 u8 reserved_at_180[0x1]; 6456 u8 sx_sniffer[0x1]; 6457 u8 functional_lb[0x1]; 6458 u8 outer_ip_frag[0x1]; 6459 u8 outer_qp_type[0x2]; 6460 u8 outer_encap_type[0x2]; 6461 u8 port_number[0x2]; 6462 u8 outer_l3_type[0x2]; 6463 u8 outer_l4_type[0x2]; 6464 u8 outer_first_vlan_type[0x2]; 6465 u8 outer_first_vlan_prio[0x3]; 6466 u8 outer_first_vlan_cfi[0x1]; 6467 u8 outer_first_vlan_vid[0xc]; 6468 6469 u8 outer_l4_type_ext[0x4]; 6470 u8 reserved_at_1a4[0x2]; 6471 u8 outer_ipsec_layer[0x2]; 6472 u8 outer_l2_type[0x2]; 6473 u8 force_lb[0x1]; 6474 u8 outer_l2_ok[0x1]; 6475 u8 outer_l3_ok[0x1]; 6476 u8 outer_l4_ok[0x1]; 6477 u8 outer_second_vlan_type[0x2]; 6478 u8 outer_second_vlan_prio[0x3]; 6479 u8 outer_second_vlan_cfi[0x1]; 6480 u8 outer_second_vlan_vid[0xc]; 6481 6482 u8 outer_smac_47_16[0x20]; 6483 6484 u8 outer_smac_15_0[0x10]; 6485 u8 inner_ipv4_checksum_ok[0x1]; 6486 u8 inner_l4_checksum_ok[0x1]; 6487 u8 outer_ipv4_checksum_ok[0x1]; 6488 u8 outer_l4_checksum_ok[0x1]; 6489 u8 inner_l3_ok[0x1]; 6490 u8 inner_l4_ok[0x1]; 6491 u8 outer_l3_ok_duplicate[0x1]; 6492 u8 outer_l4_ok_duplicate[0x1]; 6493 u8 outer_tcp_cwr[0x1]; 6494 u8 outer_tcp_ece[0x1]; 6495 u8 outer_tcp_urg[0x1]; 6496 u8 outer_tcp_ack[0x1]; 6497 u8 outer_tcp_psh[0x1]; 6498 u8 outer_tcp_rst[0x1]; 6499 u8 outer_tcp_syn[0x1]; 6500 u8 outer_tcp_fin[0x1]; 6501 }; 6502 6503 struct mlx5_ifc_match_definer_format_22_bits { 6504 u8 reserved_at_0[0x100]; 6505 6506 u8 outer_ip_src_addr[0x20]; 6507 6508 u8 outer_ip_dest_addr[0x20]; 6509 6510 u8 outer_l4_sport[0x10]; 6511 u8 outer_l4_dport[0x10]; 6512 6513 u8 reserved_at_160[0x1]; 6514 u8 sx_sniffer[0x1]; 6515 u8 functional_lb[0x1]; 6516 u8 outer_ip_frag[0x1]; 6517 u8 outer_qp_type[0x2]; 6518 u8 outer_encap_type[0x2]; 6519 u8 port_number[0x2]; 6520 u8 outer_l3_type[0x2]; 6521 u8 outer_l4_type[0x2]; 6522 u8 outer_first_vlan_type[0x2]; 6523 u8 outer_first_vlan_prio[0x3]; 6524 u8 outer_first_vlan_cfi[0x1]; 6525 u8 outer_first_vlan_vid[0xc]; 6526 6527 u8 metadata_reg_c_0[0x20]; 6528 6529 u8 outer_dmac_47_16[0x20]; 6530 6531 u8 outer_smac_47_16[0x20]; 6532 6533 u8 outer_smac_15_0[0x10]; 6534 u8 outer_dmac_15_0[0x10]; 6535 }; 6536 6537 struct mlx5_ifc_match_definer_format_23_bits { 6538 u8 reserved_at_0[0x100]; 6539 6540 u8 inner_ip_src_addr[0x20]; 6541 6542 u8 inner_ip_dest_addr[0x20]; 6543 6544 u8 inner_l4_sport[0x10]; 6545 u8 inner_l4_dport[0x10]; 6546 6547 u8 reserved_at_160[0x1]; 6548 u8 sx_sniffer[0x1]; 6549 u8 functional_lb[0x1]; 6550 u8 inner_ip_frag[0x1]; 6551 u8 inner_qp_type[0x2]; 6552 u8 inner_encap_type[0x2]; 6553 u8 port_number[0x2]; 6554 u8 inner_l3_type[0x2]; 6555 u8 inner_l4_type[0x2]; 6556 u8 inner_first_vlan_type[0x2]; 6557 u8 inner_first_vlan_prio[0x3]; 6558 u8 inner_first_vlan_cfi[0x1]; 6559 u8 inner_first_vlan_vid[0xc]; 6560 6561 u8 tunnel_header_0[0x20]; 6562 6563 u8 inner_dmac_47_16[0x20]; 6564 6565 u8 inner_smac_47_16[0x20]; 6566 6567 u8 inner_smac_15_0[0x10]; 6568 u8 inner_dmac_15_0[0x10]; 6569 }; 6570 6571 struct mlx5_ifc_match_definer_format_29_bits { 6572 u8 reserved_at_0[0xc0]; 6573 6574 u8 outer_ip_dest_addr[0x80]; 6575 6576 u8 outer_ip_src_addr[0x80]; 6577 6578 u8 outer_l4_sport[0x10]; 6579 u8 outer_l4_dport[0x10]; 6580 6581 u8 reserved_at_1e0[0x20]; 6582 }; 6583 6584 struct mlx5_ifc_match_definer_format_30_bits { 6585 u8 reserved_at_0[0xa0]; 6586 6587 u8 outer_ip_dest_addr[0x80]; 6588 6589 u8 outer_ip_src_addr[0x80]; 6590 6591 u8 outer_dmac_47_16[0x20]; 6592 6593 u8 outer_smac_47_16[0x20]; 6594 6595 u8 outer_smac_15_0[0x10]; 6596 u8 outer_dmac_15_0[0x10]; 6597 }; 6598 6599 struct mlx5_ifc_match_definer_format_31_bits { 6600 u8 reserved_at_0[0xc0]; 6601 6602 u8 inner_ip_dest_addr[0x80]; 6603 6604 u8 inner_ip_src_addr[0x80]; 6605 6606 u8 inner_l4_sport[0x10]; 6607 u8 inner_l4_dport[0x10]; 6608 6609 u8 reserved_at_1e0[0x20]; 6610 }; 6611 6612 struct mlx5_ifc_match_definer_format_32_bits { 6613 u8 reserved_at_0[0xa0]; 6614 6615 u8 inner_ip_dest_addr[0x80]; 6616 6617 u8 inner_ip_src_addr[0x80]; 6618 6619 u8 inner_dmac_47_16[0x20]; 6620 6621 u8 inner_smac_47_16[0x20]; 6622 6623 u8 inner_smac_15_0[0x10]; 6624 u8 inner_dmac_15_0[0x10]; 6625 }; 6626 6627 enum { 6628 MLX5_IFC_DEFINER_FORMAT_ID_SELECT = 61, 6629 }; 6630 6631 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_UNUSED 0x0 6632 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_OUTER_ETH_PKT_LEN 0x48 6633 #define MLX5_IFC_DEFINER_DW_SELECTORS_NUM 9 6634 #define MLX5_IFC_DEFINER_BYTE_SELECTORS_NUM 8 6635 6636 struct mlx5_ifc_match_definer_match_mask_bits { 6637 u8 reserved_at_1c0[5][0x20]; 6638 u8 match_dw_8[0x20]; 6639 u8 match_dw_7[0x20]; 6640 u8 match_dw_6[0x20]; 6641 u8 match_dw_5[0x20]; 6642 u8 match_dw_4[0x20]; 6643 u8 match_dw_3[0x20]; 6644 u8 match_dw_2[0x20]; 6645 u8 match_dw_1[0x20]; 6646 u8 match_dw_0[0x20]; 6647 6648 u8 match_byte_7[0x8]; 6649 u8 match_byte_6[0x8]; 6650 u8 match_byte_5[0x8]; 6651 u8 match_byte_4[0x8]; 6652 6653 u8 match_byte_3[0x8]; 6654 u8 match_byte_2[0x8]; 6655 u8 match_byte_1[0x8]; 6656 u8 match_byte_0[0x8]; 6657 }; 6658 6659 struct mlx5_ifc_match_definer_bits { 6660 u8 modify_field_select[0x40]; 6661 6662 u8 reserved_at_40[0x40]; 6663 6664 u8 reserved_at_80[0x10]; 6665 u8 format_id[0x10]; 6666 6667 u8 reserved_at_a0[0x60]; 6668 6669 u8 format_select_dw3[0x8]; 6670 u8 format_select_dw2[0x8]; 6671 u8 format_select_dw1[0x8]; 6672 u8 format_select_dw0[0x8]; 6673 6674 u8 format_select_dw7[0x8]; 6675 u8 format_select_dw6[0x8]; 6676 u8 format_select_dw5[0x8]; 6677 u8 format_select_dw4[0x8]; 6678 6679 u8 reserved_at_100[0x18]; 6680 u8 format_select_dw8[0x8]; 6681 6682 u8 reserved_at_120[0x20]; 6683 6684 u8 format_select_byte3[0x8]; 6685 u8 format_select_byte2[0x8]; 6686 u8 format_select_byte1[0x8]; 6687 u8 format_select_byte0[0x8]; 6688 6689 u8 format_select_byte7[0x8]; 6690 u8 format_select_byte6[0x8]; 6691 u8 format_select_byte5[0x8]; 6692 u8 format_select_byte4[0x8]; 6693 6694 u8 reserved_at_180[0x40]; 6695 6696 union { 6697 struct { 6698 u8 match_mask[16][0x20]; 6699 }; 6700 struct mlx5_ifc_match_definer_match_mask_bits match_mask_format; 6701 }; 6702 }; 6703 6704 struct mlx5_ifc_general_obj_create_param_bits { 6705 u8 alias_object[0x1]; 6706 u8 reserved_at_1[0x2]; 6707 u8 log_obj_range[0x5]; 6708 u8 reserved_at_8[0x18]; 6709 }; 6710 6711 struct mlx5_ifc_general_obj_query_param_bits { 6712 u8 alias_object[0x1]; 6713 u8 obj_offset[0x1f]; 6714 }; 6715 6716 struct mlx5_ifc_general_obj_in_cmd_hdr_bits { 6717 u8 opcode[0x10]; 6718 u8 uid[0x10]; 6719 6720 u8 vhca_tunnel_id[0x10]; 6721 u8 obj_type[0x10]; 6722 6723 u8 obj_id[0x20]; 6724 6725 union { 6726 struct mlx5_ifc_general_obj_create_param_bits create; 6727 struct mlx5_ifc_general_obj_query_param_bits query; 6728 } op_param; 6729 }; 6730 6731 struct mlx5_ifc_general_obj_out_cmd_hdr_bits { 6732 u8 status[0x8]; 6733 u8 reserved_at_8[0x18]; 6734 6735 u8 syndrome[0x20]; 6736 6737 u8 obj_id[0x20]; 6738 6739 u8 reserved_at_60[0x20]; 6740 }; 6741 6742 struct mlx5_ifc_allow_other_vhca_access_in_bits { 6743 u8 opcode[0x10]; 6744 u8 uid[0x10]; 6745 u8 reserved_at_20[0x10]; 6746 u8 op_mod[0x10]; 6747 u8 reserved_at_40[0x50]; 6748 u8 object_type_to_be_accessed[0x10]; 6749 u8 object_id_to_be_accessed[0x20]; 6750 u8 reserved_at_c0[0x40]; 6751 union { 6752 u8 access_key_raw[0x100]; 6753 u8 access_key[8][0x20]; 6754 }; 6755 }; 6756 6757 struct mlx5_ifc_allow_other_vhca_access_out_bits { 6758 u8 status[0x8]; 6759 u8 reserved_at_8[0x18]; 6760 u8 syndrome[0x20]; 6761 u8 reserved_at_40[0x40]; 6762 }; 6763 6764 struct mlx5_ifc_modify_header_arg_bits { 6765 u8 reserved_at_0[0x80]; 6766 6767 u8 reserved_at_80[0x8]; 6768 u8 access_pd[0x18]; 6769 }; 6770 6771 struct mlx5_ifc_create_modify_header_arg_in_bits { 6772 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 6773 struct mlx5_ifc_modify_header_arg_bits arg; 6774 }; 6775 6776 struct mlx5_ifc_create_match_definer_in_bits { 6777 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 6778 6779 struct mlx5_ifc_match_definer_bits obj_context; 6780 }; 6781 6782 struct mlx5_ifc_create_match_definer_out_bits { 6783 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 6784 }; 6785 6786 struct mlx5_ifc_alias_context_bits { 6787 u8 vhca_id_to_be_accessed[0x10]; 6788 u8 reserved_at_10[0xd]; 6789 u8 status[0x3]; 6790 u8 object_id_to_be_accessed[0x20]; 6791 u8 reserved_at_40[0x40]; 6792 union { 6793 u8 access_key_raw[0x100]; 6794 u8 access_key[8][0x20]; 6795 }; 6796 u8 metadata[0x80]; 6797 }; 6798 6799 struct mlx5_ifc_create_alias_obj_in_bits { 6800 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 6801 struct mlx5_ifc_alias_context_bits alias_ctx; 6802 }; 6803 6804 enum { 6805 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0, 6806 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1, 6807 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2, 6808 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3, 6809 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4, 6810 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_4 = 0x5, 6811 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_5 = 0x6, 6812 }; 6813 6814 struct mlx5_ifc_query_flow_group_out_bits { 6815 u8 status[0x8]; 6816 u8 reserved_at_8[0x18]; 6817 6818 u8 syndrome[0x20]; 6819 6820 u8 reserved_at_40[0xa0]; 6821 6822 u8 start_flow_index[0x20]; 6823 6824 u8 reserved_at_100[0x20]; 6825 6826 u8 end_flow_index[0x20]; 6827 6828 u8 reserved_at_140[0xa0]; 6829 6830 u8 reserved_at_1e0[0x18]; 6831 u8 match_criteria_enable[0x8]; 6832 6833 struct mlx5_ifc_fte_match_param_bits match_criteria; 6834 6835 u8 reserved_at_1200[0xe00]; 6836 }; 6837 6838 struct mlx5_ifc_query_flow_group_in_bits { 6839 u8 opcode[0x10]; 6840 u8 reserved_at_10[0x10]; 6841 6842 u8 reserved_at_20[0x10]; 6843 u8 op_mod[0x10]; 6844 6845 u8 reserved_at_40[0x40]; 6846 6847 u8 table_type[0x8]; 6848 u8 reserved_at_88[0x18]; 6849 6850 u8 reserved_at_a0[0x8]; 6851 u8 table_id[0x18]; 6852 6853 u8 group_id[0x20]; 6854 6855 u8 reserved_at_e0[0x120]; 6856 }; 6857 6858 struct mlx5_ifc_query_flow_counter_out_bits { 6859 u8 status[0x8]; 6860 u8 reserved_at_8[0x18]; 6861 6862 u8 syndrome[0x20]; 6863 6864 u8 reserved_at_40[0x40]; 6865 6866 struct mlx5_ifc_traffic_counter_bits flow_statistics[]; 6867 }; 6868 6869 struct mlx5_ifc_query_flow_counter_in_bits { 6870 u8 opcode[0x10]; 6871 u8 reserved_at_10[0x10]; 6872 6873 u8 reserved_at_20[0x10]; 6874 u8 op_mod[0x10]; 6875 6876 u8 reserved_at_40[0x80]; 6877 6878 u8 clear[0x1]; 6879 u8 reserved_at_c1[0xf]; 6880 u8 num_of_counters[0x10]; 6881 6882 u8 flow_counter_id[0x20]; 6883 }; 6884 6885 struct mlx5_ifc_query_esw_vport_context_out_bits { 6886 u8 status[0x8]; 6887 u8 reserved_at_8[0x18]; 6888 6889 u8 syndrome[0x20]; 6890 6891 u8 reserved_at_40[0x40]; 6892 6893 struct mlx5_ifc_esw_vport_context_bits esw_vport_context; 6894 }; 6895 6896 struct mlx5_ifc_query_esw_vport_context_in_bits { 6897 u8 opcode[0x10]; 6898 u8 reserved_at_10[0x10]; 6899 6900 u8 reserved_at_20[0x10]; 6901 u8 op_mod[0x10]; 6902 6903 u8 other_vport[0x1]; 6904 u8 reserved_at_41[0xf]; 6905 u8 vport_number[0x10]; 6906 6907 u8 reserved_at_60[0x20]; 6908 }; 6909 6910 struct mlx5_ifc_modify_esw_vport_context_out_bits { 6911 u8 status[0x8]; 6912 u8 reserved_at_8[0x18]; 6913 6914 u8 syndrome[0x20]; 6915 6916 u8 reserved_at_40[0x40]; 6917 }; 6918 6919 struct mlx5_ifc_esw_vport_context_fields_select_bits { 6920 u8 reserved_at_0[0x1b]; 6921 u8 fdb_to_vport_reg_c_id[0x1]; 6922 u8 vport_cvlan_insert[0x1]; 6923 u8 vport_svlan_insert[0x1]; 6924 u8 vport_cvlan_strip[0x1]; 6925 u8 vport_svlan_strip[0x1]; 6926 }; 6927 6928 struct mlx5_ifc_modify_esw_vport_context_in_bits { 6929 u8 opcode[0x10]; 6930 u8 reserved_at_10[0x10]; 6931 6932 u8 reserved_at_20[0x10]; 6933 u8 op_mod[0x10]; 6934 6935 u8 other_vport[0x1]; 6936 u8 reserved_at_41[0xf]; 6937 u8 vport_number[0x10]; 6938 6939 struct mlx5_ifc_esw_vport_context_fields_select_bits field_select; 6940 6941 struct mlx5_ifc_esw_vport_context_bits esw_vport_context; 6942 }; 6943 6944 struct mlx5_ifc_query_eq_out_bits { 6945 u8 status[0x8]; 6946 u8 reserved_at_8[0x18]; 6947 6948 u8 syndrome[0x20]; 6949 6950 u8 reserved_at_40[0x40]; 6951 6952 struct mlx5_ifc_eqc_bits eq_context_entry; 6953 6954 u8 reserved_at_280[0x40]; 6955 6956 u8 event_bitmask[0x40]; 6957 6958 u8 reserved_at_300[0x580]; 6959 6960 u8 pas[][0x40]; 6961 }; 6962 6963 struct mlx5_ifc_query_eq_in_bits { 6964 u8 opcode[0x10]; 6965 u8 reserved_at_10[0x10]; 6966 6967 u8 reserved_at_20[0x10]; 6968 u8 op_mod[0x10]; 6969 6970 u8 reserved_at_40[0x18]; 6971 u8 eq_number[0x8]; 6972 6973 u8 reserved_at_60[0x20]; 6974 }; 6975 6976 struct mlx5_ifc_packet_reformat_context_in_bits { 6977 u8 reformat_type[0x8]; 6978 u8 reserved_at_8[0x4]; 6979 u8 reformat_param_0[0x4]; 6980 u8 reserved_at_10[0x6]; 6981 u8 reformat_data_size[0xa]; 6982 6983 u8 reformat_param_1[0x8]; 6984 u8 reserved_at_28[0x8]; 6985 u8 reformat_data[2][0x8]; 6986 6987 u8 more_reformat_data[][0x8]; 6988 }; 6989 6990 struct mlx5_ifc_query_packet_reformat_context_out_bits { 6991 u8 status[0x8]; 6992 u8 reserved_at_8[0x18]; 6993 6994 u8 syndrome[0x20]; 6995 6996 u8 reserved_at_40[0xa0]; 6997 6998 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[]; 6999 }; 7000 7001 struct mlx5_ifc_query_packet_reformat_context_in_bits { 7002 u8 opcode[0x10]; 7003 u8 reserved_at_10[0x10]; 7004 7005 u8 reserved_at_20[0x10]; 7006 u8 op_mod[0x10]; 7007 7008 u8 packet_reformat_id[0x20]; 7009 7010 u8 reserved_at_60[0xa0]; 7011 }; 7012 7013 struct mlx5_ifc_alloc_packet_reformat_context_out_bits { 7014 u8 status[0x8]; 7015 u8 reserved_at_8[0x18]; 7016 7017 u8 syndrome[0x20]; 7018 7019 u8 packet_reformat_id[0x20]; 7020 7021 u8 reserved_at_60[0x20]; 7022 }; 7023 7024 enum { 7025 MLX5_REFORMAT_CONTEXT_ANCHOR_MAC_START = 0x1, 7026 MLX5_REFORMAT_CONTEXT_ANCHOR_IP_START = 0x7, 7027 MLX5_REFORMAT_CONTEXT_ANCHOR_TCP_UDP_START = 0x9, 7028 }; 7029 7030 enum mlx5_reformat_ctx_type { 7031 MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0, 7032 MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1, 7033 MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2, 7034 MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3, 7035 MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4, 7036 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV4 = 0x5, 7037 MLX5_REFORMAT_TYPE_L2_TO_L3_ESP_TUNNEL = 0x6, 7038 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV4 = 0x7, 7039 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT = 0x8, 7040 MLX5_REFORMAT_TYPE_L3_ESP_TUNNEL_TO_L2 = 0x9, 7041 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT_OVER_UDP = 0xa, 7042 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV6 = 0xb, 7043 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV6 = 0xc, 7044 MLX5_REFORMAT_TYPE_INSERT_HDR = 0xf, 7045 MLX5_REFORMAT_TYPE_REMOVE_HDR = 0x10, 7046 MLX5_REFORMAT_TYPE_ADD_MACSEC = 0x11, 7047 MLX5_REFORMAT_TYPE_DEL_MACSEC = 0x12, 7048 }; 7049 7050 struct mlx5_ifc_alloc_packet_reformat_context_in_bits { 7051 u8 opcode[0x10]; 7052 u8 reserved_at_10[0x10]; 7053 7054 u8 reserved_at_20[0x10]; 7055 u8 op_mod[0x10]; 7056 7057 u8 reserved_at_40[0xa0]; 7058 7059 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context; 7060 }; 7061 7062 struct mlx5_ifc_dealloc_packet_reformat_context_out_bits { 7063 u8 status[0x8]; 7064 u8 reserved_at_8[0x18]; 7065 7066 u8 syndrome[0x20]; 7067 7068 u8 reserved_at_40[0x40]; 7069 }; 7070 7071 struct mlx5_ifc_dealloc_packet_reformat_context_in_bits { 7072 u8 opcode[0x10]; 7073 u8 reserved_at_10[0x10]; 7074 7075 u8 reserved_20[0x10]; 7076 u8 op_mod[0x10]; 7077 7078 u8 packet_reformat_id[0x20]; 7079 7080 u8 reserved_60[0x20]; 7081 }; 7082 7083 struct mlx5_ifc_set_action_in_bits { 7084 u8 action_type[0x4]; 7085 u8 field[0xc]; 7086 u8 reserved_at_10[0x3]; 7087 u8 offset[0x5]; 7088 u8 reserved_at_18[0x3]; 7089 u8 length[0x5]; 7090 7091 u8 data[0x20]; 7092 }; 7093 7094 struct mlx5_ifc_add_action_in_bits { 7095 u8 action_type[0x4]; 7096 u8 field[0xc]; 7097 u8 reserved_at_10[0x10]; 7098 7099 u8 data[0x20]; 7100 }; 7101 7102 struct mlx5_ifc_copy_action_in_bits { 7103 u8 action_type[0x4]; 7104 u8 src_field[0xc]; 7105 u8 reserved_at_10[0x3]; 7106 u8 src_offset[0x5]; 7107 u8 reserved_at_18[0x3]; 7108 u8 length[0x5]; 7109 7110 u8 reserved_at_20[0x4]; 7111 u8 dst_field[0xc]; 7112 u8 reserved_at_30[0x3]; 7113 u8 dst_offset[0x5]; 7114 u8 reserved_at_38[0x8]; 7115 }; 7116 7117 union mlx5_ifc_set_add_copy_action_in_auto_bits { 7118 struct mlx5_ifc_set_action_in_bits set_action_in; 7119 struct mlx5_ifc_add_action_in_bits add_action_in; 7120 struct mlx5_ifc_copy_action_in_bits copy_action_in; 7121 u8 reserved_at_0[0x40]; 7122 }; 7123 7124 enum { 7125 MLX5_ACTION_TYPE_SET = 0x1, 7126 MLX5_ACTION_TYPE_ADD = 0x2, 7127 MLX5_ACTION_TYPE_COPY = 0x3, 7128 }; 7129 7130 enum { 7131 MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1, 7132 MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2, 7133 MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3, 7134 MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4, 7135 MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5, 7136 MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6, 7137 MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7, 7138 MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8, 7139 MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9, 7140 MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa, 7141 MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb, 7142 MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc, 7143 MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd, 7144 MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe, 7145 MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf, 7146 MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10, 7147 MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11, 7148 MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12, 7149 MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13, 7150 MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14, 7151 MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15, 7152 MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16, 7153 MLX5_ACTION_IN_FIELD_OUT_FIRST_VID = 0x17, 7154 MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47, 7155 MLX5_ACTION_IN_FIELD_METADATA_REG_A = 0x49, 7156 MLX5_ACTION_IN_FIELD_METADATA_REG_B = 0x50, 7157 MLX5_ACTION_IN_FIELD_METADATA_REG_C_0 = 0x51, 7158 MLX5_ACTION_IN_FIELD_METADATA_REG_C_1 = 0x52, 7159 MLX5_ACTION_IN_FIELD_METADATA_REG_C_2 = 0x53, 7160 MLX5_ACTION_IN_FIELD_METADATA_REG_C_3 = 0x54, 7161 MLX5_ACTION_IN_FIELD_METADATA_REG_C_4 = 0x55, 7162 MLX5_ACTION_IN_FIELD_METADATA_REG_C_5 = 0x56, 7163 MLX5_ACTION_IN_FIELD_METADATA_REG_C_6 = 0x57, 7164 MLX5_ACTION_IN_FIELD_METADATA_REG_C_7 = 0x58, 7165 MLX5_ACTION_IN_FIELD_OUT_TCP_SEQ_NUM = 0x59, 7166 MLX5_ACTION_IN_FIELD_OUT_TCP_ACK_NUM = 0x5B, 7167 MLX5_ACTION_IN_FIELD_IPSEC_SYNDROME = 0x5D, 7168 MLX5_ACTION_IN_FIELD_OUT_EMD_47_32 = 0x6F, 7169 MLX5_ACTION_IN_FIELD_OUT_EMD_31_0 = 0x70, 7170 }; 7171 7172 struct mlx5_ifc_alloc_modify_header_context_out_bits { 7173 u8 status[0x8]; 7174 u8 reserved_at_8[0x18]; 7175 7176 u8 syndrome[0x20]; 7177 7178 u8 modify_header_id[0x20]; 7179 7180 u8 reserved_at_60[0x20]; 7181 }; 7182 7183 struct mlx5_ifc_alloc_modify_header_context_in_bits { 7184 u8 opcode[0x10]; 7185 u8 reserved_at_10[0x10]; 7186 7187 u8 reserved_at_20[0x10]; 7188 u8 op_mod[0x10]; 7189 7190 u8 reserved_at_40[0x20]; 7191 7192 u8 table_type[0x8]; 7193 u8 reserved_at_68[0x10]; 7194 u8 num_of_actions[0x8]; 7195 7196 union mlx5_ifc_set_add_copy_action_in_auto_bits actions[]; 7197 }; 7198 7199 struct mlx5_ifc_dealloc_modify_header_context_out_bits { 7200 u8 status[0x8]; 7201 u8 reserved_at_8[0x18]; 7202 7203 u8 syndrome[0x20]; 7204 7205 u8 reserved_at_40[0x40]; 7206 }; 7207 7208 struct mlx5_ifc_dealloc_modify_header_context_in_bits { 7209 u8 opcode[0x10]; 7210 u8 reserved_at_10[0x10]; 7211 7212 u8 reserved_at_20[0x10]; 7213 u8 op_mod[0x10]; 7214 7215 u8 modify_header_id[0x20]; 7216 7217 u8 reserved_at_60[0x20]; 7218 }; 7219 7220 struct mlx5_ifc_query_modify_header_context_in_bits { 7221 u8 opcode[0x10]; 7222 u8 uid[0x10]; 7223 7224 u8 reserved_at_20[0x10]; 7225 u8 op_mod[0x10]; 7226 7227 u8 modify_header_id[0x20]; 7228 7229 u8 reserved_at_60[0xa0]; 7230 }; 7231 7232 struct mlx5_ifc_query_dct_out_bits { 7233 u8 status[0x8]; 7234 u8 reserved_at_8[0x18]; 7235 7236 u8 syndrome[0x20]; 7237 7238 u8 reserved_at_40[0x40]; 7239 7240 struct mlx5_ifc_dctc_bits dct_context_entry; 7241 7242 u8 reserved_at_280[0x180]; 7243 }; 7244 7245 struct mlx5_ifc_query_dct_in_bits { 7246 u8 opcode[0x10]; 7247 u8 reserved_at_10[0x10]; 7248 7249 u8 reserved_at_20[0x10]; 7250 u8 op_mod[0x10]; 7251 7252 u8 reserved_at_40[0x8]; 7253 u8 dctn[0x18]; 7254 7255 u8 reserved_at_60[0x20]; 7256 }; 7257 7258 struct mlx5_ifc_query_cq_out_bits { 7259 u8 status[0x8]; 7260 u8 reserved_at_8[0x18]; 7261 7262 u8 syndrome[0x20]; 7263 7264 u8 reserved_at_40[0x40]; 7265 7266 struct mlx5_ifc_cqc_bits cq_context; 7267 7268 u8 reserved_at_280[0x600]; 7269 7270 u8 pas[][0x40]; 7271 }; 7272 7273 struct mlx5_ifc_query_cq_in_bits { 7274 u8 opcode[0x10]; 7275 u8 reserved_at_10[0x10]; 7276 7277 u8 reserved_at_20[0x10]; 7278 u8 op_mod[0x10]; 7279 7280 u8 reserved_at_40[0x8]; 7281 u8 cqn[0x18]; 7282 7283 u8 reserved_at_60[0x20]; 7284 }; 7285 7286 struct mlx5_ifc_query_cong_status_out_bits { 7287 u8 status[0x8]; 7288 u8 reserved_at_8[0x18]; 7289 7290 u8 syndrome[0x20]; 7291 7292 u8 reserved_at_40[0x20]; 7293 7294 u8 enable[0x1]; 7295 u8 tag_enable[0x1]; 7296 u8 reserved_at_62[0x1e]; 7297 }; 7298 7299 struct mlx5_ifc_query_cong_status_in_bits { 7300 u8 opcode[0x10]; 7301 u8 reserved_at_10[0x10]; 7302 7303 u8 reserved_at_20[0x10]; 7304 u8 op_mod[0x10]; 7305 7306 u8 reserved_at_40[0x18]; 7307 u8 priority[0x4]; 7308 u8 cong_protocol[0x4]; 7309 7310 u8 reserved_at_60[0x20]; 7311 }; 7312 7313 struct mlx5_ifc_query_cong_statistics_out_bits { 7314 u8 status[0x8]; 7315 u8 reserved_at_8[0x18]; 7316 7317 u8 syndrome[0x20]; 7318 7319 u8 reserved_at_40[0x40]; 7320 7321 u8 rp_cur_flows[0x20]; 7322 7323 u8 sum_flows[0x20]; 7324 7325 u8 rp_cnp_ignored_high[0x20]; 7326 7327 u8 rp_cnp_ignored_low[0x20]; 7328 7329 u8 rp_cnp_handled_high[0x20]; 7330 7331 u8 rp_cnp_handled_low[0x20]; 7332 7333 u8 reserved_at_140[0x100]; 7334 7335 u8 time_stamp_high[0x20]; 7336 7337 u8 time_stamp_low[0x20]; 7338 7339 u8 accumulators_period[0x20]; 7340 7341 u8 np_ecn_marked_roce_packets_high[0x20]; 7342 7343 u8 np_ecn_marked_roce_packets_low[0x20]; 7344 7345 u8 np_cnp_sent_high[0x20]; 7346 7347 u8 np_cnp_sent_low[0x20]; 7348 7349 u8 reserved_at_320[0x560]; 7350 }; 7351 7352 struct mlx5_ifc_query_cong_statistics_in_bits { 7353 u8 opcode[0x10]; 7354 u8 reserved_at_10[0x10]; 7355 7356 u8 reserved_at_20[0x10]; 7357 u8 op_mod[0x10]; 7358 7359 u8 clear[0x1]; 7360 u8 reserved_at_41[0x1f]; 7361 7362 u8 reserved_at_60[0x20]; 7363 }; 7364 7365 struct mlx5_ifc_query_cong_params_out_bits { 7366 u8 status[0x8]; 7367 u8 reserved_at_8[0x18]; 7368 7369 u8 syndrome[0x20]; 7370 7371 u8 reserved_at_40[0x40]; 7372 7373 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters; 7374 }; 7375 7376 struct mlx5_ifc_query_cong_params_in_bits { 7377 u8 opcode[0x10]; 7378 u8 reserved_at_10[0x10]; 7379 7380 u8 reserved_at_20[0x10]; 7381 u8 op_mod[0x10]; 7382 7383 u8 reserved_at_40[0x1c]; 7384 u8 cong_protocol[0x4]; 7385 7386 u8 reserved_at_60[0x20]; 7387 }; 7388 7389 struct mlx5_ifc_query_adapter_out_bits { 7390 u8 status[0x8]; 7391 u8 reserved_at_8[0x18]; 7392 7393 u8 syndrome[0x20]; 7394 7395 u8 reserved_at_40[0x40]; 7396 7397 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct; 7398 }; 7399 7400 struct mlx5_ifc_query_adapter_in_bits { 7401 u8 opcode[0x10]; 7402 u8 reserved_at_10[0x10]; 7403 7404 u8 reserved_at_20[0x10]; 7405 u8 op_mod[0x10]; 7406 7407 u8 reserved_at_40[0x40]; 7408 }; 7409 7410 struct mlx5_ifc_qp_2rst_out_bits { 7411 u8 status[0x8]; 7412 u8 reserved_at_8[0x18]; 7413 7414 u8 syndrome[0x20]; 7415 7416 u8 reserved_at_40[0x40]; 7417 }; 7418 7419 struct mlx5_ifc_qp_2rst_in_bits { 7420 u8 opcode[0x10]; 7421 u8 uid[0x10]; 7422 7423 u8 reserved_at_20[0x10]; 7424 u8 op_mod[0x10]; 7425 7426 u8 reserved_at_40[0x8]; 7427 u8 qpn[0x18]; 7428 7429 u8 reserved_at_60[0x20]; 7430 }; 7431 7432 struct mlx5_ifc_qp_2err_out_bits { 7433 u8 status[0x8]; 7434 u8 reserved_at_8[0x18]; 7435 7436 u8 syndrome[0x20]; 7437 7438 u8 reserved_at_40[0x40]; 7439 }; 7440 7441 struct mlx5_ifc_qp_2err_in_bits { 7442 u8 opcode[0x10]; 7443 u8 uid[0x10]; 7444 7445 u8 reserved_at_20[0x10]; 7446 u8 op_mod[0x10]; 7447 7448 u8 reserved_at_40[0x8]; 7449 u8 qpn[0x18]; 7450 7451 u8 reserved_at_60[0x20]; 7452 }; 7453 7454 struct mlx5_ifc_trans_page_fault_info_bits { 7455 u8 error[0x1]; 7456 u8 reserved_at_1[0x4]; 7457 u8 page_fault_type[0x3]; 7458 u8 wq_number[0x18]; 7459 7460 u8 reserved_at_20[0x8]; 7461 u8 fault_token[0x18]; 7462 }; 7463 7464 struct mlx5_ifc_mem_page_fault_info_bits { 7465 u8 error[0x1]; 7466 u8 reserved_at_1[0xf]; 7467 u8 fault_token_47_32[0x10]; 7468 7469 u8 fault_token_31_0[0x20]; 7470 }; 7471 7472 union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits { 7473 struct mlx5_ifc_trans_page_fault_info_bits trans_page_fault_info; 7474 struct mlx5_ifc_mem_page_fault_info_bits mem_page_fault_info; 7475 u8 reserved_at_0[0x40]; 7476 }; 7477 7478 struct mlx5_ifc_page_fault_resume_out_bits { 7479 u8 status[0x8]; 7480 u8 reserved_at_8[0x18]; 7481 7482 u8 syndrome[0x20]; 7483 7484 u8 reserved_at_40[0x40]; 7485 }; 7486 7487 struct mlx5_ifc_page_fault_resume_in_bits { 7488 u8 opcode[0x10]; 7489 u8 reserved_at_10[0x10]; 7490 7491 u8 reserved_at_20[0x10]; 7492 u8 op_mod[0x10]; 7493 7494 union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits 7495 page_fault_info; 7496 }; 7497 7498 struct mlx5_ifc_nop_out_bits { 7499 u8 status[0x8]; 7500 u8 reserved_at_8[0x18]; 7501 7502 u8 syndrome[0x20]; 7503 7504 u8 reserved_at_40[0x40]; 7505 }; 7506 7507 struct mlx5_ifc_nop_in_bits { 7508 u8 opcode[0x10]; 7509 u8 reserved_at_10[0x10]; 7510 7511 u8 reserved_at_20[0x10]; 7512 u8 op_mod[0x10]; 7513 7514 u8 reserved_at_40[0x40]; 7515 }; 7516 7517 struct mlx5_ifc_modify_vport_state_out_bits { 7518 u8 status[0x8]; 7519 u8 reserved_at_8[0x18]; 7520 7521 u8 syndrome[0x20]; 7522 7523 u8 reserved_at_40[0x40]; 7524 }; 7525 7526 struct mlx5_ifc_modify_vport_state_in_bits { 7527 u8 opcode[0x10]; 7528 u8 reserved_at_10[0x10]; 7529 7530 u8 reserved_at_20[0x10]; 7531 u8 op_mod[0x10]; 7532 7533 u8 other_vport[0x1]; 7534 u8 reserved_at_41[0xf]; 7535 u8 vport_number[0x10]; 7536 7537 u8 reserved_at_60[0x18]; 7538 u8 admin_state[0x4]; 7539 u8 reserved_at_7c[0x4]; 7540 }; 7541 7542 struct mlx5_ifc_modify_tis_out_bits { 7543 u8 status[0x8]; 7544 u8 reserved_at_8[0x18]; 7545 7546 u8 syndrome[0x20]; 7547 7548 u8 reserved_at_40[0x40]; 7549 }; 7550 7551 struct mlx5_ifc_modify_tis_bitmask_bits { 7552 u8 reserved_at_0[0x20]; 7553 7554 u8 reserved_at_20[0x1d]; 7555 u8 lag_tx_port_affinity[0x1]; 7556 u8 strict_lag_tx_port_affinity[0x1]; 7557 u8 prio[0x1]; 7558 }; 7559 7560 struct mlx5_ifc_modify_tis_in_bits { 7561 u8 opcode[0x10]; 7562 u8 uid[0x10]; 7563 7564 u8 reserved_at_20[0x10]; 7565 u8 op_mod[0x10]; 7566 7567 u8 reserved_at_40[0x8]; 7568 u8 tisn[0x18]; 7569 7570 u8 reserved_at_60[0x20]; 7571 7572 struct mlx5_ifc_modify_tis_bitmask_bits bitmask; 7573 7574 u8 reserved_at_c0[0x40]; 7575 7576 struct mlx5_ifc_tisc_bits ctx; 7577 }; 7578 7579 struct mlx5_ifc_modify_tir_bitmask_bits { 7580 u8 reserved_at_0[0x20]; 7581 7582 u8 reserved_at_20[0x1b]; 7583 u8 self_lb_en[0x1]; 7584 u8 reserved_at_3c[0x1]; 7585 u8 hash[0x1]; 7586 u8 reserved_at_3e[0x1]; 7587 u8 packet_merge[0x1]; 7588 }; 7589 7590 struct mlx5_ifc_modify_tir_out_bits { 7591 u8 status[0x8]; 7592 u8 reserved_at_8[0x18]; 7593 7594 u8 syndrome[0x20]; 7595 7596 u8 reserved_at_40[0x40]; 7597 }; 7598 7599 struct mlx5_ifc_modify_tir_in_bits { 7600 u8 opcode[0x10]; 7601 u8 uid[0x10]; 7602 7603 u8 reserved_at_20[0x10]; 7604 u8 op_mod[0x10]; 7605 7606 u8 reserved_at_40[0x8]; 7607 u8 tirn[0x18]; 7608 7609 u8 reserved_at_60[0x20]; 7610 7611 struct mlx5_ifc_modify_tir_bitmask_bits bitmask; 7612 7613 u8 reserved_at_c0[0x40]; 7614 7615 struct mlx5_ifc_tirc_bits ctx; 7616 }; 7617 7618 struct mlx5_ifc_modify_sq_out_bits { 7619 u8 status[0x8]; 7620 u8 reserved_at_8[0x18]; 7621 7622 u8 syndrome[0x20]; 7623 7624 u8 reserved_at_40[0x40]; 7625 }; 7626 7627 struct mlx5_ifc_modify_sq_in_bits { 7628 u8 opcode[0x10]; 7629 u8 uid[0x10]; 7630 7631 u8 reserved_at_20[0x10]; 7632 u8 op_mod[0x10]; 7633 7634 u8 sq_state[0x4]; 7635 u8 reserved_at_44[0x4]; 7636 u8 sqn[0x18]; 7637 7638 u8 reserved_at_60[0x20]; 7639 7640 u8 modify_bitmask[0x40]; 7641 7642 u8 reserved_at_c0[0x40]; 7643 7644 struct mlx5_ifc_sqc_bits ctx; 7645 }; 7646 7647 struct mlx5_ifc_modify_scheduling_element_out_bits { 7648 u8 status[0x8]; 7649 u8 reserved_at_8[0x18]; 7650 7651 u8 syndrome[0x20]; 7652 7653 u8 reserved_at_40[0x1c0]; 7654 }; 7655 7656 enum { 7657 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1, 7658 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2, 7659 }; 7660 7661 struct mlx5_ifc_modify_scheduling_element_in_bits { 7662 u8 opcode[0x10]; 7663 u8 reserved_at_10[0x10]; 7664 7665 u8 reserved_at_20[0x10]; 7666 u8 op_mod[0x10]; 7667 7668 u8 scheduling_hierarchy[0x8]; 7669 u8 reserved_at_48[0x18]; 7670 7671 u8 scheduling_element_id[0x20]; 7672 7673 u8 reserved_at_80[0x20]; 7674 7675 u8 modify_bitmask[0x20]; 7676 7677 u8 reserved_at_c0[0x40]; 7678 7679 struct mlx5_ifc_scheduling_context_bits scheduling_context; 7680 7681 u8 reserved_at_300[0x100]; 7682 }; 7683 7684 struct mlx5_ifc_modify_rqt_out_bits { 7685 u8 status[0x8]; 7686 u8 reserved_at_8[0x18]; 7687 7688 u8 syndrome[0x20]; 7689 7690 u8 reserved_at_40[0x40]; 7691 }; 7692 7693 struct mlx5_ifc_rqt_bitmask_bits { 7694 u8 reserved_at_0[0x20]; 7695 7696 u8 reserved_at_20[0x1f]; 7697 u8 rqn_list[0x1]; 7698 }; 7699 7700 struct mlx5_ifc_modify_rqt_in_bits { 7701 u8 opcode[0x10]; 7702 u8 uid[0x10]; 7703 7704 u8 reserved_at_20[0x10]; 7705 u8 op_mod[0x10]; 7706 7707 u8 reserved_at_40[0x8]; 7708 u8 rqtn[0x18]; 7709 7710 u8 reserved_at_60[0x20]; 7711 7712 struct mlx5_ifc_rqt_bitmask_bits bitmask; 7713 7714 u8 reserved_at_c0[0x40]; 7715 7716 struct mlx5_ifc_rqtc_bits ctx; 7717 }; 7718 7719 struct mlx5_ifc_modify_rq_out_bits { 7720 u8 status[0x8]; 7721 u8 reserved_at_8[0x18]; 7722 7723 u8 syndrome[0x20]; 7724 7725 u8 reserved_at_40[0x40]; 7726 }; 7727 7728 enum { 7729 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1, 7730 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2, 7731 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3, 7732 }; 7733 7734 struct mlx5_ifc_modify_rq_in_bits { 7735 u8 opcode[0x10]; 7736 u8 uid[0x10]; 7737 7738 u8 reserved_at_20[0x10]; 7739 u8 op_mod[0x10]; 7740 7741 u8 rq_state[0x4]; 7742 u8 reserved_at_44[0x4]; 7743 u8 rqn[0x18]; 7744 7745 u8 reserved_at_60[0x20]; 7746 7747 u8 modify_bitmask[0x40]; 7748 7749 u8 reserved_at_c0[0x40]; 7750 7751 struct mlx5_ifc_rqc_bits ctx; 7752 }; 7753 7754 struct mlx5_ifc_modify_rmp_out_bits { 7755 u8 status[0x8]; 7756 u8 reserved_at_8[0x18]; 7757 7758 u8 syndrome[0x20]; 7759 7760 u8 reserved_at_40[0x40]; 7761 }; 7762 7763 struct mlx5_ifc_rmp_bitmask_bits { 7764 u8 reserved_at_0[0x20]; 7765 7766 u8 reserved_at_20[0x1f]; 7767 u8 lwm[0x1]; 7768 }; 7769 7770 struct mlx5_ifc_modify_rmp_in_bits { 7771 u8 opcode[0x10]; 7772 u8 uid[0x10]; 7773 7774 u8 reserved_at_20[0x10]; 7775 u8 op_mod[0x10]; 7776 7777 u8 rmp_state[0x4]; 7778 u8 reserved_at_44[0x4]; 7779 u8 rmpn[0x18]; 7780 7781 u8 reserved_at_60[0x20]; 7782 7783 struct mlx5_ifc_rmp_bitmask_bits bitmask; 7784 7785 u8 reserved_at_c0[0x40]; 7786 7787 struct mlx5_ifc_rmpc_bits ctx; 7788 }; 7789 7790 struct mlx5_ifc_modify_nic_vport_context_out_bits { 7791 u8 status[0x8]; 7792 u8 reserved_at_8[0x18]; 7793 7794 u8 syndrome[0x20]; 7795 7796 u8 reserved_at_40[0x40]; 7797 }; 7798 7799 struct mlx5_ifc_modify_nic_vport_field_select_bits { 7800 u8 reserved_at_0[0x12]; 7801 u8 affiliation[0x1]; 7802 u8 reserved_at_13[0x1]; 7803 u8 disable_uc_local_lb[0x1]; 7804 u8 disable_mc_local_lb[0x1]; 7805 u8 node_guid[0x1]; 7806 u8 port_guid[0x1]; 7807 u8 min_inline[0x1]; 7808 u8 mtu[0x1]; 7809 u8 change_event[0x1]; 7810 u8 promisc[0x1]; 7811 u8 permanent_address[0x1]; 7812 u8 addresses_list[0x1]; 7813 u8 roce_en[0x1]; 7814 u8 reserved_at_1f[0x1]; 7815 }; 7816 7817 struct mlx5_ifc_modify_nic_vport_context_in_bits { 7818 u8 opcode[0x10]; 7819 u8 reserved_at_10[0x10]; 7820 7821 u8 reserved_at_20[0x10]; 7822 u8 op_mod[0x10]; 7823 7824 u8 other_vport[0x1]; 7825 u8 reserved_at_41[0xf]; 7826 u8 vport_number[0x10]; 7827 7828 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select; 7829 7830 u8 reserved_at_80[0x780]; 7831 7832 struct mlx5_ifc_nic_vport_context_bits nic_vport_context; 7833 }; 7834 7835 struct mlx5_ifc_modify_hca_vport_context_out_bits { 7836 u8 status[0x8]; 7837 u8 reserved_at_8[0x18]; 7838 7839 u8 syndrome[0x20]; 7840 7841 u8 reserved_at_40[0x40]; 7842 }; 7843 7844 struct mlx5_ifc_modify_hca_vport_context_in_bits { 7845 u8 opcode[0x10]; 7846 u8 reserved_at_10[0x10]; 7847 7848 u8 reserved_at_20[0x10]; 7849 u8 op_mod[0x10]; 7850 7851 u8 other_vport[0x1]; 7852 u8 reserved_at_41[0xb]; 7853 u8 port_num[0x4]; 7854 u8 vport_number[0x10]; 7855 7856 u8 reserved_at_60[0x20]; 7857 7858 struct mlx5_ifc_hca_vport_context_bits hca_vport_context; 7859 }; 7860 7861 struct mlx5_ifc_modify_cq_out_bits { 7862 u8 status[0x8]; 7863 u8 reserved_at_8[0x18]; 7864 7865 u8 syndrome[0x20]; 7866 7867 u8 reserved_at_40[0x40]; 7868 }; 7869 7870 enum { 7871 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0, 7872 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1, 7873 }; 7874 7875 struct mlx5_ifc_modify_cq_in_bits { 7876 u8 opcode[0x10]; 7877 u8 uid[0x10]; 7878 7879 u8 reserved_at_20[0x10]; 7880 u8 op_mod[0x10]; 7881 7882 u8 reserved_at_40[0x8]; 7883 u8 cqn[0x18]; 7884 7885 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select; 7886 7887 struct mlx5_ifc_cqc_bits cq_context; 7888 7889 u8 reserved_at_280[0x60]; 7890 7891 u8 cq_umem_valid[0x1]; 7892 u8 reserved_at_2e1[0x1f]; 7893 7894 u8 reserved_at_300[0x580]; 7895 7896 u8 pas[][0x40]; 7897 }; 7898 7899 struct mlx5_ifc_modify_cong_status_out_bits { 7900 u8 status[0x8]; 7901 u8 reserved_at_8[0x18]; 7902 7903 u8 syndrome[0x20]; 7904 7905 u8 reserved_at_40[0x40]; 7906 }; 7907 7908 struct mlx5_ifc_modify_cong_status_in_bits { 7909 u8 opcode[0x10]; 7910 u8 reserved_at_10[0x10]; 7911 7912 u8 reserved_at_20[0x10]; 7913 u8 op_mod[0x10]; 7914 7915 u8 reserved_at_40[0x18]; 7916 u8 priority[0x4]; 7917 u8 cong_protocol[0x4]; 7918 7919 u8 enable[0x1]; 7920 u8 tag_enable[0x1]; 7921 u8 reserved_at_62[0x1e]; 7922 }; 7923 7924 struct mlx5_ifc_modify_cong_params_out_bits { 7925 u8 status[0x8]; 7926 u8 reserved_at_8[0x18]; 7927 7928 u8 syndrome[0x20]; 7929 7930 u8 reserved_at_40[0x40]; 7931 }; 7932 7933 struct mlx5_ifc_modify_cong_params_in_bits { 7934 u8 opcode[0x10]; 7935 u8 reserved_at_10[0x10]; 7936 7937 u8 reserved_at_20[0x10]; 7938 u8 op_mod[0x10]; 7939 7940 u8 reserved_at_40[0x1c]; 7941 u8 cong_protocol[0x4]; 7942 7943 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select; 7944 7945 u8 reserved_at_80[0x80]; 7946 7947 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters; 7948 }; 7949 7950 struct mlx5_ifc_manage_pages_out_bits { 7951 u8 status[0x8]; 7952 u8 reserved_at_8[0x18]; 7953 7954 u8 syndrome[0x20]; 7955 7956 u8 output_num_entries[0x20]; 7957 7958 u8 reserved_at_60[0x20]; 7959 7960 u8 pas[][0x40]; 7961 }; 7962 7963 enum { 7964 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0, 7965 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1, 7966 MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2, 7967 }; 7968 7969 struct mlx5_ifc_manage_pages_in_bits { 7970 u8 opcode[0x10]; 7971 u8 reserved_at_10[0x10]; 7972 7973 u8 reserved_at_20[0x10]; 7974 u8 op_mod[0x10]; 7975 7976 u8 embedded_cpu_function[0x1]; 7977 u8 reserved_at_41[0xf]; 7978 u8 function_id[0x10]; 7979 7980 u8 input_num_entries[0x20]; 7981 7982 u8 pas[][0x40]; 7983 }; 7984 7985 struct mlx5_ifc_mad_ifc_out_bits { 7986 u8 status[0x8]; 7987 u8 reserved_at_8[0x18]; 7988 7989 u8 syndrome[0x20]; 7990 7991 u8 reserved_at_40[0x40]; 7992 7993 u8 response_mad_packet[256][0x8]; 7994 }; 7995 7996 struct mlx5_ifc_mad_ifc_in_bits { 7997 u8 opcode[0x10]; 7998 u8 reserved_at_10[0x10]; 7999 8000 u8 reserved_at_20[0x10]; 8001 u8 op_mod[0x10]; 8002 8003 u8 remote_lid[0x10]; 8004 u8 plane_index[0x8]; 8005 u8 port[0x8]; 8006 8007 u8 reserved_at_60[0x20]; 8008 8009 u8 mad[256][0x8]; 8010 }; 8011 8012 struct mlx5_ifc_init_hca_out_bits { 8013 u8 status[0x8]; 8014 u8 reserved_at_8[0x18]; 8015 8016 u8 syndrome[0x20]; 8017 8018 u8 reserved_at_40[0x40]; 8019 }; 8020 8021 struct mlx5_ifc_init_hca_in_bits { 8022 u8 opcode[0x10]; 8023 u8 reserved_at_10[0x10]; 8024 8025 u8 reserved_at_20[0x10]; 8026 u8 op_mod[0x10]; 8027 8028 u8 reserved_at_40[0x20]; 8029 8030 u8 reserved_at_60[0x2]; 8031 u8 sw_vhca_id[0xe]; 8032 u8 reserved_at_70[0x10]; 8033 8034 u8 sw_owner_id[4][0x20]; 8035 }; 8036 8037 struct mlx5_ifc_init2rtr_qp_out_bits { 8038 u8 status[0x8]; 8039 u8 reserved_at_8[0x18]; 8040 8041 u8 syndrome[0x20]; 8042 8043 u8 reserved_at_40[0x20]; 8044 u8 ece[0x20]; 8045 }; 8046 8047 struct mlx5_ifc_init2rtr_qp_in_bits { 8048 u8 opcode[0x10]; 8049 u8 uid[0x10]; 8050 8051 u8 reserved_at_20[0x10]; 8052 u8 op_mod[0x10]; 8053 8054 u8 reserved_at_40[0x8]; 8055 u8 qpn[0x18]; 8056 8057 u8 reserved_at_60[0x20]; 8058 8059 u8 opt_param_mask[0x20]; 8060 8061 u8 ece[0x20]; 8062 8063 struct mlx5_ifc_qpc_bits qpc; 8064 8065 u8 reserved_at_800[0x80]; 8066 }; 8067 8068 struct mlx5_ifc_init2init_qp_out_bits { 8069 u8 status[0x8]; 8070 u8 reserved_at_8[0x18]; 8071 8072 u8 syndrome[0x20]; 8073 8074 u8 reserved_at_40[0x20]; 8075 u8 ece[0x20]; 8076 }; 8077 8078 struct mlx5_ifc_init2init_qp_in_bits { 8079 u8 opcode[0x10]; 8080 u8 uid[0x10]; 8081 8082 u8 reserved_at_20[0x10]; 8083 u8 op_mod[0x10]; 8084 8085 u8 reserved_at_40[0x8]; 8086 u8 qpn[0x18]; 8087 8088 u8 reserved_at_60[0x20]; 8089 8090 u8 opt_param_mask[0x20]; 8091 8092 u8 ece[0x20]; 8093 8094 struct mlx5_ifc_qpc_bits qpc; 8095 8096 u8 reserved_at_800[0x80]; 8097 }; 8098 8099 struct mlx5_ifc_get_dropped_packet_log_out_bits { 8100 u8 status[0x8]; 8101 u8 reserved_at_8[0x18]; 8102 8103 u8 syndrome[0x20]; 8104 8105 u8 reserved_at_40[0x40]; 8106 8107 u8 packet_headers_log[128][0x8]; 8108 8109 u8 packet_syndrome[64][0x8]; 8110 }; 8111 8112 struct mlx5_ifc_get_dropped_packet_log_in_bits { 8113 u8 opcode[0x10]; 8114 u8 reserved_at_10[0x10]; 8115 8116 u8 reserved_at_20[0x10]; 8117 u8 op_mod[0x10]; 8118 8119 u8 reserved_at_40[0x40]; 8120 }; 8121 8122 struct mlx5_ifc_gen_eqe_in_bits { 8123 u8 opcode[0x10]; 8124 u8 reserved_at_10[0x10]; 8125 8126 u8 reserved_at_20[0x10]; 8127 u8 op_mod[0x10]; 8128 8129 u8 reserved_at_40[0x18]; 8130 u8 eq_number[0x8]; 8131 8132 u8 reserved_at_60[0x20]; 8133 8134 u8 eqe[64][0x8]; 8135 }; 8136 8137 struct mlx5_ifc_gen_eq_out_bits { 8138 u8 status[0x8]; 8139 u8 reserved_at_8[0x18]; 8140 8141 u8 syndrome[0x20]; 8142 8143 u8 reserved_at_40[0x40]; 8144 }; 8145 8146 struct mlx5_ifc_enable_hca_out_bits { 8147 u8 status[0x8]; 8148 u8 reserved_at_8[0x18]; 8149 8150 u8 syndrome[0x20]; 8151 8152 u8 reserved_at_40[0x20]; 8153 }; 8154 8155 struct mlx5_ifc_enable_hca_in_bits { 8156 u8 opcode[0x10]; 8157 u8 reserved_at_10[0x10]; 8158 8159 u8 reserved_at_20[0x10]; 8160 u8 op_mod[0x10]; 8161 8162 u8 embedded_cpu_function[0x1]; 8163 u8 reserved_at_41[0xf]; 8164 u8 function_id[0x10]; 8165 8166 u8 reserved_at_60[0x20]; 8167 }; 8168 8169 struct mlx5_ifc_drain_dct_out_bits { 8170 u8 status[0x8]; 8171 u8 reserved_at_8[0x18]; 8172 8173 u8 syndrome[0x20]; 8174 8175 u8 reserved_at_40[0x40]; 8176 }; 8177 8178 struct mlx5_ifc_drain_dct_in_bits { 8179 u8 opcode[0x10]; 8180 u8 uid[0x10]; 8181 8182 u8 reserved_at_20[0x10]; 8183 u8 op_mod[0x10]; 8184 8185 u8 reserved_at_40[0x8]; 8186 u8 dctn[0x18]; 8187 8188 u8 reserved_at_60[0x20]; 8189 }; 8190 8191 struct mlx5_ifc_disable_hca_out_bits { 8192 u8 status[0x8]; 8193 u8 reserved_at_8[0x18]; 8194 8195 u8 syndrome[0x20]; 8196 8197 u8 reserved_at_40[0x20]; 8198 }; 8199 8200 struct mlx5_ifc_disable_hca_in_bits { 8201 u8 opcode[0x10]; 8202 u8 reserved_at_10[0x10]; 8203 8204 u8 reserved_at_20[0x10]; 8205 u8 op_mod[0x10]; 8206 8207 u8 embedded_cpu_function[0x1]; 8208 u8 reserved_at_41[0xf]; 8209 u8 function_id[0x10]; 8210 8211 u8 reserved_at_60[0x20]; 8212 }; 8213 8214 struct mlx5_ifc_detach_from_mcg_out_bits { 8215 u8 status[0x8]; 8216 u8 reserved_at_8[0x18]; 8217 8218 u8 syndrome[0x20]; 8219 8220 u8 reserved_at_40[0x40]; 8221 }; 8222 8223 struct mlx5_ifc_detach_from_mcg_in_bits { 8224 u8 opcode[0x10]; 8225 u8 uid[0x10]; 8226 8227 u8 reserved_at_20[0x10]; 8228 u8 op_mod[0x10]; 8229 8230 u8 reserved_at_40[0x8]; 8231 u8 qpn[0x18]; 8232 8233 u8 reserved_at_60[0x20]; 8234 8235 u8 multicast_gid[16][0x8]; 8236 }; 8237 8238 struct mlx5_ifc_destroy_xrq_out_bits { 8239 u8 status[0x8]; 8240 u8 reserved_at_8[0x18]; 8241 8242 u8 syndrome[0x20]; 8243 8244 u8 reserved_at_40[0x40]; 8245 }; 8246 8247 struct mlx5_ifc_destroy_xrq_in_bits { 8248 u8 opcode[0x10]; 8249 u8 uid[0x10]; 8250 8251 u8 reserved_at_20[0x10]; 8252 u8 op_mod[0x10]; 8253 8254 u8 reserved_at_40[0x8]; 8255 u8 xrqn[0x18]; 8256 8257 u8 reserved_at_60[0x20]; 8258 }; 8259 8260 struct mlx5_ifc_destroy_xrc_srq_out_bits { 8261 u8 status[0x8]; 8262 u8 reserved_at_8[0x18]; 8263 8264 u8 syndrome[0x20]; 8265 8266 u8 reserved_at_40[0x40]; 8267 }; 8268 8269 struct mlx5_ifc_destroy_xrc_srq_in_bits { 8270 u8 opcode[0x10]; 8271 u8 uid[0x10]; 8272 8273 u8 reserved_at_20[0x10]; 8274 u8 op_mod[0x10]; 8275 8276 u8 reserved_at_40[0x8]; 8277 u8 xrc_srqn[0x18]; 8278 8279 u8 reserved_at_60[0x20]; 8280 }; 8281 8282 struct mlx5_ifc_destroy_tis_out_bits { 8283 u8 status[0x8]; 8284 u8 reserved_at_8[0x18]; 8285 8286 u8 syndrome[0x20]; 8287 8288 u8 reserved_at_40[0x40]; 8289 }; 8290 8291 struct mlx5_ifc_destroy_tis_in_bits { 8292 u8 opcode[0x10]; 8293 u8 uid[0x10]; 8294 8295 u8 reserved_at_20[0x10]; 8296 u8 op_mod[0x10]; 8297 8298 u8 reserved_at_40[0x8]; 8299 u8 tisn[0x18]; 8300 8301 u8 reserved_at_60[0x20]; 8302 }; 8303 8304 struct mlx5_ifc_destroy_tir_out_bits { 8305 u8 status[0x8]; 8306 u8 reserved_at_8[0x18]; 8307 8308 u8 syndrome[0x20]; 8309 8310 u8 reserved_at_40[0x40]; 8311 }; 8312 8313 struct mlx5_ifc_destroy_tir_in_bits { 8314 u8 opcode[0x10]; 8315 u8 uid[0x10]; 8316 8317 u8 reserved_at_20[0x10]; 8318 u8 op_mod[0x10]; 8319 8320 u8 reserved_at_40[0x8]; 8321 u8 tirn[0x18]; 8322 8323 u8 reserved_at_60[0x20]; 8324 }; 8325 8326 struct mlx5_ifc_destroy_srq_out_bits { 8327 u8 status[0x8]; 8328 u8 reserved_at_8[0x18]; 8329 8330 u8 syndrome[0x20]; 8331 8332 u8 reserved_at_40[0x40]; 8333 }; 8334 8335 struct mlx5_ifc_destroy_srq_in_bits { 8336 u8 opcode[0x10]; 8337 u8 uid[0x10]; 8338 8339 u8 reserved_at_20[0x10]; 8340 u8 op_mod[0x10]; 8341 8342 u8 reserved_at_40[0x8]; 8343 u8 srqn[0x18]; 8344 8345 u8 reserved_at_60[0x20]; 8346 }; 8347 8348 struct mlx5_ifc_destroy_sq_out_bits { 8349 u8 status[0x8]; 8350 u8 reserved_at_8[0x18]; 8351 8352 u8 syndrome[0x20]; 8353 8354 u8 reserved_at_40[0x40]; 8355 }; 8356 8357 struct mlx5_ifc_destroy_sq_in_bits { 8358 u8 opcode[0x10]; 8359 u8 uid[0x10]; 8360 8361 u8 reserved_at_20[0x10]; 8362 u8 op_mod[0x10]; 8363 8364 u8 reserved_at_40[0x8]; 8365 u8 sqn[0x18]; 8366 8367 u8 reserved_at_60[0x20]; 8368 }; 8369 8370 struct mlx5_ifc_destroy_scheduling_element_out_bits { 8371 u8 status[0x8]; 8372 u8 reserved_at_8[0x18]; 8373 8374 u8 syndrome[0x20]; 8375 8376 u8 reserved_at_40[0x1c0]; 8377 }; 8378 8379 struct mlx5_ifc_destroy_scheduling_element_in_bits { 8380 u8 opcode[0x10]; 8381 u8 reserved_at_10[0x10]; 8382 8383 u8 reserved_at_20[0x10]; 8384 u8 op_mod[0x10]; 8385 8386 u8 scheduling_hierarchy[0x8]; 8387 u8 reserved_at_48[0x18]; 8388 8389 u8 scheduling_element_id[0x20]; 8390 8391 u8 reserved_at_80[0x180]; 8392 }; 8393 8394 struct mlx5_ifc_destroy_rqt_out_bits { 8395 u8 status[0x8]; 8396 u8 reserved_at_8[0x18]; 8397 8398 u8 syndrome[0x20]; 8399 8400 u8 reserved_at_40[0x40]; 8401 }; 8402 8403 struct mlx5_ifc_destroy_rqt_in_bits { 8404 u8 opcode[0x10]; 8405 u8 uid[0x10]; 8406 8407 u8 reserved_at_20[0x10]; 8408 u8 op_mod[0x10]; 8409 8410 u8 reserved_at_40[0x8]; 8411 u8 rqtn[0x18]; 8412 8413 u8 reserved_at_60[0x20]; 8414 }; 8415 8416 struct mlx5_ifc_destroy_rq_out_bits { 8417 u8 status[0x8]; 8418 u8 reserved_at_8[0x18]; 8419 8420 u8 syndrome[0x20]; 8421 8422 u8 reserved_at_40[0x40]; 8423 }; 8424 8425 struct mlx5_ifc_destroy_rq_in_bits { 8426 u8 opcode[0x10]; 8427 u8 uid[0x10]; 8428 8429 u8 reserved_at_20[0x10]; 8430 u8 op_mod[0x10]; 8431 8432 u8 reserved_at_40[0x8]; 8433 u8 rqn[0x18]; 8434 8435 u8 reserved_at_60[0x20]; 8436 }; 8437 8438 struct mlx5_ifc_set_delay_drop_params_in_bits { 8439 u8 opcode[0x10]; 8440 u8 reserved_at_10[0x10]; 8441 8442 u8 reserved_at_20[0x10]; 8443 u8 op_mod[0x10]; 8444 8445 u8 reserved_at_40[0x20]; 8446 8447 u8 reserved_at_60[0x10]; 8448 u8 delay_drop_timeout[0x10]; 8449 }; 8450 8451 struct mlx5_ifc_set_delay_drop_params_out_bits { 8452 u8 status[0x8]; 8453 u8 reserved_at_8[0x18]; 8454 8455 u8 syndrome[0x20]; 8456 8457 u8 reserved_at_40[0x40]; 8458 }; 8459 8460 struct mlx5_ifc_destroy_rmp_out_bits { 8461 u8 status[0x8]; 8462 u8 reserved_at_8[0x18]; 8463 8464 u8 syndrome[0x20]; 8465 8466 u8 reserved_at_40[0x40]; 8467 }; 8468 8469 struct mlx5_ifc_destroy_rmp_in_bits { 8470 u8 opcode[0x10]; 8471 u8 uid[0x10]; 8472 8473 u8 reserved_at_20[0x10]; 8474 u8 op_mod[0x10]; 8475 8476 u8 reserved_at_40[0x8]; 8477 u8 rmpn[0x18]; 8478 8479 u8 reserved_at_60[0x20]; 8480 }; 8481 8482 struct mlx5_ifc_destroy_qp_out_bits { 8483 u8 status[0x8]; 8484 u8 reserved_at_8[0x18]; 8485 8486 u8 syndrome[0x20]; 8487 8488 u8 reserved_at_40[0x40]; 8489 }; 8490 8491 struct mlx5_ifc_destroy_qp_in_bits { 8492 u8 opcode[0x10]; 8493 u8 uid[0x10]; 8494 8495 u8 reserved_at_20[0x10]; 8496 u8 op_mod[0x10]; 8497 8498 u8 reserved_at_40[0x8]; 8499 u8 qpn[0x18]; 8500 8501 u8 reserved_at_60[0x20]; 8502 }; 8503 8504 struct mlx5_ifc_destroy_psv_out_bits { 8505 u8 status[0x8]; 8506 u8 reserved_at_8[0x18]; 8507 8508 u8 syndrome[0x20]; 8509 8510 u8 reserved_at_40[0x40]; 8511 }; 8512 8513 struct mlx5_ifc_destroy_psv_in_bits { 8514 u8 opcode[0x10]; 8515 u8 reserved_at_10[0x10]; 8516 8517 u8 reserved_at_20[0x10]; 8518 u8 op_mod[0x10]; 8519 8520 u8 reserved_at_40[0x8]; 8521 u8 psvn[0x18]; 8522 8523 u8 reserved_at_60[0x20]; 8524 }; 8525 8526 struct mlx5_ifc_destroy_mkey_out_bits { 8527 u8 status[0x8]; 8528 u8 reserved_at_8[0x18]; 8529 8530 u8 syndrome[0x20]; 8531 8532 u8 reserved_at_40[0x40]; 8533 }; 8534 8535 struct mlx5_ifc_destroy_mkey_in_bits { 8536 u8 opcode[0x10]; 8537 u8 uid[0x10]; 8538 8539 u8 reserved_at_20[0x10]; 8540 u8 op_mod[0x10]; 8541 8542 u8 reserved_at_40[0x8]; 8543 u8 mkey_index[0x18]; 8544 8545 u8 reserved_at_60[0x20]; 8546 }; 8547 8548 struct mlx5_ifc_destroy_flow_table_out_bits { 8549 u8 status[0x8]; 8550 u8 reserved_at_8[0x18]; 8551 8552 u8 syndrome[0x20]; 8553 8554 u8 reserved_at_40[0x40]; 8555 }; 8556 8557 struct mlx5_ifc_destroy_flow_table_in_bits { 8558 u8 opcode[0x10]; 8559 u8 reserved_at_10[0x10]; 8560 8561 u8 reserved_at_20[0x10]; 8562 u8 op_mod[0x10]; 8563 8564 u8 other_vport[0x1]; 8565 u8 reserved_at_41[0xf]; 8566 u8 vport_number[0x10]; 8567 8568 u8 reserved_at_60[0x20]; 8569 8570 u8 table_type[0x8]; 8571 u8 reserved_at_88[0x18]; 8572 8573 u8 reserved_at_a0[0x8]; 8574 u8 table_id[0x18]; 8575 8576 u8 reserved_at_c0[0x140]; 8577 }; 8578 8579 struct mlx5_ifc_destroy_flow_group_out_bits { 8580 u8 status[0x8]; 8581 u8 reserved_at_8[0x18]; 8582 8583 u8 syndrome[0x20]; 8584 8585 u8 reserved_at_40[0x40]; 8586 }; 8587 8588 struct mlx5_ifc_destroy_flow_group_in_bits { 8589 u8 opcode[0x10]; 8590 u8 reserved_at_10[0x10]; 8591 8592 u8 reserved_at_20[0x10]; 8593 u8 op_mod[0x10]; 8594 8595 u8 other_vport[0x1]; 8596 u8 reserved_at_41[0xf]; 8597 u8 vport_number[0x10]; 8598 8599 u8 reserved_at_60[0x20]; 8600 8601 u8 table_type[0x8]; 8602 u8 reserved_at_88[0x18]; 8603 8604 u8 reserved_at_a0[0x8]; 8605 u8 table_id[0x18]; 8606 8607 u8 group_id[0x20]; 8608 8609 u8 reserved_at_e0[0x120]; 8610 }; 8611 8612 struct mlx5_ifc_destroy_eq_out_bits { 8613 u8 status[0x8]; 8614 u8 reserved_at_8[0x18]; 8615 8616 u8 syndrome[0x20]; 8617 8618 u8 reserved_at_40[0x40]; 8619 }; 8620 8621 struct mlx5_ifc_destroy_eq_in_bits { 8622 u8 opcode[0x10]; 8623 u8 reserved_at_10[0x10]; 8624 8625 u8 reserved_at_20[0x10]; 8626 u8 op_mod[0x10]; 8627 8628 u8 reserved_at_40[0x18]; 8629 u8 eq_number[0x8]; 8630 8631 u8 reserved_at_60[0x20]; 8632 }; 8633 8634 struct mlx5_ifc_destroy_dct_out_bits { 8635 u8 status[0x8]; 8636 u8 reserved_at_8[0x18]; 8637 8638 u8 syndrome[0x20]; 8639 8640 u8 reserved_at_40[0x40]; 8641 }; 8642 8643 struct mlx5_ifc_destroy_dct_in_bits { 8644 u8 opcode[0x10]; 8645 u8 uid[0x10]; 8646 8647 u8 reserved_at_20[0x10]; 8648 u8 op_mod[0x10]; 8649 8650 u8 reserved_at_40[0x8]; 8651 u8 dctn[0x18]; 8652 8653 u8 reserved_at_60[0x20]; 8654 }; 8655 8656 struct mlx5_ifc_destroy_cq_out_bits { 8657 u8 status[0x8]; 8658 u8 reserved_at_8[0x18]; 8659 8660 u8 syndrome[0x20]; 8661 8662 u8 reserved_at_40[0x40]; 8663 }; 8664 8665 struct mlx5_ifc_destroy_cq_in_bits { 8666 u8 opcode[0x10]; 8667 u8 uid[0x10]; 8668 8669 u8 reserved_at_20[0x10]; 8670 u8 op_mod[0x10]; 8671 8672 u8 reserved_at_40[0x8]; 8673 u8 cqn[0x18]; 8674 8675 u8 reserved_at_60[0x20]; 8676 }; 8677 8678 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits { 8679 u8 status[0x8]; 8680 u8 reserved_at_8[0x18]; 8681 8682 u8 syndrome[0x20]; 8683 8684 u8 reserved_at_40[0x40]; 8685 }; 8686 8687 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits { 8688 u8 opcode[0x10]; 8689 u8 reserved_at_10[0x10]; 8690 8691 u8 reserved_at_20[0x10]; 8692 u8 op_mod[0x10]; 8693 8694 u8 reserved_at_40[0x20]; 8695 8696 u8 reserved_at_60[0x10]; 8697 u8 vxlan_udp_port[0x10]; 8698 }; 8699 8700 struct mlx5_ifc_delete_l2_table_entry_out_bits { 8701 u8 status[0x8]; 8702 u8 reserved_at_8[0x18]; 8703 8704 u8 syndrome[0x20]; 8705 8706 u8 reserved_at_40[0x40]; 8707 }; 8708 8709 struct mlx5_ifc_delete_l2_table_entry_in_bits { 8710 u8 opcode[0x10]; 8711 u8 reserved_at_10[0x10]; 8712 8713 u8 reserved_at_20[0x10]; 8714 u8 op_mod[0x10]; 8715 8716 u8 reserved_at_40[0x60]; 8717 8718 u8 reserved_at_a0[0x8]; 8719 u8 table_index[0x18]; 8720 8721 u8 reserved_at_c0[0x140]; 8722 }; 8723 8724 struct mlx5_ifc_delete_fte_out_bits { 8725 u8 status[0x8]; 8726 u8 reserved_at_8[0x18]; 8727 8728 u8 syndrome[0x20]; 8729 8730 u8 reserved_at_40[0x40]; 8731 }; 8732 8733 struct mlx5_ifc_delete_fte_in_bits { 8734 u8 opcode[0x10]; 8735 u8 reserved_at_10[0x10]; 8736 8737 u8 reserved_at_20[0x10]; 8738 u8 op_mod[0x10]; 8739 8740 u8 other_vport[0x1]; 8741 u8 reserved_at_41[0xf]; 8742 u8 vport_number[0x10]; 8743 8744 u8 reserved_at_60[0x20]; 8745 8746 u8 table_type[0x8]; 8747 u8 reserved_at_88[0x18]; 8748 8749 u8 reserved_at_a0[0x8]; 8750 u8 table_id[0x18]; 8751 8752 u8 reserved_at_c0[0x40]; 8753 8754 u8 flow_index[0x20]; 8755 8756 u8 reserved_at_120[0xe0]; 8757 }; 8758 8759 struct mlx5_ifc_dealloc_xrcd_out_bits { 8760 u8 status[0x8]; 8761 u8 reserved_at_8[0x18]; 8762 8763 u8 syndrome[0x20]; 8764 8765 u8 reserved_at_40[0x40]; 8766 }; 8767 8768 struct mlx5_ifc_dealloc_xrcd_in_bits { 8769 u8 opcode[0x10]; 8770 u8 uid[0x10]; 8771 8772 u8 reserved_at_20[0x10]; 8773 u8 op_mod[0x10]; 8774 8775 u8 reserved_at_40[0x8]; 8776 u8 xrcd[0x18]; 8777 8778 u8 reserved_at_60[0x20]; 8779 }; 8780 8781 struct mlx5_ifc_dealloc_uar_out_bits { 8782 u8 status[0x8]; 8783 u8 reserved_at_8[0x18]; 8784 8785 u8 syndrome[0x20]; 8786 8787 u8 reserved_at_40[0x40]; 8788 }; 8789 8790 struct mlx5_ifc_dealloc_uar_in_bits { 8791 u8 opcode[0x10]; 8792 u8 uid[0x10]; 8793 8794 u8 reserved_at_20[0x10]; 8795 u8 op_mod[0x10]; 8796 8797 u8 reserved_at_40[0x8]; 8798 u8 uar[0x18]; 8799 8800 u8 reserved_at_60[0x20]; 8801 }; 8802 8803 struct mlx5_ifc_dealloc_transport_domain_out_bits { 8804 u8 status[0x8]; 8805 u8 reserved_at_8[0x18]; 8806 8807 u8 syndrome[0x20]; 8808 8809 u8 reserved_at_40[0x40]; 8810 }; 8811 8812 struct mlx5_ifc_dealloc_transport_domain_in_bits { 8813 u8 opcode[0x10]; 8814 u8 uid[0x10]; 8815 8816 u8 reserved_at_20[0x10]; 8817 u8 op_mod[0x10]; 8818 8819 u8 reserved_at_40[0x8]; 8820 u8 transport_domain[0x18]; 8821 8822 u8 reserved_at_60[0x20]; 8823 }; 8824 8825 struct mlx5_ifc_dealloc_q_counter_out_bits { 8826 u8 status[0x8]; 8827 u8 reserved_at_8[0x18]; 8828 8829 u8 syndrome[0x20]; 8830 8831 u8 reserved_at_40[0x40]; 8832 }; 8833 8834 struct mlx5_ifc_dealloc_q_counter_in_bits { 8835 u8 opcode[0x10]; 8836 u8 reserved_at_10[0x10]; 8837 8838 u8 reserved_at_20[0x10]; 8839 u8 op_mod[0x10]; 8840 8841 u8 reserved_at_40[0x18]; 8842 u8 counter_set_id[0x8]; 8843 8844 u8 reserved_at_60[0x20]; 8845 }; 8846 8847 struct mlx5_ifc_dealloc_pd_out_bits { 8848 u8 status[0x8]; 8849 u8 reserved_at_8[0x18]; 8850 8851 u8 syndrome[0x20]; 8852 8853 u8 reserved_at_40[0x40]; 8854 }; 8855 8856 struct mlx5_ifc_dealloc_pd_in_bits { 8857 u8 opcode[0x10]; 8858 u8 uid[0x10]; 8859 8860 u8 reserved_at_20[0x10]; 8861 u8 op_mod[0x10]; 8862 8863 u8 reserved_at_40[0x8]; 8864 u8 pd[0x18]; 8865 8866 u8 reserved_at_60[0x20]; 8867 }; 8868 8869 struct mlx5_ifc_dealloc_flow_counter_out_bits { 8870 u8 status[0x8]; 8871 u8 reserved_at_8[0x18]; 8872 8873 u8 syndrome[0x20]; 8874 8875 u8 reserved_at_40[0x40]; 8876 }; 8877 8878 struct mlx5_ifc_dealloc_flow_counter_in_bits { 8879 u8 opcode[0x10]; 8880 u8 reserved_at_10[0x10]; 8881 8882 u8 reserved_at_20[0x10]; 8883 u8 op_mod[0x10]; 8884 8885 u8 flow_counter_id[0x20]; 8886 8887 u8 reserved_at_60[0x20]; 8888 }; 8889 8890 struct mlx5_ifc_create_xrq_out_bits { 8891 u8 status[0x8]; 8892 u8 reserved_at_8[0x18]; 8893 8894 u8 syndrome[0x20]; 8895 8896 u8 reserved_at_40[0x8]; 8897 u8 xrqn[0x18]; 8898 8899 u8 reserved_at_60[0x20]; 8900 }; 8901 8902 struct mlx5_ifc_create_xrq_in_bits { 8903 u8 opcode[0x10]; 8904 u8 uid[0x10]; 8905 8906 u8 reserved_at_20[0x10]; 8907 u8 op_mod[0x10]; 8908 8909 u8 reserved_at_40[0x40]; 8910 8911 struct mlx5_ifc_xrqc_bits xrq_context; 8912 }; 8913 8914 struct mlx5_ifc_create_xrc_srq_out_bits { 8915 u8 status[0x8]; 8916 u8 reserved_at_8[0x18]; 8917 8918 u8 syndrome[0x20]; 8919 8920 u8 reserved_at_40[0x8]; 8921 u8 xrc_srqn[0x18]; 8922 8923 u8 reserved_at_60[0x20]; 8924 }; 8925 8926 struct mlx5_ifc_create_xrc_srq_in_bits { 8927 u8 opcode[0x10]; 8928 u8 uid[0x10]; 8929 8930 u8 reserved_at_20[0x10]; 8931 u8 op_mod[0x10]; 8932 8933 u8 reserved_at_40[0x40]; 8934 8935 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry; 8936 8937 u8 reserved_at_280[0x60]; 8938 8939 u8 xrc_srq_umem_valid[0x1]; 8940 u8 reserved_at_2e1[0x1f]; 8941 8942 u8 reserved_at_300[0x580]; 8943 8944 u8 pas[][0x40]; 8945 }; 8946 8947 struct mlx5_ifc_create_tis_out_bits { 8948 u8 status[0x8]; 8949 u8 reserved_at_8[0x18]; 8950 8951 u8 syndrome[0x20]; 8952 8953 u8 reserved_at_40[0x8]; 8954 u8 tisn[0x18]; 8955 8956 u8 reserved_at_60[0x20]; 8957 }; 8958 8959 struct mlx5_ifc_create_tis_in_bits { 8960 u8 opcode[0x10]; 8961 u8 uid[0x10]; 8962 8963 u8 reserved_at_20[0x10]; 8964 u8 op_mod[0x10]; 8965 8966 u8 reserved_at_40[0xc0]; 8967 8968 struct mlx5_ifc_tisc_bits ctx; 8969 }; 8970 8971 struct mlx5_ifc_create_tir_out_bits { 8972 u8 status[0x8]; 8973 u8 icm_address_63_40[0x18]; 8974 8975 u8 syndrome[0x20]; 8976 8977 u8 icm_address_39_32[0x8]; 8978 u8 tirn[0x18]; 8979 8980 u8 icm_address_31_0[0x20]; 8981 }; 8982 8983 struct mlx5_ifc_create_tir_in_bits { 8984 u8 opcode[0x10]; 8985 u8 uid[0x10]; 8986 8987 u8 reserved_at_20[0x10]; 8988 u8 op_mod[0x10]; 8989 8990 u8 reserved_at_40[0xc0]; 8991 8992 struct mlx5_ifc_tirc_bits ctx; 8993 }; 8994 8995 struct mlx5_ifc_create_srq_out_bits { 8996 u8 status[0x8]; 8997 u8 reserved_at_8[0x18]; 8998 8999 u8 syndrome[0x20]; 9000 9001 u8 reserved_at_40[0x8]; 9002 u8 srqn[0x18]; 9003 9004 u8 reserved_at_60[0x20]; 9005 }; 9006 9007 struct mlx5_ifc_create_srq_in_bits { 9008 u8 opcode[0x10]; 9009 u8 uid[0x10]; 9010 9011 u8 reserved_at_20[0x10]; 9012 u8 op_mod[0x10]; 9013 9014 u8 reserved_at_40[0x40]; 9015 9016 struct mlx5_ifc_srqc_bits srq_context_entry; 9017 9018 u8 reserved_at_280[0x600]; 9019 9020 u8 pas[][0x40]; 9021 }; 9022 9023 struct mlx5_ifc_create_sq_out_bits { 9024 u8 status[0x8]; 9025 u8 reserved_at_8[0x18]; 9026 9027 u8 syndrome[0x20]; 9028 9029 u8 reserved_at_40[0x8]; 9030 u8 sqn[0x18]; 9031 9032 u8 reserved_at_60[0x20]; 9033 }; 9034 9035 struct mlx5_ifc_create_sq_in_bits { 9036 u8 opcode[0x10]; 9037 u8 uid[0x10]; 9038 9039 u8 reserved_at_20[0x10]; 9040 u8 op_mod[0x10]; 9041 9042 u8 reserved_at_40[0xc0]; 9043 9044 struct mlx5_ifc_sqc_bits ctx; 9045 }; 9046 9047 struct mlx5_ifc_create_scheduling_element_out_bits { 9048 u8 status[0x8]; 9049 u8 reserved_at_8[0x18]; 9050 9051 u8 syndrome[0x20]; 9052 9053 u8 reserved_at_40[0x40]; 9054 9055 u8 scheduling_element_id[0x20]; 9056 9057 u8 reserved_at_a0[0x160]; 9058 }; 9059 9060 struct mlx5_ifc_create_scheduling_element_in_bits { 9061 u8 opcode[0x10]; 9062 u8 reserved_at_10[0x10]; 9063 9064 u8 reserved_at_20[0x10]; 9065 u8 op_mod[0x10]; 9066 9067 u8 scheduling_hierarchy[0x8]; 9068 u8 reserved_at_48[0x18]; 9069 9070 u8 reserved_at_60[0xa0]; 9071 9072 struct mlx5_ifc_scheduling_context_bits scheduling_context; 9073 9074 u8 reserved_at_300[0x100]; 9075 }; 9076 9077 struct mlx5_ifc_create_rqt_out_bits { 9078 u8 status[0x8]; 9079 u8 reserved_at_8[0x18]; 9080 9081 u8 syndrome[0x20]; 9082 9083 u8 reserved_at_40[0x8]; 9084 u8 rqtn[0x18]; 9085 9086 u8 reserved_at_60[0x20]; 9087 }; 9088 9089 struct mlx5_ifc_create_rqt_in_bits { 9090 u8 opcode[0x10]; 9091 u8 uid[0x10]; 9092 9093 u8 reserved_at_20[0x10]; 9094 u8 op_mod[0x10]; 9095 9096 u8 reserved_at_40[0xc0]; 9097 9098 struct mlx5_ifc_rqtc_bits rqt_context; 9099 }; 9100 9101 struct mlx5_ifc_create_rq_out_bits { 9102 u8 status[0x8]; 9103 u8 reserved_at_8[0x18]; 9104 9105 u8 syndrome[0x20]; 9106 9107 u8 reserved_at_40[0x8]; 9108 u8 rqn[0x18]; 9109 9110 u8 reserved_at_60[0x20]; 9111 }; 9112 9113 struct mlx5_ifc_create_rq_in_bits { 9114 u8 opcode[0x10]; 9115 u8 uid[0x10]; 9116 9117 u8 reserved_at_20[0x10]; 9118 u8 op_mod[0x10]; 9119 9120 u8 reserved_at_40[0xc0]; 9121 9122 struct mlx5_ifc_rqc_bits ctx; 9123 }; 9124 9125 struct mlx5_ifc_create_rmp_out_bits { 9126 u8 status[0x8]; 9127 u8 reserved_at_8[0x18]; 9128 9129 u8 syndrome[0x20]; 9130 9131 u8 reserved_at_40[0x8]; 9132 u8 rmpn[0x18]; 9133 9134 u8 reserved_at_60[0x20]; 9135 }; 9136 9137 struct mlx5_ifc_create_rmp_in_bits { 9138 u8 opcode[0x10]; 9139 u8 uid[0x10]; 9140 9141 u8 reserved_at_20[0x10]; 9142 u8 op_mod[0x10]; 9143 9144 u8 reserved_at_40[0xc0]; 9145 9146 struct mlx5_ifc_rmpc_bits ctx; 9147 }; 9148 9149 struct mlx5_ifc_create_qp_out_bits { 9150 u8 status[0x8]; 9151 u8 reserved_at_8[0x18]; 9152 9153 u8 syndrome[0x20]; 9154 9155 u8 reserved_at_40[0x8]; 9156 u8 qpn[0x18]; 9157 9158 u8 ece[0x20]; 9159 }; 9160 9161 struct mlx5_ifc_create_qp_in_bits { 9162 u8 opcode[0x10]; 9163 u8 uid[0x10]; 9164 9165 u8 reserved_at_20[0x10]; 9166 u8 op_mod[0x10]; 9167 9168 u8 qpc_ext[0x1]; 9169 u8 reserved_at_41[0x7]; 9170 u8 input_qpn[0x18]; 9171 9172 u8 reserved_at_60[0x20]; 9173 u8 opt_param_mask[0x20]; 9174 9175 u8 ece[0x20]; 9176 9177 struct mlx5_ifc_qpc_bits qpc; 9178 9179 u8 wq_umem_offset[0x40]; 9180 9181 u8 wq_umem_id[0x20]; 9182 9183 u8 wq_umem_valid[0x1]; 9184 u8 reserved_at_861[0x1f]; 9185 9186 u8 pas[][0x40]; 9187 }; 9188 9189 struct mlx5_ifc_create_psv_out_bits { 9190 u8 status[0x8]; 9191 u8 reserved_at_8[0x18]; 9192 9193 u8 syndrome[0x20]; 9194 9195 u8 reserved_at_40[0x40]; 9196 9197 u8 reserved_at_80[0x8]; 9198 u8 psv0_index[0x18]; 9199 9200 u8 reserved_at_a0[0x8]; 9201 u8 psv1_index[0x18]; 9202 9203 u8 reserved_at_c0[0x8]; 9204 u8 psv2_index[0x18]; 9205 9206 u8 reserved_at_e0[0x8]; 9207 u8 psv3_index[0x18]; 9208 }; 9209 9210 struct mlx5_ifc_create_psv_in_bits { 9211 u8 opcode[0x10]; 9212 u8 reserved_at_10[0x10]; 9213 9214 u8 reserved_at_20[0x10]; 9215 u8 op_mod[0x10]; 9216 9217 u8 num_psv[0x4]; 9218 u8 reserved_at_44[0x4]; 9219 u8 pd[0x18]; 9220 9221 u8 reserved_at_60[0x20]; 9222 }; 9223 9224 struct mlx5_ifc_create_mkey_out_bits { 9225 u8 status[0x8]; 9226 u8 reserved_at_8[0x18]; 9227 9228 u8 syndrome[0x20]; 9229 9230 u8 reserved_at_40[0x8]; 9231 u8 mkey_index[0x18]; 9232 9233 u8 reserved_at_60[0x20]; 9234 }; 9235 9236 struct mlx5_ifc_create_mkey_in_bits { 9237 u8 opcode[0x10]; 9238 u8 uid[0x10]; 9239 9240 u8 reserved_at_20[0x10]; 9241 u8 op_mod[0x10]; 9242 9243 u8 reserved_at_40[0x20]; 9244 9245 u8 pg_access[0x1]; 9246 u8 mkey_umem_valid[0x1]; 9247 u8 data_direct[0x1]; 9248 u8 reserved_at_63[0x1d]; 9249 9250 struct mlx5_ifc_mkc_bits memory_key_mkey_entry; 9251 9252 u8 reserved_at_280[0x80]; 9253 9254 u8 translations_octword_actual_size[0x20]; 9255 9256 u8 reserved_at_320[0x560]; 9257 9258 u8 klm_pas_mtt[][0x20]; 9259 }; 9260 9261 enum { 9262 MLX5_FLOW_TABLE_TYPE_NIC_RX = 0x0, 9263 MLX5_FLOW_TABLE_TYPE_NIC_TX = 0x1, 9264 MLX5_FLOW_TABLE_TYPE_ESW_EGRESS_ACL = 0x2, 9265 MLX5_FLOW_TABLE_TYPE_ESW_INGRESS_ACL = 0x3, 9266 MLX5_FLOW_TABLE_TYPE_FDB = 0X4, 9267 MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 0X5, 9268 MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 0X6, 9269 }; 9270 9271 struct mlx5_ifc_create_flow_table_out_bits { 9272 u8 status[0x8]; 9273 u8 icm_address_63_40[0x18]; 9274 9275 u8 syndrome[0x20]; 9276 9277 u8 icm_address_39_32[0x8]; 9278 u8 table_id[0x18]; 9279 9280 u8 icm_address_31_0[0x20]; 9281 }; 9282 9283 struct mlx5_ifc_create_flow_table_in_bits { 9284 u8 opcode[0x10]; 9285 u8 uid[0x10]; 9286 9287 u8 reserved_at_20[0x10]; 9288 u8 op_mod[0x10]; 9289 9290 u8 other_vport[0x1]; 9291 u8 reserved_at_41[0xf]; 9292 u8 vport_number[0x10]; 9293 9294 u8 reserved_at_60[0x20]; 9295 9296 u8 table_type[0x8]; 9297 u8 reserved_at_88[0x18]; 9298 9299 u8 reserved_at_a0[0x20]; 9300 9301 struct mlx5_ifc_flow_table_context_bits flow_table_context; 9302 }; 9303 9304 struct mlx5_ifc_create_flow_group_out_bits { 9305 u8 status[0x8]; 9306 u8 reserved_at_8[0x18]; 9307 9308 u8 syndrome[0x20]; 9309 9310 u8 reserved_at_40[0x8]; 9311 u8 group_id[0x18]; 9312 9313 u8 reserved_at_60[0x20]; 9314 }; 9315 9316 enum { 9317 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_TCAM_SUBTABLE = 0x0, 9318 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_HASH_SPLIT = 0x1, 9319 }; 9320 9321 enum { 9322 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0, 9323 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1, 9324 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2, 9325 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3, 9326 }; 9327 9328 struct mlx5_ifc_create_flow_group_in_bits { 9329 u8 opcode[0x10]; 9330 u8 reserved_at_10[0x10]; 9331 9332 u8 reserved_at_20[0x10]; 9333 u8 op_mod[0x10]; 9334 9335 u8 other_vport[0x1]; 9336 u8 reserved_at_41[0xf]; 9337 u8 vport_number[0x10]; 9338 9339 u8 reserved_at_60[0x20]; 9340 9341 u8 table_type[0x8]; 9342 u8 reserved_at_88[0x4]; 9343 u8 group_type[0x4]; 9344 u8 reserved_at_90[0x10]; 9345 9346 u8 reserved_at_a0[0x8]; 9347 u8 table_id[0x18]; 9348 9349 u8 source_eswitch_owner_vhca_id_valid[0x1]; 9350 9351 u8 reserved_at_c1[0x1f]; 9352 9353 u8 start_flow_index[0x20]; 9354 9355 u8 reserved_at_100[0x20]; 9356 9357 u8 end_flow_index[0x20]; 9358 9359 u8 reserved_at_140[0x10]; 9360 u8 match_definer_id[0x10]; 9361 9362 u8 reserved_at_160[0x80]; 9363 9364 u8 reserved_at_1e0[0x18]; 9365 u8 match_criteria_enable[0x8]; 9366 9367 struct mlx5_ifc_fte_match_param_bits match_criteria; 9368 9369 u8 reserved_at_1200[0xe00]; 9370 }; 9371 9372 struct mlx5_ifc_create_eq_out_bits { 9373 u8 status[0x8]; 9374 u8 reserved_at_8[0x18]; 9375 9376 u8 syndrome[0x20]; 9377 9378 u8 reserved_at_40[0x18]; 9379 u8 eq_number[0x8]; 9380 9381 u8 reserved_at_60[0x20]; 9382 }; 9383 9384 struct mlx5_ifc_create_eq_in_bits { 9385 u8 opcode[0x10]; 9386 u8 uid[0x10]; 9387 9388 u8 reserved_at_20[0x10]; 9389 u8 op_mod[0x10]; 9390 9391 u8 reserved_at_40[0x40]; 9392 9393 struct mlx5_ifc_eqc_bits eq_context_entry; 9394 9395 u8 reserved_at_280[0x40]; 9396 9397 u8 event_bitmask[4][0x40]; 9398 9399 u8 reserved_at_3c0[0x4c0]; 9400 9401 u8 pas[][0x40]; 9402 }; 9403 9404 struct mlx5_ifc_create_dct_out_bits { 9405 u8 status[0x8]; 9406 u8 reserved_at_8[0x18]; 9407 9408 u8 syndrome[0x20]; 9409 9410 u8 reserved_at_40[0x8]; 9411 u8 dctn[0x18]; 9412 9413 u8 ece[0x20]; 9414 }; 9415 9416 struct mlx5_ifc_create_dct_in_bits { 9417 u8 opcode[0x10]; 9418 u8 uid[0x10]; 9419 9420 u8 reserved_at_20[0x10]; 9421 u8 op_mod[0x10]; 9422 9423 u8 reserved_at_40[0x40]; 9424 9425 struct mlx5_ifc_dctc_bits dct_context_entry; 9426 9427 u8 reserved_at_280[0x180]; 9428 }; 9429 9430 struct mlx5_ifc_create_cq_out_bits { 9431 u8 status[0x8]; 9432 u8 reserved_at_8[0x18]; 9433 9434 u8 syndrome[0x20]; 9435 9436 u8 reserved_at_40[0x8]; 9437 u8 cqn[0x18]; 9438 9439 u8 reserved_at_60[0x20]; 9440 }; 9441 9442 struct mlx5_ifc_create_cq_in_bits { 9443 u8 opcode[0x10]; 9444 u8 uid[0x10]; 9445 9446 u8 reserved_at_20[0x10]; 9447 u8 op_mod[0x10]; 9448 9449 u8 reserved_at_40[0x40]; 9450 9451 struct mlx5_ifc_cqc_bits cq_context; 9452 9453 u8 reserved_at_280[0x60]; 9454 9455 u8 cq_umem_valid[0x1]; 9456 u8 reserved_at_2e1[0x59f]; 9457 9458 u8 pas[][0x40]; 9459 }; 9460 9461 struct mlx5_ifc_config_int_moderation_out_bits { 9462 u8 status[0x8]; 9463 u8 reserved_at_8[0x18]; 9464 9465 u8 syndrome[0x20]; 9466 9467 u8 reserved_at_40[0x4]; 9468 u8 min_delay[0xc]; 9469 u8 int_vector[0x10]; 9470 9471 u8 reserved_at_60[0x20]; 9472 }; 9473 9474 enum { 9475 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0, 9476 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1, 9477 }; 9478 9479 struct mlx5_ifc_config_int_moderation_in_bits { 9480 u8 opcode[0x10]; 9481 u8 reserved_at_10[0x10]; 9482 9483 u8 reserved_at_20[0x10]; 9484 u8 op_mod[0x10]; 9485 9486 u8 reserved_at_40[0x4]; 9487 u8 min_delay[0xc]; 9488 u8 int_vector[0x10]; 9489 9490 u8 reserved_at_60[0x20]; 9491 }; 9492 9493 struct mlx5_ifc_attach_to_mcg_out_bits { 9494 u8 status[0x8]; 9495 u8 reserved_at_8[0x18]; 9496 9497 u8 syndrome[0x20]; 9498 9499 u8 reserved_at_40[0x40]; 9500 }; 9501 9502 struct mlx5_ifc_attach_to_mcg_in_bits { 9503 u8 opcode[0x10]; 9504 u8 uid[0x10]; 9505 9506 u8 reserved_at_20[0x10]; 9507 u8 op_mod[0x10]; 9508 9509 u8 reserved_at_40[0x8]; 9510 u8 qpn[0x18]; 9511 9512 u8 reserved_at_60[0x20]; 9513 9514 u8 multicast_gid[16][0x8]; 9515 }; 9516 9517 struct mlx5_ifc_arm_xrq_out_bits { 9518 u8 status[0x8]; 9519 u8 reserved_at_8[0x18]; 9520 9521 u8 syndrome[0x20]; 9522 9523 u8 reserved_at_40[0x40]; 9524 }; 9525 9526 struct mlx5_ifc_arm_xrq_in_bits { 9527 u8 opcode[0x10]; 9528 u8 reserved_at_10[0x10]; 9529 9530 u8 reserved_at_20[0x10]; 9531 u8 op_mod[0x10]; 9532 9533 u8 reserved_at_40[0x8]; 9534 u8 xrqn[0x18]; 9535 9536 u8 reserved_at_60[0x10]; 9537 u8 lwm[0x10]; 9538 }; 9539 9540 struct mlx5_ifc_arm_xrc_srq_out_bits { 9541 u8 status[0x8]; 9542 u8 reserved_at_8[0x18]; 9543 9544 u8 syndrome[0x20]; 9545 9546 u8 reserved_at_40[0x40]; 9547 }; 9548 9549 enum { 9550 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1, 9551 }; 9552 9553 struct mlx5_ifc_arm_xrc_srq_in_bits { 9554 u8 opcode[0x10]; 9555 u8 uid[0x10]; 9556 9557 u8 reserved_at_20[0x10]; 9558 u8 op_mod[0x10]; 9559 9560 u8 reserved_at_40[0x8]; 9561 u8 xrc_srqn[0x18]; 9562 9563 u8 reserved_at_60[0x10]; 9564 u8 lwm[0x10]; 9565 }; 9566 9567 struct mlx5_ifc_arm_rq_out_bits { 9568 u8 status[0x8]; 9569 u8 reserved_at_8[0x18]; 9570 9571 u8 syndrome[0x20]; 9572 9573 u8 reserved_at_40[0x40]; 9574 }; 9575 9576 enum { 9577 MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1, 9578 MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2, 9579 }; 9580 9581 struct mlx5_ifc_arm_rq_in_bits { 9582 u8 opcode[0x10]; 9583 u8 uid[0x10]; 9584 9585 u8 reserved_at_20[0x10]; 9586 u8 op_mod[0x10]; 9587 9588 u8 reserved_at_40[0x8]; 9589 u8 srq_number[0x18]; 9590 9591 u8 reserved_at_60[0x10]; 9592 u8 lwm[0x10]; 9593 }; 9594 9595 struct mlx5_ifc_arm_dct_out_bits { 9596 u8 status[0x8]; 9597 u8 reserved_at_8[0x18]; 9598 9599 u8 syndrome[0x20]; 9600 9601 u8 reserved_at_40[0x40]; 9602 }; 9603 9604 struct mlx5_ifc_arm_dct_in_bits { 9605 u8 opcode[0x10]; 9606 u8 reserved_at_10[0x10]; 9607 9608 u8 reserved_at_20[0x10]; 9609 u8 op_mod[0x10]; 9610 9611 u8 reserved_at_40[0x8]; 9612 u8 dct_number[0x18]; 9613 9614 u8 reserved_at_60[0x20]; 9615 }; 9616 9617 struct mlx5_ifc_alloc_xrcd_out_bits { 9618 u8 status[0x8]; 9619 u8 reserved_at_8[0x18]; 9620 9621 u8 syndrome[0x20]; 9622 9623 u8 reserved_at_40[0x8]; 9624 u8 xrcd[0x18]; 9625 9626 u8 reserved_at_60[0x20]; 9627 }; 9628 9629 struct mlx5_ifc_alloc_xrcd_in_bits { 9630 u8 opcode[0x10]; 9631 u8 uid[0x10]; 9632 9633 u8 reserved_at_20[0x10]; 9634 u8 op_mod[0x10]; 9635 9636 u8 reserved_at_40[0x40]; 9637 }; 9638 9639 struct mlx5_ifc_alloc_uar_out_bits { 9640 u8 status[0x8]; 9641 u8 reserved_at_8[0x18]; 9642 9643 u8 syndrome[0x20]; 9644 9645 u8 reserved_at_40[0x8]; 9646 u8 uar[0x18]; 9647 9648 u8 reserved_at_60[0x20]; 9649 }; 9650 9651 struct mlx5_ifc_alloc_uar_in_bits { 9652 u8 opcode[0x10]; 9653 u8 uid[0x10]; 9654 9655 u8 reserved_at_20[0x10]; 9656 u8 op_mod[0x10]; 9657 9658 u8 reserved_at_40[0x40]; 9659 }; 9660 9661 struct mlx5_ifc_alloc_transport_domain_out_bits { 9662 u8 status[0x8]; 9663 u8 reserved_at_8[0x18]; 9664 9665 u8 syndrome[0x20]; 9666 9667 u8 reserved_at_40[0x8]; 9668 u8 transport_domain[0x18]; 9669 9670 u8 reserved_at_60[0x20]; 9671 }; 9672 9673 struct mlx5_ifc_alloc_transport_domain_in_bits { 9674 u8 opcode[0x10]; 9675 u8 uid[0x10]; 9676 9677 u8 reserved_at_20[0x10]; 9678 u8 op_mod[0x10]; 9679 9680 u8 reserved_at_40[0x40]; 9681 }; 9682 9683 struct mlx5_ifc_alloc_q_counter_out_bits { 9684 u8 status[0x8]; 9685 u8 reserved_at_8[0x18]; 9686 9687 u8 syndrome[0x20]; 9688 9689 u8 reserved_at_40[0x18]; 9690 u8 counter_set_id[0x8]; 9691 9692 u8 reserved_at_60[0x20]; 9693 }; 9694 9695 struct mlx5_ifc_alloc_q_counter_in_bits { 9696 u8 opcode[0x10]; 9697 u8 uid[0x10]; 9698 9699 u8 reserved_at_20[0x10]; 9700 u8 op_mod[0x10]; 9701 9702 u8 reserved_at_40[0x40]; 9703 }; 9704 9705 struct mlx5_ifc_alloc_pd_out_bits { 9706 u8 status[0x8]; 9707 u8 reserved_at_8[0x18]; 9708 9709 u8 syndrome[0x20]; 9710 9711 u8 reserved_at_40[0x8]; 9712 u8 pd[0x18]; 9713 9714 u8 reserved_at_60[0x20]; 9715 }; 9716 9717 struct mlx5_ifc_alloc_pd_in_bits { 9718 u8 opcode[0x10]; 9719 u8 uid[0x10]; 9720 9721 u8 reserved_at_20[0x10]; 9722 u8 op_mod[0x10]; 9723 9724 u8 reserved_at_40[0x40]; 9725 }; 9726 9727 struct mlx5_ifc_alloc_flow_counter_out_bits { 9728 u8 status[0x8]; 9729 u8 reserved_at_8[0x18]; 9730 9731 u8 syndrome[0x20]; 9732 9733 u8 flow_counter_id[0x20]; 9734 9735 u8 reserved_at_60[0x20]; 9736 }; 9737 9738 struct mlx5_ifc_alloc_flow_counter_in_bits { 9739 u8 opcode[0x10]; 9740 u8 reserved_at_10[0x10]; 9741 9742 u8 reserved_at_20[0x10]; 9743 u8 op_mod[0x10]; 9744 9745 u8 reserved_at_40[0x33]; 9746 u8 flow_counter_bulk_log_size[0x5]; 9747 u8 flow_counter_bulk[0x8]; 9748 }; 9749 9750 struct mlx5_ifc_add_vxlan_udp_dport_out_bits { 9751 u8 status[0x8]; 9752 u8 reserved_at_8[0x18]; 9753 9754 u8 syndrome[0x20]; 9755 9756 u8 reserved_at_40[0x40]; 9757 }; 9758 9759 struct mlx5_ifc_add_vxlan_udp_dport_in_bits { 9760 u8 opcode[0x10]; 9761 u8 reserved_at_10[0x10]; 9762 9763 u8 reserved_at_20[0x10]; 9764 u8 op_mod[0x10]; 9765 9766 u8 reserved_at_40[0x20]; 9767 9768 u8 reserved_at_60[0x10]; 9769 u8 vxlan_udp_port[0x10]; 9770 }; 9771 9772 struct mlx5_ifc_set_pp_rate_limit_out_bits { 9773 u8 status[0x8]; 9774 u8 reserved_at_8[0x18]; 9775 9776 u8 syndrome[0x20]; 9777 9778 u8 reserved_at_40[0x40]; 9779 }; 9780 9781 struct mlx5_ifc_set_pp_rate_limit_context_bits { 9782 u8 rate_limit[0x20]; 9783 9784 u8 burst_upper_bound[0x20]; 9785 9786 u8 reserved_at_40[0x10]; 9787 u8 typical_packet_size[0x10]; 9788 9789 u8 reserved_at_60[0x120]; 9790 }; 9791 9792 struct mlx5_ifc_set_pp_rate_limit_in_bits { 9793 u8 opcode[0x10]; 9794 u8 uid[0x10]; 9795 9796 u8 reserved_at_20[0x10]; 9797 u8 op_mod[0x10]; 9798 9799 u8 reserved_at_40[0x10]; 9800 u8 rate_limit_index[0x10]; 9801 9802 u8 reserved_at_60[0x20]; 9803 9804 struct mlx5_ifc_set_pp_rate_limit_context_bits ctx; 9805 }; 9806 9807 struct mlx5_ifc_access_register_out_bits { 9808 u8 status[0x8]; 9809 u8 reserved_at_8[0x18]; 9810 9811 u8 syndrome[0x20]; 9812 9813 u8 reserved_at_40[0x40]; 9814 9815 u8 register_data[][0x20]; 9816 }; 9817 9818 enum { 9819 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0, 9820 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1, 9821 }; 9822 9823 struct mlx5_ifc_access_register_in_bits { 9824 u8 opcode[0x10]; 9825 u8 reserved_at_10[0x10]; 9826 9827 u8 reserved_at_20[0x10]; 9828 u8 op_mod[0x10]; 9829 9830 u8 reserved_at_40[0x10]; 9831 u8 register_id[0x10]; 9832 9833 u8 argument[0x20]; 9834 9835 u8 register_data[][0x20]; 9836 }; 9837 9838 struct mlx5_ifc_sltp_reg_bits { 9839 u8 status[0x4]; 9840 u8 version[0x4]; 9841 u8 local_port[0x8]; 9842 u8 pnat[0x2]; 9843 u8 reserved_at_12[0x2]; 9844 u8 lane[0x4]; 9845 u8 reserved_at_18[0x8]; 9846 9847 u8 reserved_at_20[0x20]; 9848 9849 u8 reserved_at_40[0x7]; 9850 u8 polarity[0x1]; 9851 u8 ob_tap0[0x8]; 9852 u8 ob_tap1[0x8]; 9853 u8 ob_tap2[0x8]; 9854 9855 u8 reserved_at_60[0xc]; 9856 u8 ob_preemp_mode[0x4]; 9857 u8 ob_reg[0x8]; 9858 u8 ob_bias[0x8]; 9859 9860 u8 reserved_at_80[0x20]; 9861 }; 9862 9863 struct mlx5_ifc_slrg_reg_bits { 9864 u8 status[0x4]; 9865 u8 version[0x4]; 9866 u8 local_port[0x8]; 9867 u8 pnat[0x2]; 9868 u8 reserved_at_12[0x2]; 9869 u8 lane[0x4]; 9870 u8 reserved_at_18[0x8]; 9871 9872 u8 time_to_link_up[0x10]; 9873 u8 reserved_at_30[0xc]; 9874 u8 grade_lane_speed[0x4]; 9875 9876 u8 grade_version[0x8]; 9877 u8 grade[0x18]; 9878 9879 u8 reserved_at_60[0x4]; 9880 u8 height_grade_type[0x4]; 9881 u8 height_grade[0x18]; 9882 9883 u8 height_dz[0x10]; 9884 u8 height_dv[0x10]; 9885 9886 u8 reserved_at_a0[0x10]; 9887 u8 height_sigma[0x10]; 9888 9889 u8 reserved_at_c0[0x20]; 9890 9891 u8 reserved_at_e0[0x4]; 9892 u8 phase_grade_type[0x4]; 9893 u8 phase_grade[0x18]; 9894 9895 u8 reserved_at_100[0x8]; 9896 u8 phase_eo_pos[0x8]; 9897 u8 reserved_at_110[0x8]; 9898 u8 phase_eo_neg[0x8]; 9899 9900 u8 ffe_set_tested[0x10]; 9901 u8 test_errors_per_lane[0x10]; 9902 }; 9903 9904 struct mlx5_ifc_pvlc_reg_bits { 9905 u8 reserved_at_0[0x8]; 9906 u8 local_port[0x8]; 9907 u8 reserved_at_10[0x10]; 9908 9909 u8 reserved_at_20[0x1c]; 9910 u8 vl_hw_cap[0x4]; 9911 9912 u8 reserved_at_40[0x1c]; 9913 u8 vl_admin[0x4]; 9914 9915 u8 reserved_at_60[0x1c]; 9916 u8 vl_operational[0x4]; 9917 }; 9918 9919 struct mlx5_ifc_pude_reg_bits { 9920 u8 swid[0x8]; 9921 u8 local_port[0x8]; 9922 u8 reserved_at_10[0x4]; 9923 u8 admin_status[0x4]; 9924 u8 reserved_at_18[0x4]; 9925 u8 oper_status[0x4]; 9926 9927 u8 reserved_at_20[0x60]; 9928 }; 9929 9930 struct mlx5_ifc_ptys_reg_bits { 9931 u8 reserved_at_0[0x1]; 9932 u8 an_disable_admin[0x1]; 9933 u8 an_disable_cap[0x1]; 9934 u8 reserved_at_3[0x5]; 9935 u8 local_port[0x8]; 9936 u8 reserved_at_10[0x8]; 9937 u8 plane_ind[0x4]; 9938 u8 reserved_at_1c[0x1]; 9939 u8 proto_mask[0x3]; 9940 9941 u8 an_status[0x4]; 9942 u8 reserved_at_24[0xc]; 9943 u8 data_rate_oper[0x10]; 9944 9945 u8 ext_eth_proto_capability[0x20]; 9946 9947 u8 eth_proto_capability[0x20]; 9948 9949 u8 ib_link_width_capability[0x10]; 9950 u8 ib_proto_capability[0x10]; 9951 9952 u8 ext_eth_proto_admin[0x20]; 9953 9954 u8 eth_proto_admin[0x20]; 9955 9956 u8 ib_link_width_admin[0x10]; 9957 u8 ib_proto_admin[0x10]; 9958 9959 u8 ext_eth_proto_oper[0x20]; 9960 9961 u8 eth_proto_oper[0x20]; 9962 9963 u8 ib_link_width_oper[0x10]; 9964 u8 ib_proto_oper[0x10]; 9965 9966 u8 reserved_at_160[0x1c]; 9967 u8 connector_type[0x4]; 9968 9969 u8 eth_proto_lp_advertise[0x20]; 9970 9971 u8 reserved_at_1a0[0x60]; 9972 }; 9973 9974 struct mlx5_ifc_mlcr_reg_bits { 9975 u8 reserved_at_0[0x8]; 9976 u8 local_port[0x8]; 9977 u8 reserved_at_10[0x20]; 9978 9979 u8 beacon_duration[0x10]; 9980 u8 reserved_at_40[0x10]; 9981 9982 u8 beacon_remain[0x10]; 9983 }; 9984 9985 struct mlx5_ifc_ptas_reg_bits { 9986 u8 reserved_at_0[0x20]; 9987 9988 u8 algorithm_options[0x10]; 9989 u8 reserved_at_30[0x4]; 9990 u8 repetitions_mode[0x4]; 9991 u8 num_of_repetitions[0x8]; 9992 9993 u8 grade_version[0x8]; 9994 u8 height_grade_type[0x4]; 9995 u8 phase_grade_type[0x4]; 9996 u8 height_grade_weight[0x8]; 9997 u8 phase_grade_weight[0x8]; 9998 9999 u8 gisim_measure_bits[0x10]; 10000 u8 adaptive_tap_measure_bits[0x10]; 10001 10002 u8 ber_bath_high_error_threshold[0x10]; 10003 u8 ber_bath_mid_error_threshold[0x10]; 10004 10005 u8 ber_bath_low_error_threshold[0x10]; 10006 u8 one_ratio_high_threshold[0x10]; 10007 10008 u8 one_ratio_high_mid_threshold[0x10]; 10009 u8 one_ratio_low_mid_threshold[0x10]; 10010 10011 u8 one_ratio_low_threshold[0x10]; 10012 u8 ndeo_error_threshold[0x10]; 10013 10014 u8 mixer_offset_step_size[0x10]; 10015 u8 reserved_at_110[0x8]; 10016 u8 mix90_phase_for_voltage_bath[0x8]; 10017 10018 u8 mixer_offset_start[0x10]; 10019 u8 mixer_offset_end[0x10]; 10020 10021 u8 reserved_at_140[0x15]; 10022 u8 ber_test_time[0xb]; 10023 }; 10024 10025 struct mlx5_ifc_pspa_reg_bits { 10026 u8 swid[0x8]; 10027 u8 local_port[0x8]; 10028 u8 sub_port[0x8]; 10029 u8 reserved_at_18[0x8]; 10030 10031 u8 reserved_at_20[0x20]; 10032 }; 10033 10034 struct mlx5_ifc_pqdr_reg_bits { 10035 u8 reserved_at_0[0x8]; 10036 u8 local_port[0x8]; 10037 u8 reserved_at_10[0x5]; 10038 u8 prio[0x3]; 10039 u8 reserved_at_18[0x6]; 10040 u8 mode[0x2]; 10041 10042 u8 reserved_at_20[0x20]; 10043 10044 u8 reserved_at_40[0x10]; 10045 u8 min_threshold[0x10]; 10046 10047 u8 reserved_at_60[0x10]; 10048 u8 max_threshold[0x10]; 10049 10050 u8 reserved_at_80[0x10]; 10051 u8 mark_probability_denominator[0x10]; 10052 10053 u8 reserved_at_a0[0x60]; 10054 }; 10055 10056 struct mlx5_ifc_ppsc_reg_bits { 10057 u8 reserved_at_0[0x8]; 10058 u8 local_port[0x8]; 10059 u8 reserved_at_10[0x10]; 10060 10061 u8 reserved_at_20[0x60]; 10062 10063 u8 reserved_at_80[0x1c]; 10064 u8 wrps_admin[0x4]; 10065 10066 u8 reserved_at_a0[0x1c]; 10067 u8 wrps_status[0x4]; 10068 10069 u8 reserved_at_c0[0x8]; 10070 u8 up_threshold[0x8]; 10071 u8 reserved_at_d0[0x8]; 10072 u8 down_threshold[0x8]; 10073 10074 u8 reserved_at_e0[0x20]; 10075 10076 u8 reserved_at_100[0x1c]; 10077 u8 srps_admin[0x4]; 10078 10079 u8 reserved_at_120[0x1c]; 10080 u8 srps_status[0x4]; 10081 10082 u8 reserved_at_140[0x40]; 10083 }; 10084 10085 struct mlx5_ifc_pplr_reg_bits { 10086 u8 reserved_at_0[0x8]; 10087 u8 local_port[0x8]; 10088 u8 reserved_at_10[0x10]; 10089 10090 u8 reserved_at_20[0x8]; 10091 u8 lb_cap[0x8]; 10092 u8 reserved_at_30[0x8]; 10093 u8 lb_en[0x8]; 10094 }; 10095 10096 struct mlx5_ifc_pplm_reg_bits { 10097 u8 reserved_at_0[0x8]; 10098 u8 local_port[0x8]; 10099 u8 reserved_at_10[0x10]; 10100 10101 u8 reserved_at_20[0x20]; 10102 10103 u8 port_profile_mode[0x8]; 10104 u8 static_port_profile[0x8]; 10105 u8 active_port_profile[0x8]; 10106 u8 reserved_at_58[0x8]; 10107 10108 u8 retransmission_active[0x8]; 10109 u8 fec_mode_active[0x18]; 10110 10111 u8 rs_fec_correction_bypass_cap[0x4]; 10112 u8 reserved_at_84[0x8]; 10113 u8 fec_override_cap_56g[0x4]; 10114 u8 fec_override_cap_100g[0x4]; 10115 u8 fec_override_cap_50g[0x4]; 10116 u8 fec_override_cap_25g[0x4]; 10117 u8 fec_override_cap_10g_40g[0x4]; 10118 10119 u8 rs_fec_correction_bypass_admin[0x4]; 10120 u8 reserved_at_a4[0x8]; 10121 u8 fec_override_admin_56g[0x4]; 10122 u8 fec_override_admin_100g[0x4]; 10123 u8 fec_override_admin_50g[0x4]; 10124 u8 fec_override_admin_25g[0x4]; 10125 u8 fec_override_admin_10g_40g[0x4]; 10126 10127 u8 fec_override_cap_400g_8x[0x10]; 10128 u8 fec_override_cap_200g_4x[0x10]; 10129 10130 u8 fec_override_cap_100g_2x[0x10]; 10131 u8 fec_override_cap_50g_1x[0x10]; 10132 10133 u8 fec_override_admin_400g_8x[0x10]; 10134 u8 fec_override_admin_200g_4x[0x10]; 10135 10136 u8 fec_override_admin_100g_2x[0x10]; 10137 u8 fec_override_admin_50g_1x[0x10]; 10138 10139 u8 fec_override_cap_800g_8x[0x10]; 10140 u8 fec_override_cap_400g_4x[0x10]; 10141 10142 u8 fec_override_cap_200g_2x[0x10]; 10143 u8 fec_override_cap_100g_1x[0x10]; 10144 10145 u8 reserved_at_180[0xa0]; 10146 10147 u8 fec_override_admin_800g_8x[0x10]; 10148 u8 fec_override_admin_400g_4x[0x10]; 10149 10150 u8 fec_override_admin_200g_2x[0x10]; 10151 u8 fec_override_admin_100g_1x[0x10]; 10152 10153 u8 reserved_at_260[0x20]; 10154 }; 10155 10156 struct mlx5_ifc_ppcnt_reg_bits { 10157 u8 swid[0x8]; 10158 u8 local_port[0x8]; 10159 u8 pnat[0x2]; 10160 u8 reserved_at_12[0x8]; 10161 u8 grp[0x6]; 10162 10163 u8 clr[0x1]; 10164 u8 reserved_at_21[0x13]; 10165 u8 plane_ind[0x4]; 10166 u8 reserved_at_38[0x3]; 10167 u8 prio_tc[0x5]; 10168 10169 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set; 10170 }; 10171 10172 struct mlx5_ifc_mpein_reg_bits { 10173 u8 reserved_at_0[0x2]; 10174 u8 depth[0x6]; 10175 u8 pcie_index[0x8]; 10176 u8 node[0x8]; 10177 u8 reserved_at_18[0x8]; 10178 10179 u8 capability_mask[0x20]; 10180 10181 u8 reserved_at_40[0x8]; 10182 u8 link_width_enabled[0x8]; 10183 u8 link_speed_enabled[0x10]; 10184 10185 u8 lane0_physical_position[0x8]; 10186 u8 link_width_active[0x8]; 10187 u8 link_speed_active[0x10]; 10188 10189 u8 num_of_pfs[0x10]; 10190 u8 num_of_vfs[0x10]; 10191 10192 u8 bdf0[0x10]; 10193 u8 reserved_at_b0[0x10]; 10194 10195 u8 max_read_request_size[0x4]; 10196 u8 max_payload_size[0x4]; 10197 u8 reserved_at_c8[0x5]; 10198 u8 pwr_status[0x3]; 10199 u8 port_type[0x4]; 10200 u8 reserved_at_d4[0xb]; 10201 u8 lane_reversal[0x1]; 10202 10203 u8 reserved_at_e0[0x14]; 10204 u8 pci_power[0xc]; 10205 10206 u8 reserved_at_100[0x20]; 10207 10208 u8 device_status[0x10]; 10209 u8 port_state[0x8]; 10210 u8 reserved_at_138[0x8]; 10211 10212 u8 reserved_at_140[0x10]; 10213 u8 receiver_detect_result[0x10]; 10214 10215 u8 reserved_at_160[0x20]; 10216 }; 10217 10218 struct mlx5_ifc_mpcnt_reg_bits { 10219 u8 reserved_at_0[0x8]; 10220 u8 pcie_index[0x8]; 10221 u8 reserved_at_10[0xa]; 10222 u8 grp[0x6]; 10223 10224 u8 clr[0x1]; 10225 u8 reserved_at_21[0x1f]; 10226 10227 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set; 10228 }; 10229 10230 struct mlx5_ifc_ppad_reg_bits { 10231 u8 reserved_at_0[0x3]; 10232 u8 single_mac[0x1]; 10233 u8 reserved_at_4[0x4]; 10234 u8 local_port[0x8]; 10235 u8 mac_47_32[0x10]; 10236 10237 u8 mac_31_0[0x20]; 10238 10239 u8 reserved_at_40[0x40]; 10240 }; 10241 10242 struct mlx5_ifc_pmtu_reg_bits { 10243 u8 reserved_at_0[0x8]; 10244 u8 local_port[0x8]; 10245 u8 reserved_at_10[0x10]; 10246 10247 u8 max_mtu[0x10]; 10248 u8 reserved_at_30[0x10]; 10249 10250 u8 admin_mtu[0x10]; 10251 u8 reserved_at_50[0x10]; 10252 10253 u8 oper_mtu[0x10]; 10254 u8 reserved_at_70[0x10]; 10255 }; 10256 10257 struct mlx5_ifc_pmpr_reg_bits { 10258 u8 reserved_at_0[0x8]; 10259 u8 module[0x8]; 10260 u8 reserved_at_10[0x10]; 10261 10262 u8 reserved_at_20[0x18]; 10263 u8 attenuation_5g[0x8]; 10264 10265 u8 reserved_at_40[0x18]; 10266 u8 attenuation_7g[0x8]; 10267 10268 u8 reserved_at_60[0x18]; 10269 u8 attenuation_12g[0x8]; 10270 }; 10271 10272 struct mlx5_ifc_pmpe_reg_bits { 10273 u8 reserved_at_0[0x8]; 10274 u8 module[0x8]; 10275 u8 reserved_at_10[0xc]; 10276 u8 module_status[0x4]; 10277 10278 u8 reserved_at_20[0x60]; 10279 }; 10280 10281 struct mlx5_ifc_pmpc_reg_bits { 10282 u8 module_state_updated[32][0x8]; 10283 }; 10284 10285 struct mlx5_ifc_pmlpn_reg_bits { 10286 u8 reserved_at_0[0x4]; 10287 u8 mlpn_status[0x4]; 10288 u8 local_port[0x8]; 10289 u8 reserved_at_10[0x10]; 10290 10291 u8 e[0x1]; 10292 u8 reserved_at_21[0x1f]; 10293 }; 10294 10295 struct mlx5_ifc_pmlp_reg_bits { 10296 u8 rxtx[0x1]; 10297 u8 reserved_at_1[0x7]; 10298 u8 local_port[0x8]; 10299 u8 reserved_at_10[0x8]; 10300 u8 width[0x8]; 10301 10302 u8 lane0_module_mapping[0x20]; 10303 10304 u8 lane1_module_mapping[0x20]; 10305 10306 u8 lane2_module_mapping[0x20]; 10307 10308 u8 lane3_module_mapping[0x20]; 10309 10310 u8 reserved_at_a0[0x160]; 10311 }; 10312 10313 struct mlx5_ifc_pmaos_reg_bits { 10314 u8 reserved_at_0[0x8]; 10315 u8 module[0x8]; 10316 u8 reserved_at_10[0x4]; 10317 u8 admin_status[0x4]; 10318 u8 reserved_at_18[0x4]; 10319 u8 oper_status[0x4]; 10320 10321 u8 ase[0x1]; 10322 u8 ee[0x1]; 10323 u8 reserved_at_22[0x1c]; 10324 u8 e[0x2]; 10325 10326 u8 reserved_at_40[0x40]; 10327 }; 10328 10329 struct mlx5_ifc_plpc_reg_bits { 10330 u8 reserved_at_0[0x4]; 10331 u8 profile_id[0xc]; 10332 u8 reserved_at_10[0x4]; 10333 u8 proto_mask[0x4]; 10334 u8 reserved_at_18[0x8]; 10335 10336 u8 reserved_at_20[0x10]; 10337 u8 lane_speed[0x10]; 10338 10339 u8 reserved_at_40[0x17]; 10340 u8 lpbf[0x1]; 10341 u8 fec_mode_policy[0x8]; 10342 10343 u8 retransmission_capability[0x8]; 10344 u8 fec_mode_capability[0x18]; 10345 10346 u8 retransmission_support_admin[0x8]; 10347 u8 fec_mode_support_admin[0x18]; 10348 10349 u8 retransmission_request_admin[0x8]; 10350 u8 fec_mode_request_admin[0x18]; 10351 10352 u8 reserved_at_c0[0x80]; 10353 }; 10354 10355 struct mlx5_ifc_plib_reg_bits { 10356 u8 reserved_at_0[0x8]; 10357 u8 local_port[0x8]; 10358 u8 reserved_at_10[0x8]; 10359 u8 ib_port[0x8]; 10360 10361 u8 reserved_at_20[0x60]; 10362 }; 10363 10364 struct mlx5_ifc_plbf_reg_bits { 10365 u8 reserved_at_0[0x8]; 10366 u8 local_port[0x8]; 10367 u8 reserved_at_10[0xd]; 10368 u8 lbf_mode[0x3]; 10369 10370 u8 reserved_at_20[0x20]; 10371 }; 10372 10373 struct mlx5_ifc_pipg_reg_bits { 10374 u8 reserved_at_0[0x8]; 10375 u8 local_port[0x8]; 10376 u8 reserved_at_10[0x10]; 10377 10378 u8 dic[0x1]; 10379 u8 reserved_at_21[0x19]; 10380 u8 ipg[0x4]; 10381 u8 reserved_at_3e[0x2]; 10382 }; 10383 10384 struct mlx5_ifc_pifr_reg_bits { 10385 u8 reserved_at_0[0x8]; 10386 u8 local_port[0x8]; 10387 u8 reserved_at_10[0x10]; 10388 10389 u8 reserved_at_20[0xe0]; 10390 10391 u8 port_filter[8][0x20]; 10392 10393 u8 port_filter_update_en[8][0x20]; 10394 }; 10395 10396 struct mlx5_ifc_pfcc_reg_bits { 10397 u8 reserved_at_0[0x8]; 10398 u8 local_port[0x8]; 10399 u8 reserved_at_10[0xb]; 10400 u8 ppan_mask_n[0x1]; 10401 u8 minor_stall_mask[0x1]; 10402 u8 critical_stall_mask[0x1]; 10403 u8 reserved_at_1e[0x2]; 10404 10405 u8 ppan[0x4]; 10406 u8 reserved_at_24[0x4]; 10407 u8 prio_mask_tx[0x8]; 10408 u8 reserved_at_30[0x8]; 10409 u8 prio_mask_rx[0x8]; 10410 10411 u8 pptx[0x1]; 10412 u8 aptx[0x1]; 10413 u8 pptx_mask_n[0x1]; 10414 u8 reserved_at_43[0x5]; 10415 u8 pfctx[0x8]; 10416 u8 reserved_at_50[0x10]; 10417 10418 u8 pprx[0x1]; 10419 u8 aprx[0x1]; 10420 u8 pprx_mask_n[0x1]; 10421 u8 reserved_at_63[0x5]; 10422 u8 pfcrx[0x8]; 10423 u8 reserved_at_70[0x10]; 10424 10425 u8 device_stall_minor_watermark[0x10]; 10426 u8 device_stall_critical_watermark[0x10]; 10427 10428 u8 reserved_at_a0[0x60]; 10429 }; 10430 10431 struct mlx5_ifc_pelc_reg_bits { 10432 u8 op[0x4]; 10433 u8 reserved_at_4[0x4]; 10434 u8 local_port[0x8]; 10435 u8 reserved_at_10[0x10]; 10436 10437 u8 op_admin[0x8]; 10438 u8 op_capability[0x8]; 10439 u8 op_request[0x8]; 10440 u8 op_active[0x8]; 10441 10442 u8 admin[0x40]; 10443 10444 u8 capability[0x40]; 10445 10446 u8 request[0x40]; 10447 10448 u8 active[0x40]; 10449 10450 u8 reserved_at_140[0x80]; 10451 }; 10452 10453 struct mlx5_ifc_peir_reg_bits { 10454 u8 reserved_at_0[0x8]; 10455 u8 local_port[0x8]; 10456 u8 reserved_at_10[0x10]; 10457 10458 u8 reserved_at_20[0xc]; 10459 u8 error_count[0x4]; 10460 u8 reserved_at_30[0x10]; 10461 10462 u8 reserved_at_40[0xc]; 10463 u8 lane[0x4]; 10464 u8 reserved_at_50[0x8]; 10465 u8 error_type[0x8]; 10466 }; 10467 10468 struct mlx5_ifc_mpegc_reg_bits { 10469 u8 reserved_at_0[0x30]; 10470 u8 field_select[0x10]; 10471 10472 u8 tx_overflow_sense[0x1]; 10473 u8 mark_cqe[0x1]; 10474 u8 mark_cnp[0x1]; 10475 u8 reserved_at_43[0x1b]; 10476 u8 tx_lossy_overflow_oper[0x2]; 10477 10478 u8 reserved_at_60[0x100]; 10479 }; 10480 10481 struct mlx5_ifc_mpir_reg_bits { 10482 u8 sdm[0x1]; 10483 u8 reserved_at_1[0x1b]; 10484 u8 host_buses[0x4]; 10485 10486 u8 reserved_at_20[0x20]; 10487 10488 u8 local_port[0x8]; 10489 u8 reserved_at_28[0x18]; 10490 10491 u8 reserved_at_60[0x20]; 10492 }; 10493 10494 enum { 10495 MLX5_MTUTC_FREQ_ADJ_UNITS_PPB = 0x0, 10496 MLX5_MTUTC_FREQ_ADJ_UNITS_SCALED_PPM = 0x1, 10497 }; 10498 10499 enum { 10500 MLX5_MTUTC_OPERATION_SET_TIME_IMMEDIATE = 0x1, 10501 MLX5_MTUTC_OPERATION_ADJUST_TIME = 0x2, 10502 MLX5_MTUTC_OPERATION_ADJUST_FREQ_UTC = 0x3, 10503 }; 10504 10505 struct mlx5_ifc_mtutc_reg_bits { 10506 u8 reserved_at_0[0x5]; 10507 u8 freq_adj_units[0x3]; 10508 u8 reserved_at_8[0x3]; 10509 u8 log_max_freq_adjustment[0x5]; 10510 10511 u8 reserved_at_10[0xc]; 10512 u8 operation[0x4]; 10513 10514 u8 freq_adjustment[0x20]; 10515 10516 u8 reserved_at_40[0x40]; 10517 10518 u8 utc_sec[0x20]; 10519 10520 u8 reserved_at_a0[0x2]; 10521 u8 utc_nsec[0x1e]; 10522 10523 u8 time_adjustment[0x20]; 10524 }; 10525 10526 struct mlx5_ifc_pcam_enhanced_features_bits { 10527 u8 reserved_at_0[0x48]; 10528 u8 fec_100G_per_lane_in_pplm[0x1]; 10529 u8 reserved_at_49[0x1f]; 10530 u8 fec_50G_per_lane_in_pplm[0x1]; 10531 u8 reserved_at_69[0x4]; 10532 u8 rx_icrc_encapsulated_counter[0x1]; 10533 u8 reserved_at_6e[0x4]; 10534 u8 ptys_extended_ethernet[0x1]; 10535 u8 reserved_at_73[0x3]; 10536 u8 pfcc_mask[0x1]; 10537 u8 reserved_at_77[0x3]; 10538 u8 per_lane_error_counters[0x1]; 10539 u8 rx_buffer_fullness_counters[0x1]; 10540 u8 ptys_connector_type[0x1]; 10541 u8 reserved_at_7d[0x1]; 10542 u8 ppcnt_discard_group[0x1]; 10543 u8 ppcnt_statistical_group[0x1]; 10544 }; 10545 10546 struct mlx5_ifc_pcam_regs_5000_to_507f_bits { 10547 u8 port_access_reg_cap_mask_127_to_96[0x20]; 10548 u8 port_access_reg_cap_mask_95_to_64[0x20]; 10549 10550 u8 port_access_reg_cap_mask_63_to_36[0x1c]; 10551 u8 pplm[0x1]; 10552 u8 port_access_reg_cap_mask_34_to_32[0x3]; 10553 10554 u8 port_access_reg_cap_mask_31_to_13[0x13]; 10555 u8 pbmc[0x1]; 10556 u8 pptb[0x1]; 10557 u8 port_access_reg_cap_mask_10_to_09[0x2]; 10558 u8 ppcnt[0x1]; 10559 u8 port_access_reg_cap_mask_07_to_00[0x8]; 10560 }; 10561 10562 struct mlx5_ifc_pcam_reg_bits { 10563 u8 reserved_at_0[0x8]; 10564 u8 feature_group[0x8]; 10565 u8 reserved_at_10[0x8]; 10566 u8 access_reg_group[0x8]; 10567 10568 u8 reserved_at_20[0x20]; 10569 10570 union { 10571 struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f; 10572 u8 reserved_at_0[0x80]; 10573 } port_access_reg_cap_mask; 10574 10575 u8 reserved_at_c0[0x80]; 10576 10577 union { 10578 struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features; 10579 u8 reserved_at_0[0x80]; 10580 } feature_cap_mask; 10581 10582 u8 reserved_at_1c0[0xc0]; 10583 }; 10584 10585 struct mlx5_ifc_mcam_enhanced_features_bits { 10586 u8 reserved_at_0[0x50]; 10587 u8 mtutc_freq_adj_units[0x1]; 10588 u8 mtutc_time_adjustment_extended_range[0x1]; 10589 u8 reserved_at_52[0xb]; 10590 u8 mcia_32dwords[0x1]; 10591 u8 out_pulse_duration_ns[0x1]; 10592 u8 npps_period[0x1]; 10593 u8 reserved_at_60[0xa]; 10594 u8 reset_state[0x1]; 10595 u8 ptpcyc2realtime_modify[0x1]; 10596 u8 reserved_at_6c[0x2]; 10597 u8 pci_status_and_power[0x1]; 10598 u8 reserved_at_6f[0x5]; 10599 u8 mark_tx_action_cnp[0x1]; 10600 u8 mark_tx_action_cqe[0x1]; 10601 u8 dynamic_tx_overflow[0x1]; 10602 u8 reserved_at_77[0x4]; 10603 u8 pcie_outbound_stalled[0x1]; 10604 u8 tx_overflow_buffer_pkt[0x1]; 10605 u8 mtpps_enh_out_per_adj[0x1]; 10606 u8 mtpps_fs[0x1]; 10607 u8 pcie_performance_group[0x1]; 10608 }; 10609 10610 struct mlx5_ifc_mcam_access_reg_bits { 10611 u8 reserved_at_0[0x1c]; 10612 u8 mcda[0x1]; 10613 u8 mcc[0x1]; 10614 u8 mcqi[0x1]; 10615 u8 mcqs[0x1]; 10616 10617 u8 regs_95_to_90[0x6]; 10618 u8 mpir[0x1]; 10619 u8 regs_88_to_87[0x2]; 10620 u8 mpegc[0x1]; 10621 u8 mtutc[0x1]; 10622 u8 regs_84_to_68[0x11]; 10623 u8 tracer_registers[0x4]; 10624 10625 u8 regs_63_to_46[0x12]; 10626 u8 mrtc[0x1]; 10627 u8 regs_44_to_41[0x4]; 10628 u8 mfrl[0x1]; 10629 u8 regs_39_to_32[0x8]; 10630 10631 u8 regs_31_to_11[0x15]; 10632 u8 mtmp[0x1]; 10633 u8 regs_9_to_0[0xa]; 10634 }; 10635 10636 struct mlx5_ifc_mcam_access_reg_bits1 { 10637 u8 regs_127_to_96[0x20]; 10638 10639 u8 regs_95_to_64[0x20]; 10640 10641 u8 regs_63_to_32[0x20]; 10642 10643 u8 regs_31_to_0[0x20]; 10644 }; 10645 10646 struct mlx5_ifc_mcam_access_reg_bits2 { 10647 u8 regs_127_to_99[0x1d]; 10648 u8 mirc[0x1]; 10649 u8 regs_97_to_96[0x2]; 10650 10651 u8 regs_95_to_87[0x09]; 10652 u8 synce_registers[0x2]; 10653 u8 regs_84_to_64[0x15]; 10654 10655 u8 regs_63_to_32[0x20]; 10656 10657 u8 regs_31_to_0[0x20]; 10658 }; 10659 10660 struct mlx5_ifc_mcam_access_reg_bits3 { 10661 u8 regs_127_to_96[0x20]; 10662 10663 u8 regs_95_to_64[0x20]; 10664 10665 u8 regs_63_to_32[0x20]; 10666 10667 u8 regs_31_to_2[0x1e]; 10668 u8 mtctr[0x1]; 10669 u8 mtptm[0x1]; 10670 }; 10671 10672 struct mlx5_ifc_mcam_reg_bits { 10673 u8 reserved_at_0[0x8]; 10674 u8 feature_group[0x8]; 10675 u8 reserved_at_10[0x8]; 10676 u8 access_reg_group[0x8]; 10677 10678 u8 reserved_at_20[0x20]; 10679 10680 union { 10681 struct mlx5_ifc_mcam_access_reg_bits access_regs; 10682 struct mlx5_ifc_mcam_access_reg_bits1 access_regs1; 10683 struct mlx5_ifc_mcam_access_reg_bits2 access_regs2; 10684 struct mlx5_ifc_mcam_access_reg_bits3 access_regs3; 10685 u8 reserved_at_0[0x80]; 10686 } mng_access_reg_cap_mask; 10687 10688 u8 reserved_at_c0[0x80]; 10689 10690 union { 10691 struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features; 10692 u8 reserved_at_0[0x80]; 10693 } mng_feature_cap_mask; 10694 10695 u8 reserved_at_1c0[0x80]; 10696 }; 10697 10698 struct mlx5_ifc_qcam_access_reg_cap_mask { 10699 u8 qcam_access_reg_cap_mask_127_to_20[0x6C]; 10700 u8 qpdpm[0x1]; 10701 u8 qcam_access_reg_cap_mask_18_to_4[0x0F]; 10702 u8 qdpm[0x1]; 10703 u8 qpts[0x1]; 10704 u8 qcap[0x1]; 10705 u8 qcam_access_reg_cap_mask_0[0x1]; 10706 }; 10707 10708 struct mlx5_ifc_qcam_qos_feature_cap_mask { 10709 u8 qcam_qos_feature_cap_mask_127_to_1[0x7F]; 10710 u8 qpts_trust_both[0x1]; 10711 }; 10712 10713 struct mlx5_ifc_qcam_reg_bits { 10714 u8 reserved_at_0[0x8]; 10715 u8 feature_group[0x8]; 10716 u8 reserved_at_10[0x8]; 10717 u8 access_reg_group[0x8]; 10718 u8 reserved_at_20[0x20]; 10719 10720 union { 10721 struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap; 10722 u8 reserved_at_0[0x80]; 10723 } qos_access_reg_cap_mask; 10724 10725 u8 reserved_at_c0[0x80]; 10726 10727 union { 10728 struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap; 10729 u8 reserved_at_0[0x80]; 10730 } qos_feature_cap_mask; 10731 10732 u8 reserved_at_1c0[0x80]; 10733 }; 10734 10735 struct mlx5_ifc_core_dump_reg_bits { 10736 u8 reserved_at_0[0x18]; 10737 u8 core_dump_type[0x8]; 10738 10739 u8 reserved_at_20[0x30]; 10740 u8 vhca_id[0x10]; 10741 10742 u8 reserved_at_60[0x8]; 10743 u8 qpn[0x18]; 10744 u8 reserved_at_80[0x180]; 10745 }; 10746 10747 struct mlx5_ifc_pcap_reg_bits { 10748 u8 reserved_at_0[0x8]; 10749 u8 local_port[0x8]; 10750 u8 reserved_at_10[0x10]; 10751 10752 u8 port_capability_mask[4][0x20]; 10753 }; 10754 10755 struct mlx5_ifc_paos_reg_bits { 10756 u8 swid[0x8]; 10757 u8 local_port[0x8]; 10758 u8 reserved_at_10[0x4]; 10759 u8 admin_status[0x4]; 10760 u8 reserved_at_18[0x4]; 10761 u8 oper_status[0x4]; 10762 10763 u8 ase[0x1]; 10764 u8 ee[0x1]; 10765 u8 reserved_at_22[0x1c]; 10766 u8 e[0x2]; 10767 10768 u8 reserved_at_40[0x40]; 10769 }; 10770 10771 struct mlx5_ifc_pamp_reg_bits { 10772 u8 reserved_at_0[0x8]; 10773 u8 opamp_group[0x8]; 10774 u8 reserved_at_10[0xc]; 10775 u8 opamp_group_type[0x4]; 10776 10777 u8 start_index[0x10]; 10778 u8 reserved_at_30[0x4]; 10779 u8 num_of_indices[0xc]; 10780 10781 u8 index_data[18][0x10]; 10782 }; 10783 10784 struct mlx5_ifc_pcmr_reg_bits { 10785 u8 reserved_at_0[0x8]; 10786 u8 local_port[0x8]; 10787 u8 reserved_at_10[0x10]; 10788 10789 u8 entropy_force_cap[0x1]; 10790 u8 entropy_calc_cap[0x1]; 10791 u8 entropy_gre_calc_cap[0x1]; 10792 u8 reserved_at_23[0xf]; 10793 u8 rx_ts_over_crc_cap[0x1]; 10794 u8 reserved_at_33[0xb]; 10795 u8 fcs_cap[0x1]; 10796 u8 reserved_at_3f[0x1]; 10797 10798 u8 entropy_force[0x1]; 10799 u8 entropy_calc[0x1]; 10800 u8 entropy_gre_calc[0x1]; 10801 u8 reserved_at_43[0xf]; 10802 u8 rx_ts_over_crc[0x1]; 10803 u8 reserved_at_53[0xb]; 10804 u8 fcs_chk[0x1]; 10805 u8 reserved_at_5f[0x1]; 10806 }; 10807 10808 struct mlx5_ifc_lane_2_module_mapping_bits { 10809 u8 reserved_at_0[0x4]; 10810 u8 rx_lane[0x4]; 10811 u8 reserved_at_8[0x4]; 10812 u8 tx_lane[0x4]; 10813 u8 reserved_at_10[0x8]; 10814 u8 module[0x8]; 10815 }; 10816 10817 struct mlx5_ifc_bufferx_reg_bits { 10818 u8 reserved_at_0[0x6]; 10819 u8 lossy[0x1]; 10820 u8 epsb[0x1]; 10821 u8 reserved_at_8[0x8]; 10822 u8 size[0x10]; 10823 10824 u8 xoff_threshold[0x10]; 10825 u8 xon_threshold[0x10]; 10826 }; 10827 10828 struct mlx5_ifc_set_node_in_bits { 10829 u8 node_description[64][0x8]; 10830 }; 10831 10832 struct mlx5_ifc_register_power_settings_bits { 10833 u8 reserved_at_0[0x18]; 10834 u8 power_settings_level[0x8]; 10835 10836 u8 reserved_at_20[0x60]; 10837 }; 10838 10839 struct mlx5_ifc_register_host_endianness_bits { 10840 u8 he[0x1]; 10841 u8 reserved_at_1[0x1f]; 10842 10843 u8 reserved_at_20[0x60]; 10844 }; 10845 10846 struct mlx5_ifc_umr_pointer_desc_argument_bits { 10847 u8 reserved_at_0[0x20]; 10848 10849 u8 mkey[0x20]; 10850 10851 u8 addressh_63_32[0x20]; 10852 10853 u8 addressl_31_0[0x20]; 10854 }; 10855 10856 struct mlx5_ifc_ud_adrs_vector_bits { 10857 u8 dc_key[0x40]; 10858 10859 u8 ext[0x1]; 10860 u8 reserved_at_41[0x7]; 10861 u8 destination_qp_dct[0x18]; 10862 10863 u8 static_rate[0x4]; 10864 u8 sl_eth_prio[0x4]; 10865 u8 fl[0x1]; 10866 u8 mlid[0x7]; 10867 u8 rlid_udp_sport[0x10]; 10868 10869 u8 reserved_at_80[0x20]; 10870 10871 u8 rmac_47_16[0x20]; 10872 10873 u8 rmac_15_0[0x10]; 10874 u8 tclass[0x8]; 10875 u8 hop_limit[0x8]; 10876 10877 u8 reserved_at_e0[0x1]; 10878 u8 grh[0x1]; 10879 u8 reserved_at_e2[0x2]; 10880 u8 src_addr_index[0x8]; 10881 u8 flow_label[0x14]; 10882 10883 u8 rgid_rip[16][0x8]; 10884 }; 10885 10886 struct mlx5_ifc_pages_req_event_bits { 10887 u8 reserved_at_0[0x10]; 10888 u8 function_id[0x10]; 10889 10890 u8 num_pages[0x20]; 10891 10892 u8 reserved_at_40[0xa0]; 10893 }; 10894 10895 struct mlx5_ifc_eqe_bits { 10896 u8 reserved_at_0[0x8]; 10897 u8 event_type[0x8]; 10898 u8 reserved_at_10[0x8]; 10899 u8 event_sub_type[0x8]; 10900 10901 u8 reserved_at_20[0xe0]; 10902 10903 union mlx5_ifc_event_auto_bits event_data; 10904 10905 u8 reserved_at_1e0[0x10]; 10906 u8 signature[0x8]; 10907 u8 reserved_at_1f8[0x7]; 10908 u8 owner[0x1]; 10909 }; 10910 10911 enum { 10912 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7, 10913 }; 10914 10915 struct mlx5_ifc_cmd_queue_entry_bits { 10916 u8 type[0x8]; 10917 u8 reserved_at_8[0x18]; 10918 10919 u8 input_length[0x20]; 10920 10921 u8 input_mailbox_pointer_63_32[0x20]; 10922 10923 u8 input_mailbox_pointer_31_9[0x17]; 10924 u8 reserved_at_77[0x9]; 10925 10926 u8 command_input_inline_data[16][0x8]; 10927 10928 u8 command_output_inline_data[16][0x8]; 10929 10930 u8 output_mailbox_pointer_63_32[0x20]; 10931 10932 u8 output_mailbox_pointer_31_9[0x17]; 10933 u8 reserved_at_1b7[0x9]; 10934 10935 u8 output_length[0x20]; 10936 10937 u8 token[0x8]; 10938 u8 signature[0x8]; 10939 u8 reserved_at_1f0[0x8]; 10940 u8 status[0x7]; 10941 u8 ownership[0x1]; 10942 }; 10943 10944 struct mlx5_ifc_cmd_out_bits { 10945 u8 status[0x8]; 10946 u8 reserved_at_8[0x18]; 10947 10948 u8 syndrome[0x20]; 10949 10950 u8 command_output[0x20]; 10951 }; 10952 10953 struct mlx5_ifc_cmd_in_bits { 10954 u8 opcode[0x10]; 10955 u8 reserved_at_10[0x10]; 10956 10957 u8 reserved_at_20[0x10]; 10958 u8 op_mod[0x10]; 10959 10960 u8 command[][0x20]; 10961 }; 10962 10963 struct mlx5_ifc_cmd_if_box_bits { 10964 u8 mailbox_data[512][0x8]; 10965 10966 u8 reserved_at_1000[0x180]; 10967 10968 u8 next_pointer_63_32[0x20]; 10969 10970 u8 next_pointer_31_10[0x16]; 10971 u8 reserved_at_11b6[0xa]; 10972 10973 u8 block_number[0x20]; 10974 10975 u8 reserved_at_11e0[0x8]; 10976 u8 token[0x8]; 10977 u8 ctrl_signature[0x8]; 10978 u8 signature[0x8]; 10979 }; 10980 10981 struct mlx5_ifc_mtt_bits { 10982 u8 ptag_63_32[0x20]; 10983 10984 u8 ptag_31_8[0x18]; 10985 u8 reserved_at_38[0x6]; 10986 u8 wr_en[0x1]; 10987 u8 rd_en[0x1]; 10988 }; 10989 10990 struct mlx5_ifc_query_wol_rol_out_bits { 10991 u8 status[0x8]; 10992 u8 reserved_at_8[0x18]; 10993 10994 u8 syndrome[0x20]; 10995 10996 u8 reserved_at_40[0x10]; 10997 u8 rol_mode[0x8]; 10998 u8 wol_mode[0x8]; 10999 11000 u8 reserved_at_60[0x20]; 11001 }; 11002 11003 struct mlx5_ifc_query_wol_rol_in_bits { 11004 u8 opcode[0x10]; 11005 u8 reserved_at_10[0x10]; 11006 11007 u8 reserved_at_20[0x10]; 11008 u8 op_mod[0x10]; 11009 11010 u8 reserved_at_40[0x40]; 11011 }; 11012 11013 struct mlx5_ifc_set_wol_rol_out_bits { 11014 u8 status[0x8]; 11015 u8 reserved_at_8[0x18]; 11016 11017 u8 syndrome[0x20]; 11018 11019 u8 reserved_at_40[0x40]; 11020 }; 11021 11022 struct mlx5_ifc_set_wol_rol_in_bits { 11023 u8 opcode[0x10]; 11024 u8 reserved_at_10[0x10]; 11025 11026 u8 reserved_at_20[0x10]; 11027 u8 op_mod[0x10]; 11028 11029 u8 rol_mode_valid[0x1]; 11030 u8 wol_mode_valid[0x1]; 11031 u8 reserved_at_42[0xe]; 11032 u8 rol_mode[0x8]; 11033 u8 wol_mode[0x8]; 11034 11035 u8 reserved_at_60[0x20]; 11036 }; 11037 11038 enum { 11039 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0, 11040 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1, 11041 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2, 11042 MLX5_INITIAL_SEG_NIC_INTERFACE_SW_RESET = 0x7, 11043 }; 11044 11045 enum { 11046 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0, 11047 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1, 11048 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2, 11049 }; 11050 11051 enum { 11052 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1, 11053 MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7, 11054 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8, 11055 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9, 11056 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa, 11057 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb, 11058 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc, 11059 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd, 11060 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe, 11061 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf, 11062 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10, 11063 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PCI_POISONED_ERR = 0x12, 11064 }; 11065 11066 struct mlx5_ifc_initial_seg_bits { 11067 u8 fw_rev_minor[0x10]; 11068 u8 fw_rev_major[0x10]; 11069 11070 u8 cmd_interface_rev[0x10]; 11071 u8 fw_rev_subminor[0x10]; 11072 11073 u8 reserved_at_40[0x40]; 11074 11075 u8 cmdq_phy_addr_63_32[0x20]; 11076 11077 u8 cmdq_phy_addr_31_12[0x14]; 11078 u8 reserved_at_b4[0x2]; 11079 u8 nic_interface[0x2]; 11080 u8 log_cmdq_size[0x4]; 11081 u8 log_cmdq_stride[0x4]; 11082 11083 u8 command_doorbell_vector[0x20]; 11084 11085 u8 reserved_at_e0[0xf00]; 11086 11087 u8 initializing[0x1]; 11088 u8 reserved_at_fe1[0x4]; 11089 u8 nic_interface_supported[0x3]; 11090 u8 embedded_cpu[0x1]; 11091 u8 reserved_at_fe9[0x17]; 11092 11093 struct mlx5_ifc_health_buffer_bits health_buffer; 11094 11095 u8 no_dram_nic_offset[0x20]; 11096 11097 u8 reserved_at_1220[0x6e40]; 11098 11099 u8 reserved_at_8060[0x1f]; 11100 u8 clear_int[0x1]; 11101 11102 u8 health_syndrome[0x8]; 11103 u8 health_counter[0x18]; 11104 11105 u8 reserved_at_80a0[0x17fc0]; 11106 }; 11107 11108 struct mlx5_ifc_mtpps_reg_bits { 11109 u8 reserved_at_0[0xc]; 11110 u8 cap_number_of_pps_pins[0x4]; 11111 u8 reserved_at_10[0x4]; 11112 u8 cap_max_num_of_pps_in_pins[0x4]; 11113 u8 reserved_at_18[0x4]; 11114 u8 cap_max_num_of_pps_out_pins[0x4]; 11115 11116 u8 reserved_at_20[0x13]; 11117 u8 cap_log_min_npps_period[0x5]; 11118 u8 reserved_at_38[0x3]; 11119 u8 cap_log_min_out_pulse_duration_ns[0x5]; 11120 11121 u8 reserved_at_40[0x4]; 11122 u8 cap_pin_3_mode[0x4]; 11123 u8 reserved_at_48[0x4]; 11124 u8 cap_pin_2_mode[0x4]; 11125 u8 reserved_at_50[0x4]; 11126 u8 cap_pin_1_mode[0x4]; 11127 u8 reserved_at_58[0x4]; 11128 u8 cap_pin_0_mode[0x4]; 11129 11130 u8 reserved_at_60[0x4]; 11131 u8 cap_pin_7_mode[0x4]; 11132 u8 reserved_at_68[0x4]; 11133 u8 cap_pin_6_mode[0x4]; 11134 u8 reserved_at_70[0x4]; 11135 u8 cap_pin_5_mode[0x4]; 11136 u8 reserved_at_78[0x4]; 11137 u8 cap_pin_4_mode[0x4]; 11138 11139 u8 field_select[0x20]; 11140 u8 reserved_at_a0[0x20]; 11141 11142 u8 npps_period[0x40]; 11143 11144 u8 enable[0x1]; 11145 u8 reserved_at_101[0xb]; 11146 u8 pattern[0x4]; 11147 u8 reserved_at_110[0x4]; 11148 u8 pin_mode[0x4]; 11149 u8 pin[0x8]; 11150 11151 u8 reserved_at_120[0x2]; 11152 u8 out_pulse_duration_ns[0x1e]; 11153 11154 u8 time_stamp[0x40]; 11155 11156 u8 out_pulse_duration[0x10]; 11157 u8 out_periodic_adjustment[0x10]; 11158 u8 enhanced_out_periodic_adjustment[0x20]; 11159 11160 u8 reserved_at_1c0[0x20]; 11161 }; 11162 11163 struct mlx5_ifc_mtppse_reg_bits { 11164 u8 reserved_at_0[0x18]; 11165 u8 pin[0x8]; 11166 u8 event_arm[0x1]; 11167 u8 reserved_at_21[0x1b]; 11168 u8 event_generation_mode[0x4]; 11169 u8 reserved_at_40[0x40]; 11170 }; 11171 11172 struct mlx5_ifc_mcqs_reg_bits { 11173 u8 last_index_flag[0x1]; 11174 u8 reserved_at_1[0x7]; 11175 u8 fw_device[0x8]; 11176 u8 component_index[0x10]; 11177 11178 u8 reserved_at_20[0x10]; 11179 u8 identifier[0x10]; 11180 11181 u8 reserved_at_40[0x17]; 11182 u8 component_status[0x5]; 11183 u8 component_update_state[0x4]; 11184 11185 u8 last_update_state_changer_type[0x4]; 11186 u8 last_update_state_changer_host_id[0x4]; 11187 u8 reserved_at_68[0x18]; 11188 }; 11189 11190 struct mlx5_ifc_mcqi_cap_bits { 11191 u8 supported_info_bitmask[0x20]; 11192 11193 u8 component_size[0x20]; 11194 11195 u8 max_component_size[0x20]; 11196 11197 u8 log_mcda_word_size[0x4]; 11198 u8 reserved_at_64[0xc]; 11199 u8 mcda_max_write_size[0x10]; 11200 11201 u8 rd_en[0x1]; 11202 u8 reserved_at_81[0x1]; 11203 u8 match_chip_id[0x1]; 11204 u8 match_psid[0x1]; 11205 u8 check_user_timestamp[0x1]; 11206 u8 match_base_guid_mac[0x1]; 11207 u8 reserved_at_86[0x1a]; 11208 }; 11209 11210 struct mlx5_ifc_mcqi_version_bits { 11211 u8 reserved_at_0[0x2]; 11212 u8 build_time_valid[0x1]; 11213 u8 user_defined_time_valid[0x1]; 11214 u8 reserved_at_4[0x14]; 11215 u8 version_string_length[0x8]; 11216 11217 u8 version[0x20]; 11218 11219 u8 build_time[0x40]; 11220 11221 u8 user_defined_time[0x40]; 11222 11223 u8 build_tool_version[0x20]; 11224 11225 u8 reserved_at_e0[0x20]; 11226 11227 u8 version_string[92][0x8]; 11228 }; 11229 11230 struct mlx5_ifc_mcqi_activation_method_bits { 11231 u8 pending_server_ac_power_cycle[0x1]; 11232 u8 pending_server_dc_power_cycle[0x1]; 11233 u8 pending_server_reboot[0x1]; 11234 u8 pending_fw_reset[0x1]; 11235 u8 auto_activate[0x1]; 11236 u8 all_hosts_sync[0x1]; 11237 u8 device_hw_reset[0x1]; 11238 u8 reserved_at_7[0x19]; 11239 }; 11240 11241 union mlx5_ifc_mcqi_reg_data_bits { 11242 struct mlx5_ifc_mcqi_cap_bits mcqi_caps; 11243 struct mlx5_ifc_mcqi_version_bits mcqi_version; 11244 struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod; 11245 }; 11246 11247 struct mlx5_ifc_mcqi_reg_bits { 11248 u8 read_pending_component[0x1]; 11249 u8 reserved_at_1[0xf]; 11250 u8 component_index[0x10]; 11251 11252 u8 reserved_at_20[0x20]; 11253 11254 u8 reserved_at_40[0x1b]; 11255 u8 info_type[0x5]; 11256 11257 u8 info_size[0x20]; 11258 11259 u8 offset[0x20]; 11260 11261 u8 reserved_at_a0[0x10]; 11262 u8 data_size[0x10]; 11263 11264 union mlx5_ifc_mcqi_reg_data_bits data[]; 11265 }; 11266 11267 struct mlx5_ifc_mcc_reg_bits { 11268 u8 reserved_at_0[0x4]; 11269 u8 time_elapsed_since_last_cmd[0xc]; 11270 u8 reserved_at_10[0x8]; 11271 u8 instruction[0x8]; 11272 11273 u8 reserved_at_20[0x10]; 11274 u8 component_index[0x10]; 11275 11276 u8 reserved_at_40[0x8]; 11277 u8 update_handle[0x18]; 11278 11279 u8 handle_owner_type[0x4]; 11280 u8 handle_owner_host_id[0x4]; 11281 u8 reserved_at_68[0x1]; 11282 u8 control_progress[0x7]; 11283 u8 error_code[0x8]; 11284 u8 reserved_at_78[0x4]; 11285 u8 control_state[0x4]; 11286 11287 u8 component_size[0x20]; 11288 11289 u8 reserved_at_a0[0x60]; 11290 }; 11291 11292 struct mlx5_ifc_mcda_reg_bits { 11293 u8 reserved_at_0[0x8]; 11294 u8 update_handle[0x18]; 11295 11296 u8 offset[0x20]; 11297 11298 u8 reserved_at_40[0x10]; 11299 u8 size[0x10]; 11300 11301 u8 reserved_at_60[0x20]; 11302 11303 u8 data[][0x20]; 11304 }; 11305 11306 enum { 11307 MLX5_MFRL_REG_PCI_RESET_METHOD_LINK_TOGGLE = 0, 11308 MLX5_MFRL_REG_PCI_RESET_METHOD_HOT_RESET = 1, 11309 }; 11310 11311 enum { 11312 MLX5_MFRL_REG_RESET_STATE_IDLE = 0, 11313 MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION = 1, 11314 MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS = 2, 11315 MLX5_MFRL_REG_RESET_STATE_NEG_TIMEOUT = 3, 11316 MLX5_MFRL_REG_RESET_STATE_NACK = 4, 11317 MLX5_MFRL_REG_RESET_STATE_UNLOAD_TIMEOUT = 5, 11318 }; 11319 11320 enum { 11321 MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0), 11322 MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1), 11323 }; 11324 11325 enum { 11326 MLX5_MFRL_REG_RESET_LEVEL0 = BIT(0), 11327 MLX5_MFRL_REG_RESET_LEVEL3 = BIT(3), 11328 MLX5_MFRL_REG_RESET_LEVEL6 = BIT(6), 11329 }; 11330 11331 struct mlx5_ifc_mfrl_reg_bits { 11332 u8 reserved_at_0[0x20]; 11333 11334 u8 reserved_at_20[0x2]; 11335 u8 pci_sync_for_fw_update_start[0x1]; 11336 u8 pci_sync_for_fw_update_resp[0x2]; 11337 u8 rst_type_sel[0x3]; 11338 u8 pci_reset_req_method[0x3]; 11339 u8 reserved_at_2b[0x1]; 11340 u8 reset_state[0x4]; 11341 u8 reset_type[0x8]; 11342 u8 reset_level[0x8]; 11343 }; 11344 11345 struct mlx5_ifc_mirc_reg_bits { 11346 u8 reserved_at_0[0x18]; 11347 u8 status_code[0x8]; 11348 11349 u8 reserved_at_20[0x20]; 11350 }; 11351 11352 struct mlx5_ifc_pddr_monitor_opcode_bits { 11353 u8 reserved_at_0[0x10]; 11354 u8 monitor_opcode[0x10]; 11355 }; 11356 11357 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits { 11358 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode; 11359 u8 reserved_at_0[0x20]; 11360 }; 11361 11362 enum { 11363 /* Monitor opcodes */ 11364 MLX5_PDDR_REG_TRBLSH_GROUP_OPCODE_MONITOR = 0x0, 11365 }; 11366 11367 struct mlx5_ifc_pddr_troubleshooting_page_bits { 11368 u8 reserved_at_0[0x10]; 11369 u8 group_opcode[0x10]; 11370 11371 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits status_opcode; 11372 11373 u8 reserved_at_40[0x20]; 11374 11375 u8 status_message[59][0x20]; 11376 }; 11377 11378 union mlx5_ifc_pddr_reg_page_data_auto_bits { 11379 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page; 11380 u8 reserved_at_0[0x7c0]; 11381 }; 11382 11383 enum { 11384 MLX5_PDDR_REG_PAGE_SELECT_TROUBLESHOOTING_INFO_PAGE = 0x1, 11385 }; 11386 11387 struct mlx5_ifc_pddr_reg_bits { 11388 u8 reserved_at_0[0x8]; 11389 u8 local_port[0x8]; 11390 u8 pnat[0x2]; 11391 u8 reserved_at_12[0xe]; 11392 11393 u8 reserved_at_20[0x18]; 11394 u8 page_select[0x8]; 11395 11396 union mlx5_ifc_pddr_reg_page_data_auto_bits page_data; 11397 }; 11398 11399 struct mlx5_ifc_mrtc_reg_bits { 11400 u8 time_synced[0x1]; 11401 u8 reserved_at_1[0x1f]; 11402 11403 u8 reserved_at_20[0x20]; 11404 11405 u8 time_h[0x20]; 11406 11407 u8 time_l[0x20]; 11408 }; 11409 11410 struct mlx5_ifc_mtcap_reg_bits { 11411 u8 reserved_at_0[0x19]; 11412 u8 sensor_count[0x7]; 11413 11414 u8 reserved_at_20[0x20]; 11415 11416 u8 sensor_map[0x40]; 11417 }; 11418 11419 struct mlx5_ifc_mtmp_reg_bits { 11420 u8 reserved_at_0[0x14]; 11421 u8 sensor_index[0xc]; 11422 11423 u8 reserved_at_20[0x10]; 11424 u8 temperature[0x10]; 11425 11426 u8 mte[0x1]; 11427 u8 mtr[0x1]; 11428 u8 reserved_at_42[0xe]; 11429 u8 max_temperature[0x10]; 11430 11431 u8 tee[0x2]; 11432 u8 reserved_at_62[0xe]; 11433 u8 temp_threshold_hi[0x10]; 11434 11435 u8 reserved_at_80[0x10]; 11436 u8 temp_threshold_lo[0x10]; 11437 11438 u8 reserved_at_a0[0x20]; 11439 11440 u8 sensor_name_hi[0x20]; 11441 u8 sensor_name_lo[0x20]; 11442 }; 11443 11444 struct mlx5_ifc_mtptm_reg_bits { 11445 u8 reserved_at_0[0x10]; 11446 u8 psta[0x1]; 11447 u8 reserved_at_11[0xf]; 11448 11449 u8 reserved_at_20[0x60]; 11450 }; 11451 11452 enum { 11453 MLX5_MTCTR_REQUEST_NOP = 0x0, 11454 MLX5_MTCTR_REQUEST_PTM_ROOT_CLOCK = 0x1, 11455 MLX5_MTCTR_REQUEST_FREE_RUNNING_COUNTER = 0x2, 11456 MLX5_MTCTR_REQUEST_REAL_TIME_CLOCK = 0x3, 11457 }; 11458 11459 struct mlx5_ifc_mtctr_reg_bits { 11460 u8 first_clock_timestamp_request[0x8]; 11461 u8 second_clock_timestamp_request[0x8]; 11462 u8 reserved_at_10[0x10]; 11463 11464 u8 first_clock_valid[0x1]; 11465 u8 second_clock_valid[0x1]; 11466 u8 reserved_at_22[0x1e]; 11467 11468 u8 first_clock_timestamp[0x40]; 11469 u8 second_clock_timestamp[0x40]; 11470 }; 11471 11472 union mlx5_ifc_ports_control_registers_document_bits { 11473 struct mlx5_ifc_bufferx_reg_bits bufferx_reg; 11474 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout; 11475 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout; 11476 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout; 11477 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout; 11478 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout; 11479 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout; 11480 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout; 11481 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout; 11482 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping; 11483 struct mlx5_ifc_pamp_reg_bits pamp_reg; 11484 struct mlx5_ifc_paos_reg_bits paos_reg; 11485 struct mlx5_ifc_pcap_reg_bits pcap_reg; 11486 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode; 11487 struct mlx5_ifc_pddr_reg_bits pddr_reg; 11488 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page; 11489 struct mlx5_ifc_peir_reg_bits peir_reg; 11490 struct mlx5_ifc_pelc_reg_bits pelc_reg; 11491 struct mlx5_ifc_pfcc_reg_bits pfcc_reg; 11492 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout; 11493 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs; 11494 struct mlx5_ifc_pifr_reg_bits pifr_reg; 11495 struct mlx5_ifc_pipg_reg_bits pipg_reg; 11496 struct mlx5_ifc_plbf_reg_bits plbf_reg; 11497 struct mlx5_ifc_plib_reg_bits plib_reg; 11498 struct mlx5_ifc_plpc_reg_bits plpc_reg; 11499 struct mlx5_ifc_pmaos_reg_bits pmaos_reg; 11500 struct mlx5_ifc_pmlp_reg_bits pmlp_reg; 11501 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg; 11502 struct mlx5_ifc_pmpc_reg_bits pmpc_reg; 11503 struct mlx5_ifc_pmpe_reg_bits pmpe_reg; 11504 struct mlx5_ifc_pmpr_reg_bits pmpr_reg; 11505 struct mlx5_ifc_pmtu_reg_bits pmtu_reg; 11506 struct mlx5_ifc_ppad_reg_bits ppad_reg; 11507 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg; 11508 struct mlx5_ifc_mpein_reg_bits mpein_reg; 11509 struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg; 11510 struct mlx5_ifc_pplm_reg_bits pplm_reg; 11511 struct mlx5_ifc_pplr_reg_bits pplr_reg; 11512 struct mlx5_ifc_ppsc_reg_bits ppsc_reg; 11513 struct mlx5_ifc_pqdr_reg_bits pqdr_reg; 11514 struct mlx5_ifc_pspa_reg_bits pspa_reg; 11515 struct mlx5_ifc_ptas_reg_bits ptas_reg; 11516 struct mlx5_ifc_ptys_reg_bits ptys_reg; 11517 struct mlx5_ifc_mlcr_reg_bits mlcr_reg; 11518 struct mlx5_ifc_pude_reg_bits pude_reg; 11519 struct mlx5_ifc_pvlc_reg_bits pvlc_reg; 11520 struct mlx5_ifc_slrg_reg_bits slrg_reg; 11521 struct mlx5_ifc_sltp_reg_bits sltp_reg; 11522 struct mlx5_ifc_mtpps_reg_bits mtpps_reg; 11523 struct mlx5_ifc_mtppse_reg_bits mtppse_reg; 11524 struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg; 11525 struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits; 11526 struct mlx5_ifc_fpga_cap_bits fpga_cap_bits; 11527 struct mlx5_ifc_mcqi_reg_bits mcqi_reg; 11528 struct mlx5_ifc_mcc_reg_bits mcc_reg; 11529 struct mlx5_ifc_mcda_reg_bits mcda_reg; 11530 struct mlx5_ifc_mirc_reg_bits mirc_reg; 11531 struct mlx5_ifc_mfrl_reg_bits mfrl_reg; 11532 struct mlx5_ifc_mtutc_reg_bits mtutc_reg; 11533 struct mlx5_ifc_mrtc_reg_bits mrtc_reg; 11534 struct mlx5_ifc_mtcap_reg_bits mtcap_reg; 11535 struct mlx5_ifc_mtmp_reg_bits mtmp_reg; 11536 struct mlx5_ifc_mtptm_reg_bits mtptm_reg; 11537 struct mlx5_ifc_mtctr_reg_bits mtctr_reg; 11538 u8 reserved_at_0[0x60e0]; 11539 }; 11540 11541 union mlx5_ifc_debug_enhancements_document_bits { 11542 struct mlx5_ifc_health_buffer_bits health_buffer; 11543 u8 reserved_at_0[0x200]; 11544 }; 11545 11546 union mlx5_ifc_uplink_pci_interface_document_bits { 11547 struct mlx5_ifc_initial_seg_bits initial_seg; 11548 u8 reserved_at_0[0x20060]; 11549 }; 11550 11551 struct mlx5_ifc_set_flow_table_root_out_bits { 11552 u8 status[0x8]; 11553 u8 reserved_at_8[0x18]; 11554 11555 u8 syndrome[0x20]; 11556 11557 u8 reserved_at_40[0x40]; 11558 }; 11559 11560 struct mlx5_ifc_set_flow_table_root_in_bits { 11561 u8 opcode[0x10]; 11562 u8 reserved_at_10[0x10]; 11563 11564 u8 reserved_at_20[0x10]; 11565 u8 op_mod[0x10]; 11566 11567 u8 other_vport[0x1]; 11568 u8 reserved_at_41[0xf]; 11569 u8 vport_number[0x10]; 11570 11571 u8 reserved_at_60[0x20]; 11572 11573 u8 table_type[0x8]; 11574 u8 reserved_at_88[0x7]; 11575 u8 table_of_other_vport[0x1]; 11576 u8 table_vport_number[0x10]; 11577 11578 u8 reserved_at_a0[0x8]; 11579 u8 table_id[0x18]; 11580 11581 u8 reserved_at_c0[0x8]; 11582 u8 underlay_qpn[0x18]; 11583 u8 table_eswitch_owner_vhca_id_valid[0x1]; 11584 u8 reserved_at_e1[0xf]; 11585 u8 table_eswitch_owner_vhca_id[0x10]; 11586 u8 reserved_at_100[0x100]; 11587 }; 11588 11589 enum { 11590 MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0), 11591 MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15), 11592 }; 11593 11594 struct mlx5_ifc_modify_flow_table_out_bits { 11595 u8 status[0x8]; 11596 u8 reserved_at_8[0x18]; 11597 11598 u8 syndrome[0x20]; 11599 11600 u8 reserved_at_40[0x40]; 11601 }; 11602 11603 struct mlx5_ifc_modify_flow_table_in_bits { 11604 u8 opcode[0x10]; 11605 u8 reserved_at_10[0x10]; 11606 11607 u8 reserved_at_20[0x10]; 11608 u8 op_mod[0x10]; 11609 11610 u8 other_vport[0x1]; 11611 u8 reserved_at_41[0xf]; 11612 u8 vport_number[0x10]; 11613 11614 u8 reserved_at_60[0x10]; 11615 u8 modify_field_select[0x10]; 11616 11617 u8 table_type[0x8]; 11618 u8 reserved_at_88[0x18]; 11619 11620 u8 reserved_at_a0[0x8]; 11621 u8 table_id[0x18]; 11622 11623 struct mlx5_ifc_flow_table_context_bits flow_table_context; 11624 }; 11625 11626 struct mlx5_ifc_ets_tcn_config_reg_bits { 11627 u8 g[0x1]; 11628 u8 b[0x1]; 11629 u8 r[0x1]; 11630 u8 reserved_at_3[0x9]; 11631 u8 group[0x4]; 11632 u8 reserved_at_10[0x9]; 11633 u8 bw_allocation[0x7]; 11634 11635 u8 reserved_at_20[0xc]; 11636 u8 max_bw_units[0x4]; 11637 u8 reserved_at_30[0x8]; 11638 u8 max_bw_value[0x8]; 11639 }; 11640 11641 struct mlx5_ifc_ets_global_config_reg_bits { 11642 u8 reserved_at_0[0x2]; 11643 u8 r[0x1]; 11644 u8 reserved_at_3[0x1d]; 11645 11646 u8 reserved_at_20[0xc]; 11647 u8 max_bw_units[0x4]; 11648 u8 reserved_at_30[0x8]; 11649 u8 max_bw_value[0x8]; 11650 }; 11651 11652 struct mlx5_ifc_qetc_reg_bits { 11653 u8 reserved_at_0[0x8]; 11654 u8 port_number[0x8]; 11655 u8 reserved_at_10[0x30]; 11656 11657 struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8]; 11658 struct mlx5_ifc_ets_global_config_reg_bits global_configuration; 11659 }; 11660 11661 struct mlx5_ifc_qpdpm_dscp_reg_bits { 11662 u8 e[0x1]; 11663 u8 reserved_at_01[0x0b]; 11664 u8 prio[0x04]; 11665 }; 11666 11667 struct mlx5_ifc_qpdpm_reg_bits { 11668 u8 reserved_at_0[0x8]; 11669 u8 local_port[0x8]; 11670 u8 reserved_at_10[0x10]; 11671 struct mlx5_ifc_qpdpm_dscp_reg_bits dscp[64]; 11672 }; 11673 11674 struct mlx5_ifc_qpts_reg_bits { 11675 u8 reserved_at_0[0x8]; 11676 u8 local_port[0x8]; 11677 u8 reserved_at_10[0x2d]; 11678 u8 trust_state[0x3]; 11679 }; 11680 11681 struct mlx5_ifc_pptb_reg_bits { 11682 u8 reserved_at_0[0x2]; 11683 u8 mm[0x2]; 11684 u8 reserved_at_4[0x4]; 11685 u8 local_port[0x8]; 11686 u8 reserved_at_10[0x6]; 11687 u8 cm[0x1]; 11688 u8 um[0x1]; 11689 u8 pm[0x8]; 11690 11691 u8 prio_x_buff[0x20]; 11692 11693 u8 pm_msb[0x8]; 11694 u8 reserved_at_48[0x10]; 11695 u8 ctrl_buff[0x4]; 11696 u8 untagged_buff[0x4]; 11697 }; 11698 11699 struct mlx5_ifc_sbcam_reg_bits { 11700 u8 reserved_at_0[0x8]; 11701 u8 feature_group[0x8]; 11702 u8 reserved_at_10[0x8]; 11703 u8 access_reg_group[0x8]; 11704 11705 u8 reserved_at_20[0x20]; 11706 11707 u8 sb_access_reg_cap_mask[4][0x20]; 11708 11709 u8 reserved_at_c0[0x80]; 11710 11711 u8 sb_feature_cap_mask[4][0x20]; 11712 11713 u8 reserved_at_1c0[0x40]; 11714 11715 u8 cap_total_buffer_size[0x20]; 11716 11717 u8 cap_cell_size[0x10]; 11718 u8 cap_max_pg_buffers[0x8]; 11719 u8 cap_num_pool_supported[0x8]; 11720 11721 u8 reserved_at_240[0x8]; 11722 u8 cap_sbsr_stat_size[0x8]; 11723 u8 cap_max_tclass_data[0x8]; 11724 u8 cap_max_cpu_ingress_tclass_sb[0x8]; 11725 }; 11726 11727 struct mlx5_ifc_pbmc_reg_bits { 11728 u8 reserved_at_0[0x8]; 11729 u8 local_port[0x8]; 11730 u8 reserved_at_10[0x10]; 11731 11732 u8 xoff_timer_value[0x10]; 11733 u8 xoff_refresh[0x10]; 11734 11735 u8 reserved_at_40[0x9]; 11736 u8 fullness_threshold[0x7]; 11737 u8 port_buffer_size[0x10]; 11738 11739 struct mlx5_ifc_bufferx_reg_bits buffer[10]; 11740 11741 u8 reserved_at_2e0[0x80]; 11742 }; 11743 11744 struct mlx5_ifc_sbpr_reg_bits { 11745 u8 desc[0x1]; 11746 u8 snap[0x1]; 11747 u8 reserved_at_2[0x4]; 11748 u8 dir[0x2]; 11749 u8 reserved_at_8[0x14]; 11750 u8 pool[0x4]; 11751 11752 u8 infi_size[0x1]; 11753 u8 reserved_at_21[0x7]; 11754 u8 size[0x18]; 11755 11756 u8 reserved_at_40[0x1c]; 11757 u8 mode[0x4]; 11758 11759 u8 reserved_at_60[0x8]; 11760 u8 buff_occupancy[0x18]; 11761 11762 u8 clr[0x1]; 11763 u8 reserved_at_81[0x7]; 11764 u8 max_buff_occupancy[0x18]; 11765 11766 u8 reserved_at_a0[0x8]; 11767 u8 ext_buff_occupancy[0x18]; 11768 }; 11769 11770 struct mlx5_ifc_sbcm_reg_bits { 11771 u8 desc[0x1]; 11772 u8 snap[0x1]; 11773 u8 reserved_at_2[0x6]; 11774 u8 local_port[0x8]; 11775 u8 pnat[0x2]; 11776 u8 pg_buff[0x6]; 11777 u8 reserved_at_18[0x6]; 11778 u8 dir[0x2]; 11779 11780 u8 reserved_at_20[0x1f]; 11781 u8 exc[0x1]; 11782 11783 u8 reserved_at_40[0x40]; 11784 11785 u8 reserved_at_80[0x8]; 11786 u8 buff_occupancy[0x18]; 11787 11788 u8 clr[0x1]; 11789 u8 reserved_at_a1[0x7]; 11790 u8 max_buff_occupancy[0x18]; 11791 11792 u8 reserved_at_c0[0x8]; 11793 u8 min_buff[0x18]; 11794 11795 u8 infi_max[0x1]; 11796 u8 reserved_at_e1[0x7]; 11797 u8 max_buff[0x18]; 11798 11799 u8 reserved_at_100[0x20]; 11800 11801 u8 reserved_at_120[0x1c]; 11802 u8 pool[0x4]; 11803 }; 11804 11805 struct mlx5_ifc_qtct_reg_bits { 11806 u8 reserved_at_0[0x8]; 11807 u8 port_number[0x8]; 11808 u8 reserved_at_10[0xd]; 11809 u8 prio[0x3]; 11810 11811 u8 reserved_at_20[0x1d]; 11812 u8 tclass[0x3]; 11813 }; 11814 11815 struct mlx5_ifc_mcia_reg_bits { 11816 u8 l[0x1]; 11817 u8 reserved_at_1[0x7]; 11818 u8 module[0x8]; 11819 u8 reserved_at_10[0x8]; 11820 u8 status[0x8]; 11821 11822 u8 i2c_device_address[0x8]; 11823 u8 page_number[0x8]; 11824 u8 device_address[0x10]; 11825 11826 u8 reserved_at_40[0x10]; 11827 u8 size[0x10]; 11828 11829 u8 reserved_at_60[0x20]; 11830 11831 u8 dword_0[0x20]; 11832 u8 dword_1[0x20]; 11833 u8 dword_2[0x20]; 11834 u8 dword_3[0x20]; 11835 u8 dword_4[0x20]; 11836 u8 dword_5[0x20]; 11837 u8 dword_6[0x20]; 11838 u8 dword_7[0x20]; 11839 u8 dword_8[0x20]; 11840 u8 dword_9[0x20]; 11841 u8 dword_10[0x20]; 11842 u8 dword_11[0x20]; 11843 }; 11844 11845 struct mlx5_ifc_dcbx_param_bits { 11846 u8 dcbx_cee_cap[0x1]; 11847 u8 dcbx_ieee_cap[0x1]; 11848 u8 dcbx_standby_cap[0x1]; 11849 u8 reserved_at_3[0x5]; 11850 u8 port_number[0x8]; 11851 u8 reserved_at_10[0xa]; 11852 u8 max_application_table_size[6]; 11853 u8 reserved_at_20[0x15]; 11854 u8 version_oper[0x3]; 11855 u8 reserved_at_38[5]; 11856 u8 version_admin[0x3]; 11857 u8 willing_admin[0x1]; 11858 u8 reserved_at_41[0x3]; 11859 u8 pfc_cap_oper[0x4]; 11860 u8 reserved_at_48[0x4]; 11861 u8 pfc_cap_admin[0x4]; 11862 u8 reserved_at_50[0x4]; 11863 u8 num_of_tc_oper[0x4]; 11864 u8 reserved_at_58[0x4]; 11865 u8 num_of_tc_admin[0x4]; 11866 u8 remote_willing[0x1]; 11867 u8 reserved_at_61[3]; 11868 u8 remote_pfc_cap[4]; 11869 u8 reserved_at_68[0x14]; 11870 u8 remote_num_of_tc[0x4]; 11871 u8 reserved_at_80[0x18]; 11872 u8 error[0x8]; 11873 u8 reserved_at_a0[0x160]; 11874 }; 11875 11876 enum { 11877 MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY = 0, 11878 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT = 1, 11879 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW = 2, 11880 }; 11881 11882 struct mlx5_ifc_lagc_bits { 11883 u8 fdb_selection_mode[0x1]; 11884 u8 reserved_at_1[0x14]; 11885 u8 port_select_mode[0x3]; 11886 u8 reserved_at_18[0x5]; 11887 u8 lag_state[0x3]; 11888 11889 u8 reserved_at_20[0xc]; 11890 u8 active_port[0x4]; 11891 u8 reserved_at_30[0x4]; 11892 u8 tx_remap_affinity_2[0x4]; 11893 u8 reserved_at_38[0x4]; 11894 u8 tx_remap_affinity_1[0x4]; 11895 }; 11896 11897 struct mlx5_ifc_create_lag_out_bits { 11898 u8 status[0x8]; 11899 u8 reserved_at_8[0x18]; 11900 11901 u8 syndrome[0x20]; 11902 11903 u8 reserved_at_40[0x40]; 11904 }; 11905 11906 struct mlx5_ifc_create_lag_in_bits { 11907 u8 opcode[0x10]; 11908 u8 reserved_at_10[0x10]; 11909 11910 u8 reserved_at_20[0x10]; 11911 u8 op_mod[0x10]; 11912 11913 struct mlx5_ifc_lagc_bits ctx; 11914 }; 11915 11916 struct mlx5_ifc_modify_lag_out_bits { 11917 u8 status[0x8]; 11918 u8 reserved_at_8[0x18]; 11919 11920 u8 syndrome[0x20]; 11921 11922 u8 reserved_at_40[0x40]; 11923 }; 11924 11925 struct mlx5_ifc_modify_lag_in_bits { 11926 u8 opcode[0x10]; 11927 u8 reserved_at_10[0x10]; 11928 11929 u8 reserved_at_20[0x10]; 11930 u8 op_mod[0x10]; 11931 11932 u8 reserved_at_40[0x20]; 11933 u8 field_select[0x20]; 11934 11935 struct mlx5_ifc_lagc_bits ctx; 11936 }; 11937 11938 struct mlx5_ifc_query_lag_out_bits { 11939 u8 status[0x8]; 11940 u8 reserved_at_8[0x18]; 11941 11942 u8 syndrome[0x20]; 11943 11944 struct mlx5_ifc_lagc_bits ctx; 11945 }; 11946 11947 struct mlx5_ifc_query_lag_in_bits { 11948 u8 opcode[0x10]; 11949 u8 reserved_at_10[0x10]; 11950 11951 u8 reserved_at_20[0x10]; 11952 u8 op_mod[0x10]; 11953 11954 u8 reserved_at_40[0x40]; 11955 }; 11956 11957 struct mlx5_ifc_destroy_lag_out_bits { 11958 u8 status[0x8]; 11959 u8 reserved_at_8[0x18]; 11960 11961 u8 syndrome[0x20]; 11962 11963 u8 reserved_at_40[0x40]; 11964 }; 11965 11966 struct mlx5_ifc_destroy_lag_in_bits { 11967 u8 opcode[0x10]; 11968 u8 reserved_at_10[0x10]; 11969 11970 u8 reserved_at_20[0x10]; 11971 u8 op_mod[0x10]; 11972 11973 u8 reserved_at_40[0x40]; 11974 }; 11975 11976 struct mlx5_ifc_create_vport_lag_out_bits { 11977 u8 status[0x8]; 11978 u8 reserved_at_8[0x18]; 11979 11980 u8 syndrome[0x20]; 11981 11982 u8 reserved_at_40[0x40]; 11983 }; 11984 11985 struct mlx5_ifc_create_vport_lag_in_bits { 11986 u8 opcode[0x10]; 11987 u8 reserved_at_10[0x10]; 11988 11989 u8 reserved_at_20[0x10]; 11990 u8 op_mod[0x10]; 11991 11992 u8 reserved_at_40[0x40]; 11993 }; 11994 11995 struct mlx5_ifc_destroy_vport_lag_out_bits { 11996 u8 status[0x8]; 11997 u8 reserved_at_8[0x18]; 11998 11999 u8 syndrome[0x20]; 12000 12001 u8 reserved_at_40[0x40]; 12002 }; 12003 12004 struct mlx5_ifc_destroy_vport_lag_in_bits { 12005 u8 opcode[0x10]; 12006 u8 reserved_at_10[0x10]; 12007 12008 u8 reserved_at_20[0x10]; 12009 u8 op_mod[0x10]; 12010 12011 u8 reserved_at_40[0x40]; 12012 }; 12013 12014 enum { 12015 MLX5_MODIFY_MEMIC_OP_MOD_ALLOC, 12016 MLX5_MODIFY_MEMIC_OP_MOD_DEALLOC, 12017 }; 12018 12019 struct mlx5_ifc_modify_memic_in_bits { 12020 u8 opcode[0x10]; 12021 u8 uid[0x10]; 12022 12023 u8 reserved_at_20[0x10]; 12024 u8 op_mod[0x10]; 12025 12026 u8 reserved_at_40[0x20]; 12027 12028 u8 reserved_at_60[0x18]; 12029 u8 memic_operation_type[0x8]; 12030 12031 u8 memic_start_addr[0x40]; 12032 12033 u8 reserved_at_c0[0x140]; 12034 }; 12035 12036 struct mlx5_ifc_modify_memic_out_bits { 12037 u8 status[0x8]; 12038 u8 reserved_at_8[0x18]; 12039 12040 u8 syndrome[0x20]; 12041 12042 u8 reserved_at_40[0x40]; 12043 12044 u8 memic_operation_addr[0x40]; 12045 12046 u8 reserved_at_c0[0x140]; 12047 }; 12048 12049 struct mlx5_ifc_alloc_memic_in_bits { 12050 u8 opcode[0x10]; 12051 u8 reserved_at_10[0x10]; 12052 12053 u8 reserved_at_20[0x10]; 12054 u8 op_mod[0x10]; 12055 12056 u8 reserved_at_30[0x20]; 12057 12058 u8 reserved_at_40[0x18]; 12059 u8 log_memic_addr_alignment[0x8]; 12060 12061 u8 range_start_addr[0x40]; 12062 12063 u8 range_size[0x20]; 12064 12065 u8 memic_size[0x20]; 12066 }; 12067 12068 struct mlx5_ifc_alloc_memic_out_bits { 12069 u8 status[0x8]; 12070 u8 reserved_at_8[0x18]; 12071 12072 u8 syndrome[0x20]; 12073 12074 u8 memic_start_addr[0x40]; 12075 }; 12076 12077 struct mlx5_ifc_dealloc_memic_in_bits { 12078 u8 opcode[0x10]; 12079 u8 reserved_at_10[0x10]; 12080 12081 u8 reserved_at_20[0x10]; 12082 u8 op_mod[0x10]; 12083 12084 u8 reserved_at_40[0x40]; 12085 12086 u8 memic_start_addr[0x40]; 12087 12088 u8 memic_size[0x20]; 12089 12090 u8 reserved_at_e0[0x20]; 12091 }; 12092 12093 struct mlx5_ifc_dealloc_memic_out_bits { 12094 u8 status[0x8]; 12095 u8 reserved_at_8[0x18]; 12096 12097 u8 syndrome[0x20]; 12098 12099 u8 reserved_at_40[0x40]; 12100 }; 12101 12102 struct mlx5_ifc_umem_bits { 12103 u8 reserved_at_0[0x80]; 12104 12105 u8 ats[0x1]; 12106 u8 reserved_at_81[0x1a]; 12107 u8 log_page_size[0x5]; 12108 12109 u8 page_offset[0x20]; 12110 12111 u8 num_of_mtt[0x40]; 12112 12113 struct mlx5_ifc_mtt_bits mtt[]; 12114 }; 12115 12116 struct mlx5_ifc_uctx_bits { 12117 u8 cap[0x20]; 12118 12119 u8 reserved_at_20[0x160]; 12120 }; 12121 12122 struct mlx5_ifc_sw_icm_bits { 12123 u8 modify_field_select[0x40]; 12124 12125 u8 reserved_at_40[0x18]; 12126 u8 log_sw_icm_size[0x8]; 12127 12128 u8 reserved_at_60[0x20]; 12129 12130 u8 sw_icm_start_addr[0x40]; 12131 12132 u8 reserved_at_c0[0x140]; 12133 }; 12134 12135 struct mlx5_ifc_geneve_tlv_option_bits { 12136 u8 modify_field_select[0x40]; 12137 12138 u8 reserved_at_40[0x18]; 12139 u8 geneve_option_fte_index[0x8]; 12140 12141 u8 option_class[0x10]; 12142 u8 option_type[0x8]; 12143 u8 reserved_at_78[0x3]; 12144 u8 option_data_length[0x5]; 12145 12146 u8 reserved_at_80[0x180]; 12147 }; 12148 12149 struct mlx5_ifc_create_umem_in_bits { 12150 u8 opcode[0x10]; 12151 u8 uid[0x10]; 12152 12153 u8 reserved_at_20[0x10]; 12154 u8 op_mod[0x10]; 12155 12156 u8 reserved_at_40[0x40]; 12157 12158 struct mlx5_ifc_umem_bits umem; 12159 }; 12160 12161 struct mlx5_ifc_create_umem_out_bits { 12162 u8 status[0x8]; 12163 u8 reserved_at_8[0x18]; 12164 12165 u8 syndrome[0x20]; 12166 12167 u8 reserved_at_40[0x8]; 12168 u8 umem_id[0x18]; 12169 12170 u8 reserved_at_60[0x20]; 12171 }; 12172 12173 struct mlx5_ifc_destroy_umem_in_bits { 12174 u8 opcode[0x10]; 12175 u8 uid[0x10]; 12176 12177 u8 reserved_at_20[0x10]; 12178 u8 op_mod[0x10]; 12179 12180 u8 reserved_at_40[0x8]; 12181 u8 umem_id[0x18]; 12182 12183 u8 reserved_at_60[0x20]; 12184 }; 12185 12186 struct mlx5_ifc_destroy_umem_out_bits { 12187 u8 status[0x8]; 12188 u8 reserved_at_8[0x18]; 12189 12190 u8 syndrome[0x20]; 12191 12192 u8 reserved_at_40[0x40]; 12193 }; 12194 12195 struct mlx5_ifc_create_uctx_in_bits { 12196 u8 opcode[0x10]; 12197 u8 reserved_at_10[0x10]; 12198 12199 u8 reserved_at_20[0x10]; 12200 u8 op_mod[0x10]; 12201 12202 u8 reserved_at_40[0x40]; 12203 12204 struct mlx5_ifc_uctx_bits uctx; 12205 }; 12206 12207 struct mlx5_ifc_create_uctx_out_bits { 12208 u8 status[0x8]; 12209 u8 reserved_at_8[0x18]; 12210 12211 u8 syndrome[0x20]; 12212 12213 u8 reserved_at_40[0x10]; 12214 u8 uid[0x10]; 12215 12216 u8 reserved_at_60[0x20]; 12217 }; 12218 12219 struct mlx5_ifc_destroy_uctx_in_bits { 12220 u8 opcode[0x10]; 12221 u8 reserved_at_10[0x10]; 12222 12223 u8 reserved_at_20[0x10]; 12224 u8 op_mod[0x10]; 12225 12226 u8 reserved_at_40[0x10]; 12227 u8 uid[0x10]; 12228 12229 u8 reserved_at_60[0x20]; 12230 }; 12231 12232 struct mlx5_ifc_destroy_uctx_out_bits { 12233 u8 status[0x8]; 12234 u8 reserved_at_8[0x18]; 12235 12236 u8 syndrome[0x20]; 12237 12238 u8 reserved_at_40[0x40]; 12239 }; 12240 12241 struct mlx5_ifc_create_sw_icm_in_bits { 12242 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12243 struct mlx5_ifc_sw_icm_bits sw_icm; 12244 }; 12245 12246 struct mlx5_ifc_create_geneve_tlv_option_in_bits { 12247 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12248 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt; 12249 }; 12250 12251 struct mlx5_ifc_mtrc_string_db_param_bits { 12252 u8 string_db_base_address[0x20]; 12253 12254 u8 reserved_at_20[0x8]; 12255 u8 string_db_size[0x18]; 12256 }; 12257 12258 struct mlx5_ifc_mtrc_cap_bits { 12259 u8 trace_owner[0x1]; 12260 u8 trace_to_memory[0x1]; 12261 u8 reserved_at_2[0x4]; 12262 u8 trc_ver[0x2]; 12263 u8 reserved_at_8[0x14]; 12264 u8 num_string_db[0x4]; 12265 12266 u8 first_string_trace[0x8]; 12267 u8 num_string_trace[0x8]; 12268 u8 reserved_at_30[0x28]; 12269 12270 u8 log_max_trace_buffer_size[0x8]; 12271 12272 u8 reserved_at_60[0x20]; 12273 12274 struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8]; 12275 12276 u8 reserved_at_280[0x180]; 12277 }; 12278 12279 struct mlx5_ifc_mtrc_conf_bits { 12280 u8 reserved_at_0[0x1c]; 12281 u8 trace_mode[0x4]; 12282 u8 reserved_at_20[0x18]; 12283 u8 log_trace_buffer_size[0x8]; 12284 u8 trace_mkey[0x20]; 12285 u8 reserved_at_60[0x3a0]; 12286 }; 12287 12288 struct mlx5_ifc_mtrc_stdb_bits { 12289 u8 string_db_index[0x4]; 12290 u8 reserved_at_4[0x4]; 12291 u8 read_size[0x18]; 12292 u8 start_offset[0x20]; 12293 u8 string_db_data[]; 12294 }; 12295 12296 struct mlx5_ifc_mtrc_ctrl_bits { 12297 u8 trace_status[0x2]; 12298 u8 reserved_at_2[0x2]; 12299 u8 arm_event[0x1]; 12300 u8 reserved_at_5[0xb]; 12301 u8 modify_field_select[0x10]; 12302 u8 reserved_at_20[0x2b]; 12303 u8 current_timestamp52_32[0x15]; 12304 u8 current_timestamp31_0[0x20]; 12305 u8 reserved_at_80[0x180]; 12306 }; 12307 12308 struct mlx5_ifc_host_params_context_bits { 12309 u8 host_number[0x8]; 12310 u8 reserved_at_8[0x7]; 12311 u8 host_pf_disabled[0x1]; 12312 u8 host_num_of_vfs[0x10]; 12313 12314 u8 host_total_vfs[0x10]; 12315 u8 host_pci_bus[0x10]; 12316 12317 u8 reserved_at_40[0x10]; 12318 u8 host_pci_device[0x10]; 12319 12320 u8 reserved_at_60[0x10]; 12321 u8 host_pci_function[0x10]; 12322 12323 u8 reserved_at_80[0x180]; 12324 }; 12325 12326 struct mlx5_ifc_query_esw_functions_in_bits { 12327 u8 opcode[0x10]; 12328 u8 reserved_at_10[0x10]; 12329 12330 u8 reserved_at_20[0x10]; 12331 u8 op_mod[0x10]; 12332 12333 u8 reserved_at_40[0x40]; 12334 }; 12335 12336 struct mlx5_ifc_query_esw_functions_out_bits { 12337 u8 status[0x8]; 12338 u8 reserved_at_8[0x18]; 12339 12340 u8 syndrome[0x20]; 12341 12342 u8 reserved_at_40[0x40]; 12343 12344 struct mlx5_ifc_host_params_context_bits host_params_context; 12345 12346 u8 reserved_at_280[0x180]; 12347 u8 host_sf_enable[][0x40]; 12348 }; 12349 12350 struct mlx5_ifc_sf_partition_bits { 12351 u8 reserved_at_0[0x10]; 12352 u8 log_num_sf[0x8]; 12353 u8 log_sf_bar_size[0x8]; 12354 }; 12355 12356 struct mlx5_ifc_query_sf_partitions_out_bits { 12357 u8 status[0x8]; 12358 u8 reserved_at_8[0x18]; 12359 12360 u8 syndrome[0x20]; 12361 12362 u8 reserved_at_40[0x18]; 12363 u8 num_sf_partitions[0x8]; 12364 12365 u8 reserved_at_60[0x20]; 12366 12367 struct mlx5_ifc_sf_partition_bits sf_partition[]; 12368 }; 12369 12370 struct mlx5_ifc_query_sf_partitions_in_bits { 12371 u8 opcode[0x10]; 12372 u8 reserved_at_10[0x10]; 12373 12374 u8 reserved_at_20[0x10]; 12375 u8 op_mod[0x10]; 12376 12377 u8 reserved_at_40[0x40]; 12378 }; 12379 12380 struct mlx5_ifc_dealloc_sf_out_bits { 12381 u8 status[0x8]; 12382 u8 reserved_at_8[0x18]; 12383 12384 u8 syndrome[0x20]; 12385 12386 u8 reserved_at_40[0x40]; 12387 }; 12388 12389 struct mlx5_ifc_dealloc_sf_in_bits { 12390 u8 opcode[0x10]; 12391 u8 reserved_at_10[0x10]; 12392 12393 u8 reserved_at_20[0x10]; 12394 u8 op_mod[0x10]; 12395 12396 u8 reserved_at_40[0x10]; 12397 u8 function_id[0x10]; 12398 12399 u8 reserved_at_60[0x20]; 12400 }; 12401 12402 struct mlx5_ifc_alloc_sf_out_bits { 12403 u8 status[0x8]; 12404 u8 reserved_at_8[0x18]; 12405 12406 u8 syndrome[0x20]; 12407 12408 u8 reserved_at_40[0x40]; 12409 }; 12410 12411 struct mlx5_ifc_alloc_sf_in_bits { 12412 u8 opcode[0x10]; 12413 u8 reserved_at_10[0x10]; 12414 12415 u8 reserved_at_20[0x10]; 12416 u8 op_mod[0x10]; 12417 12418 u8 reserved_at_40[0x10]; 12419 u8 function_id[0x10]; 12420 12421 u8 reserved_at_60[0x20]; 12422 }; 12423 12424 struct mlx5_ifc_affiliated_event_header_bits { 12425 u8 reserved_at_0[0x10]; 12426 u8 obj_type[0x10]; 12427 12428 u8 obj_id[0x20]; 12429 }; 12430 12431 enum { 12432 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT_ULL(0xc), 12433 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_IPSEC = BIT_ULL(0x13), 12434 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_SAMPLER = BIT_ULL(0x20), 12435 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = BIT_ULL(0x24), 12436 }; 12437 12438 enum { 12439 MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc, 12440 MLX5_GENERAL_OBJECT_TYPES_IPSEC = 0x13, 12441 MLX5_GENERAL_OBJECT_TYPES_SAMPLER = 0x20, 12442 MLX5_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = 0x24, 12443 MLX5_GENERAL_OBJECT_TYPES_MACSEC = 0x27, 12444 MLX5_GENERAL_OBJECT_TYPES_INT_KEK = 0x47, 12445 MLX5_GENERAL_OBJECT_TYPES_FLOW_TABLE_ALIAS = 0xff15, 12446 }; 12447 12448 enum { 12449 MLX5_IPSEC_OBJECT_ICV_LEN_16B, 12450 }; 12451 12452 enum { 12453 MLX5_IPSEC_ASO_REG_C_0_1 = 0x0, 12454 MLX5_IPSEC_ASO_REG_C_2_3 = 0x1, 12455 MLX5_IPSEC_ASO_REG_C_4_5 = 0x2, 12456 MLX5_IPSEC_ASO_REG_C_6_7 = 0x3, 12457 }; 12458 12459 enum { 12460 MLX5_IPSEC_ASO_MODE = 0x0, 12461 MLX5_IPSEC_ASO_REPLAY_PROTECTION = 0x1, 12462 MLX5_IPSEC_ASO_INC_SN = 0x2, 12463 }; 12464 12465 enum { 12466 MLX5_IPSEC_ASO_REPLAY_WIN_32BIT = 0x0, 12467 MLX5_IPSEC_ASO_REPLAY_WIN_64BIT = 0x1, 12468 MLX5_IPSEC_ASO_REPLAY_WIN_128BIT = 0x2, 12469 MLX5_IPSEC_ASO_REPLAY_WIN_256BIT = 0x3, 12470 }; 12471 12472 struct mlx5_ifc_ipsec_aso_bits { 12473 u8 valid[0x1]; 12474 u8 reserved_at_201[0x1]; 12475 u8 mode[0x2]; 12476 u8 window_sz[0x2]; 12477 u8 soft_lft_arm[0x1]; 12478 u8 hard_lft_arm[0x1]; 12479 u8 remove_flow_enable[0x1]; 12480 u8 esn_event_arm[0x1]; 12481 u8 reserved_at_20a[0x16]; 12482 12483 u8 remove_flow_pkt_cnt[0x20]; 12484 12485 u8 remove_flow_soft_lft[0x20]; 12486 12487 u8 reserved_at_260[0x80]; 12488 12489 u8 mode_parameter[0x20]; 12490 12491 u8 replay_protection_window[0x100]; 12492 }; 12493 12494 struct mlx5_ifc_ipsec_obj_bits { 12495 u8 modify_field_select[0x40]; 12496 u8 full_offload[0x1]; 12497 u8 reserved_at_41[0x1]; 12498 u8 esn_en[0x1]; 12499 u8 esn_overlap[0x1]; 12500 u8 reserved_at_44[0x2]; 12501 u8 icv_length[0x2]; 12502 u8 reserved_at_48[0x4]; 12503 u8 aso_return_reg[0x4]; 12504 u8 reserved_at_50[0x10]; 12505 12506 u8 esn_msb[0x20]; 12507 12508 u8 reserved_at_80[0x8]; 12509 u8 dekn[0x18]; 12510 12511 u8 salt[0x20]; 12512 12513 u8 implicit_iv[0x40]; 12514 12515 u8 reserved_at_100[0x8]; 12516 u8 ipsec_aso_access_pd[0x18]; 12517 u8 reserved_at_120[0xe0]; 12518 12519 struct mlx5_ifc_ipsec_aso_bits ipsec_aso; 12520 }; 12521 12522 struct mlx5_ifc_create_ipsec_obj_in_bits { 12523 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12524 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12525 }; 12526 12527 enum { 12528 MLX5_MODIFY_IPSEC_BITMASK_ESN_OVERLAP = BIT(0), 12529 MLX5_MODIFY_IPSEC_BITMASK_ESN_MSB = BIT(1), 12530 }; 12531 12532 struct mlx5_ifc_query_ipsec_obj_out_bits { 12533 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12534 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12535 }; 12536 12537 struct mlx5_ifc_modify_ipsec_obj_in_bits { 12538 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12539 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12540 }; 12541 12542 enum { 12543 MLX5_MACSEC_ASO_REPLAY_PROTECTION = 0x1, 12544 }; 12545 12546 enum { 12547 MLX5_MACSEC_ASO_REPLAY_WIN_32BIT = 0x0, 12548 MLX5_MACSEC_ASO_REPLAY_WIN_64BIT = 0x1, 12549 MLX5_MACSEC_ASO_REPLAY_WIN_128BIT = 0x2, 12550 MLX5_MACSEC_ASO_REPLAY_WIN_256BIT = 0x3, 12551 }; 12552 12553 #define MLX5_MACSEC_ASO_INC_SN 0x2 12554 #define MLX5_MACSEC_ASO_REG_C_4_5 0x2 12555 12556 struct mlx5_ifc_macsec_aso_bits { 12557 u8 valid[0x1]; 12558 u8 reserved_at_1[0x1]; 12559 u8 mode[0x2]; 12560 u8 window_size[0x2]; 12561 u8 soft_lifetime_arm[0x1]; 12562 u8 hard_lifetime_arm[0x1]; 12563 u8 remove_flow_enable[0x1]; 12564 u8 epn_event_arm[0x1]; 12565 u8 reserved_at_a[0x16]; 12566 12567 u8 remove_flow_packet_count[0x20]; 12568 12569 u8 remove_flow_soft_lifetime[0x20]; 12570 12571 u8 reserved_at_60[0x80]; 12572 12573 u8 mode_parameter[0x20]; 12574 12575 u8 replay_protection_window[8][0x20]; 12576 }; 12577 12578 struct mlx5_ifc_macsec_offload_obj_bits { 12579 u8 modify_field_select[0x40]; 12580 12581 u8 confidentiality_en[0x1]; 12582 u8 reserved_at_41[0x1]; 12583 u8 epn_en[0x1]; 12584 u8 epn_overlap[0x1]; 12585 u8 reserved_at_44[0x2]; 12586 u8 confidentiality_offset[0x2]; 12587 u8 reserved_at_48[0x4]; 12588 u8 aso_return_reg[0x4]; 12589 u8 reserved_at_50[0x10]; 12590 12591 u8 epn_msb[0x20]; 12592 12593 u8 reserved_at_80[0x8]; 12594 u8 dekn[0x18]; 12595 12596 u8 reserved_at_a0[0x20]; 12597 12598 u8 sci[0x40]; 12599 12600 u8 reserved_at_100[0x8]; 12601 u8 macsec_aso_access_pd[0x18]; 12602 12603 u8 reserved_at_120[0x60]; 12604 12605 u8 salt[3][0x20]; 12606 12607 u8 reserved_at_1e0[0x20]; 12608 12609 struct mlx5_ifc_macsec_aso_bits macsec_aso; 12610 }; 12611 12612 struct mlx5_ifc_create_macsec_obj_in_bits { 12613 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12614 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12615 }; 12616 12617 struct mlx5_ifc_modify_macsec_obj_in_bits { 12618 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12619 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12620 }; 12621 12622 enum { 12623 MLX5_MODIFY_MACSEC_BITMASK_EPN_OVERLAP = BIT(0), 12624 MLX5_MODIFY_MACSEC_BITMASK_EPN_MSB = BIT(1), 12625 }; 12626 12627 struct mlx5_ifc_query_macsec_obj_out_bits { 12628 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12629 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12630 }; 12631 12632 struct mlx5_ifc_wrapped_dek_bits { 12633 u8 gcm_iv[0x60]; 12634 12635 u8 reserved_at_60[0x20]; 12636 12637 u8 const0[0x1]; 12638 u8 key_size[0x1]; 12639 u8 reserved_at_82[0x2]; 12640 u8 key2_invalid[0x1]; 12641 u8 reserved_at_85[0x3]; 12642 u8 pd[0x18]; 12643 12644 u8 key_purpose[0x5]; 12645 u8 reserved_at_a5[0x13]; 12646 u8 kek_id[0x8]; 12647 12648 u8 reserved_at_c0[0x40]; 12649 12650 u8 key1[0x8][0x20]; 12651 12652 u8 key2[0x8][0x20]; 12653 12654 u8 reserved_at_300[0x40]; 12655 12656 u8 const1[0x1]; 12657 u8 reserved_at_341[0x1f]; 12658 12659 u8 reserved_at_360[0x20]; 12660 12661 u8 auth_tag[0x80]; 12662 }; 12663 12664 struct mlx5_ifc_encryption_key_obj_bits { 12665 u8 modify_field_select[0x40]; 12666 12667 u8 state[0x8]; 12668 u8 sw_wrapped[0x1]; 12669 u8 reserved_at_49[0xb]; 12670 u8 key_size[0x4]; 12671 u8 reserved_at_58[0x4]; 12672 u8 key_purpose[0x4]; 12673 12674 u8 reserved_at_60[0x8]; 12675 u8 pd[0x18]; 12676 12677 u8 reserved_at_80[0x100]; 12678 12679 u8 opaque[0x40]; 12680 12681 u8 reserved_at_1c0[0x40]; 12682 12683 u8 key[8][0x80]; 12684 12685 u8 sw_wrapped_dek[8][0x80]; 12686 12687 u8 reserved_at_a00[0x600]; 12688 }; 12689 12690 struct mlx5_ifc_create_encryption_key_in_bits { 12691 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12692 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object; 12693 }; 12694 12695 struct mlx5_ifc_modify_encryption_key_in_bits { 12696 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12697 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object; 12698 }; 12699 12700 enum { 12701 MLX5_FLOW_METER_MODE_BYTES_IP_LENGTH = 0x0, 12702 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2 = 0x1, 12703 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2_IPG = 0x2, 12704 MLX5_FLOW_METER_MODE_NUM_PACKETS = 0x3, 12705 }; 12706 12707 struct mlx5_ifc_flow_meter_parameters_bits { 12708 u8 valid[0x1]; 12709 u8 bucket_overflow[0x1]; 12710 u8 start_color[0x2]; 12711 u8 both_buckets_on_green[0x1]; 12712 u8 reserved_at_5[0x1]; 12713 u8 meter_mode[0x2]; 12714 u8 reserved_at_8[0x18]; 12715 12716 u8 reserved_at_20[0x20]; 12717 12718 u8 reserved_at_40[0x3]; 12719 u8 cbs_exponent[0x5]; 12720 u8 cbs_mantissa[0x8]; 12721 u8 reserved_at_50[0x3]; 12722 u8 cir_exponent[0x5]; 12723 u8 cir_mantissa[0x8]; 12724 12725 u8 reserved_at_60[0x20]; 12726 12727 u8 reserved_at_80[0x3]; 12728 u8 ebs_exponent[0x5]; 12729 u8 ebs_mantissa[0x8]; 12730 u8 reserved_at_90[0x3]; 12731 u8 eir_exponent[0x5]; 12732 u8 eir_mantissa[0x8]; 12733 12734 u8 reserved_at_a0[0x60]; 12735 }; 12736 12737 struct mlx5_ifc_flow_meter_aso_obj_bits { 12738 u8 modify_field_select[0x40]; 12739 12740 u8 reserved_at_40[0x40]; 12741 12742 u8 reserved_at_80[0x8]; 12743 u8 meter_aso_access_pd[0x18]; 12744 12745 u8 reserved_at_a0[0x160]; 12746 12747 struct mlx5_ifc_flow_meter_parameters_bits flow_meter_parameters[2]; 12748 }; 12749 12750 struct mlx5_ifc_create_flow_meter_aso_obj_in_bits { 12751 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12752 struct mlx5_ifc_flow_meter_aso_obj_bits flow_meter_aso_obj; 12753 }; 12754 12755 struct mlx5_ifc_int_kek_obj_bits { 12756 u8 modify_field_select[0x40]; 12757 12758 u8 state[0x8]; 12759 u8 auto_gen[0x1]; 12760 u8 reserved_at_49[0xb]; 12761 u8 key_size[0x4]; 12762 u8 reserved_at_58[0x8]; 12763 12764 u8 reserved_at_60[0x8]; 12765 u8 pd[0x18]; 12766 12767 u8 reserved_at_80[0x180]; 12768 u8 key[8][0x80]; 12769 12770 u8 reserved_at_600[0x200]; 12771 }; 12772 12773 struct mlx5_ifc_create_int_kek_obj_in_bits { 12774 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12775 struct mlx5_ifc_int_kek_obj_bits int_kek_object; 12776 }; 12777 12778 struct mlx5_ifc_create_int_kek_obj_out_bits { 12779 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12780 struct mlx5_ifc_int_kek_obj_bits int_kek_object; 12781 }; 12782 12783 struct mlx5_ifc_sampler_obj_bits { 12784 u8 modify_field_select[0x40]; 12785 12786 u8 table_type[0x8]; 12787 u8 level[0x8]; 12788 u8 reserved_at_50[0xf]; 12789 u8 ignore_flow_level[0x1]; 12790 12791 u8 sample_ratio[0x20]; 12792 12793 u8 reserved_at_80[0x8]; 12794 u8 sample_table_id[0x18]; 12795 12796 u8 reserved_at_a0[0x8]; 12797 u8 default_table_id[0x18]; 12798 12799 u8 sw_steering_icm_address_rx[0x40]; 12800 u8 sw_steering_icm_address_tx[0x40]; 12801 12802 u8 reserved_at_140[0xa0]; 12803 }; 12804 12805 struct mlx5_ifc_create_sampler_obj_in_bits { 12806 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12807 struct mlx5_ifc_sampler_obj_bits sampler_object; 12808 }; 12809 12810 struct mlx5_ifc_query_sampler_obj_out_bits { 12811 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12812 struct mlx5_ifc_sampler_obj_bits sampler_object; 12813 }; 12814 12815 enum { 12816 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0, 12817 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1, 12818 }; 12819 12820 enum { 12821 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_TLS = 0x1, 12822 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_IPSEC = 0x2, 12823 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_MACSEC = 0x4, 12824 }; 12825 12826 struct mlx5_ifc_tls_static_params_bits { 12827 u8 const_2[0x2]; 12828 u8 tls_version[0x4]; 12829 u8 const_1[0x2]; 12830 u8 reserved_at_8[0x14]; 12831 u8 encryption_standard[0x4]; 12832 12833 u8 reserved_at_20[0x20]; 12834 12835 u8 initial_record_number[0x40]; 12836 12837 u8 resync_tcp_sn[0x20]; 12838 12839 u8 gcm_iv[0x20]; 12840 12841 u8 implicit_iv[0x40]; 12842 12843 u8 reserved_at_100[0x8]; 12844 u8 dek_index[0x18]; 12845 12846 u8 reserved_at_120[0xe0]; 12847 }; 12848 12849 struct mlx5_ifc_tls_progress_params_bits { 12850 u8 next_record_tcp_sn[0x20]; 12851 12852 u8 hw_resync_tcp_sn[0x20]; 12853 12854 u8 record_tracker_state[0x2]; 12855 u8 auth_state[0x2]; 12856 u8 reserved_at_44[0x4]; 12857 u8 hw_offset_record_number[0x18]; 12858 }; 12859 12860 enum { 12861 MLX5_MTT_PERM_READ = 1 << 0, 12862 MLX5_MTT_PERM_WRITE = 1 << 1, 12863 MLX5_MTT_PERM_RW = MLX5_MTT_PERM_READ | MLX5_MTT_PERM_WRITE, 12864 }; 12865 12866 enum { 12867 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_INITIATOR = 0x0, 12868 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_RESPONDER = 0x1, 12869 }; 12870 12871 struct mlx5_ifc_suspend_vhca_in_bits { 12872 u8 opcode[0x10]; 12873 u8 uid[0x10]; 12874 12875 u8 reserved_at_20[0x10]; 12876 u8 op_mod[0x10]; 12877 12878 u8 reserved_at_40[0x10]; 12879 u8 vhca_id[0x10]; 12880 12881 u8 reserved_at_60[0x20]; 12882 }; 12883 12884 struct mlx5_ifc_suspend_vhca_out_bits { 12885 u8 status[0x8]; 12886 u8 reserved_at_8[0x18]; 12887 12888 u8 syndrome[0x20]; 12889 12890 u8 reserved_at_40[0x40]; 12891 }; 12892 12893 enum { 12894 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_RESPONDER = 0x0, 12895 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_INITIATOR = 0x1, 12896 }; 12897 12898 struct mlx5_ifc_resume_vhca_in_bits { 12899 u8 opcode[0x10]; 12900 u8 uid[0x10]; 12901 12902 u8 reserved_at_20[0x10]; 12903 u8 op_mod[0x10]; 12904 12905 u8 reserved_at_40[0x10]; 12906 u8 vhca_id[0x10]; 12907 12908 u8 reserved_at_60[0x20]; 12909 }; 12910 12911 struct mlx5_ifc_resume_vhca_out_bits { 12912 u8 status[0x8]; 12913 u8 reserved_at_8[0x18]; 12914 12915 u8 syndrome[0x20]; 12916 12917 u8 reserved_at_40[0x40]; 12918 }; 12919 12920 struct mlx5_ifc_query_vhca_migration_state_in_bits { 12921 u8 opcode[0x10]; 12922 u8 uid[0x10]; 12923 12924 u8 reserved_at_20[0x10]; 12925 u8 op_mod[0x10]; 12926 12927 u8 incremental[0x1]; 12928 u8 chunk[0x1]; 12929 u8 reserved_at_42[0xe]; 12930 u8 vhca_id[0x10]; 12931 12932 u8 reserved_at_60[0x20]; 12933 }; 12934 12935 struct mlx5_ifc_query_vhca_migration_state_out_bits { 12936 u8 status[0x8]; 12937 u8 reserved_at_8[0x18]; 12938 12939 u8 syndrome[0x20]; 12940 12941 u8 reserved_at_40[0x40]; 12942 12943 u8 required_umem_size[0x20]; 12944 12945 u8 reserved_at_a0[0x20]; 12946 12947 u8 remaining_total_size[0x40]; 12948 12949 u8 reserved_at_100[0x100]; 12950 }; 12951 12952 struct mlx5_ifc_save_vhca_state_in_bits { 12953 u8 opcode[0x10]; 12954 u8 uid[0x10]; 12955 12956 u8 reserved_at_20[0x10]; 12957 u8 op_mod[0x10]; 12958 12959 u8 incremental[0x1]; 12960 u8 set_track[0x1]; 12961 u8 reserved_at_42[0xe]; 12962 u8 vhca_id[0x10]; 12963 12964 u8 reserved_at_60[0x20]; 12965 12966 u8 va[0x40]; 12967 12968 u8 mkey[0x20]; 12969 12970 u8 size[0x20]; 12971 }; 12972 12973 struct mlx5_ifc_save_vhca_state_out_bits { 12974 u8 status[0x8]; 12975 u8 reserved_at_8[0x18]; 12976 12977 u8 syndrome[0x20]; 12978 12979 u8 actual_image_size[0x20]; 12980 12981 u8 next_required_umem_size[0x20]; 12982 }; 12983 12984 struct mlx5_ifc_load_vhca_state_in_bits { 12985 u8 opcode[0x10]; 12986 u8 uid[0x10]; 12987 12988 u8 reserved_at_20[0x10]; 12989 u8 op_mod[0x10]; 12990 12991 u8 reserved_at_40[0x10]; 12992 u8 vhca_id[0x10]; 12993 12994 u8 reserved_at_60[0x20]; 12995 12996 u8 va[0x40]; 12997 12998 u8 mkey[0x20]; 12999 13000 u8 size[0x20]; 13001 }; 13002 13003 struct mlx5_ifc_load_vhca_state_out_bits { 13004 u8 status[0x8]; 13005 u8 reserved_at_8[0x18]; 13006 13007 u8 syndrome[0x20]; 13008 13009 u8 reserved_at_40[0x40]; 13010 }; 13011 13012 struct mlx5_ifc_adv_virtualization_cap_bits { 13013 u8 reserved_at_0[0x3]; 13014 u8 pg_track_log_max_num[0x5]; 13015 u8 pg_track_max_num_range[0x8]; 13016 u8 pg_track_log_min_addr_space[0x8]; 13017 u8 pg_track_log_max_addr_space[0x8]; 13018 13019 u8 reserved_at_20[0x3]; 13020 u8 pg_track_log_min_msg_size[0x5]; 13021 u8 reserved_at_28[0x3]; 13022 u8 pg_track_log_max_msg_size[0x5]; 13023 u8 reserved_at_30[0x3]; 13024 u8 pg_track_log_min_page_size[0x5]; 13025 u8 reserved_at_38[0x3]; 13026 u8 pg_track_log_max_page_size[0x5]; 13027 13028 u8 reserved_at_40[0x7c0]; 13029 }; 13030 13031 struct mlx5_ifc_page_track_report_entry_bits { 13032 u8 dirty_address_high[0x20]; 13033 13034 u8 dirty_address_low[0x20]; 13035 }; 13036 13037 enum { 13038 MLX5_PAGE_TRACK_STATE_TRACKING, 13039 MLX5_PAGE_TRACK_STATE_REPORTING, 13040 MLX5_PAGE_TRACK_STATE_ERROR, 13041 }; 13042 13043 struct mlx5_ifc_page_track_range_bits { 13044 u8 start_address[0x40]; 13045 13046 u8 length[0x40]; 13047 }; 13048 13049 struct mlx5_ifc_page_track_bits { 13050 u8 modify_field_select[0x40]; 13051 13052 u8 reserved_at_40[0x10]; 13053 u8 vhca_id[0x10]; 13054 13055 u8 reserved_at_60[0x20]; 13056 13057 u8 state[0x4]; 13058 u8 track_type[0x4]; 13059 u8 log_addr_space_size[0x8]; 13060 u8 reserved_at_90[0x3]; 13061 u8 log_page_size[0x5]; 13062 u8 reserved_at_98[0x3]; 13063 u8 log_msg_size[0x5]; 13064 13065 u8 reserved_at_a0[0x8]; 13066 u8 reporting_qpn[0x18]; 13067 13068 u8 reserved_at_c0[0x18]; 13069 u8 num_ranges[0x8]; 13070 13071 u8 reserved_at_e0[0x20]; 13072 13073 u8 range_start_address[0x40]; 13074 13075 u8 length[0x40]; 13076 13077 struct mlx5_ifc_page_track_range_bits track_range[0]; 13078 }; 13079 13080 struct mlx5_ifc_create_page_track_obj_in_bits { 13081 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 13082 struct mlx5_ifc_page_track_bits obj_context; 13083 }; 13084 13085 struct mlx5_ifc_modify_page_track_obj_in_bits { 13086 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 13087 struct mlx5_ifc_page_track_bits obj_context; 13088 }; 13089 13090 struct mlx5_ifc_query_page_track_obj_out_bits { 13091 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 13092 struct mlx5_ifc_page_track_bits obj_context; 13093 }; 13094 13095 struct mlx5_ifc_msecq_reg_bits { 13096 u8 reserved_at_0[0x20]; 13097 13098 u8 reserved_at_20[0x12]; 13099 u8 network_option[0x2]; 13100 u8 local_ssm_code[0x4]; 13101 u8 local_enhanced_ssm_code[0x8]; 13102 13103 u8 local_clock_identity[0x40]; 13104 13105 u8 reserved_at_80[0x180]; 13106 }; 13107 13108 enum { 13109 MLX5_MSEES_FIELD_SELECT_ENABLE = BIT(0), 13110 MLX5_MSEES_FIELD_SELECT_ADMIN_STATUS = BIT(1), 13111 MLX5_MSEES_FIELD_SELECT_ADMIN_FREQ_MEASURE = BIT(2), 13112 }; 13113 13114 enum mlx5_msees_admin_status { 13115 MLX5_MSEES_ADMIN_STATUS_FREE_RUNNING = 0x0, 13116 MLX5_MSEES_ADMIN_STATUS_TRACK = 0x1, 13117 }; 13118 13119 enum mlx5_msees_oper_status { 13120 MLX5_MSEES_OPER_STATUS_FREE_RUNNING = 0x0, 13121 MLX5_MSEES_OPER_STATUS_SELF_TRACK = 0x1, 13122 MLX5_MSEES_OPER_STATUS_OTHER_TRACK = 0x2, 13123 MLX5_MSEES_OPER_STATUS_HOLDOVER = 0x3, 13124 MLX5_MSEES_OPER_STATUS_FAIL_HOLDOVER = 0x4, 13125 MLX5_MSEES_OPER_STATUS_FAIL_FREE_RUNNING = 0x5, 13126 }; 13127 13128 enum mlx5_msees_failure_reason { 13129 MLX5_MSEES_FAILURE_REASON_UNDEFINED_ERROR = 0x0, 13130 MLX5_MSEES_FAILURE_REASON_PORT_DOWN = 0x1, 13131 MLX5_MSEES_FAILURE_REASON_TOO_HIGH_FREQUENCY_DIFF = 0x2, 13132 MLX5_MSEES_FAILURE_REASON_NET_SYNCHRONIZER_DEVICE_ERROR = 0x3, 13133 MLX5_MSEES_FAILURE_REASON_LACK_OF_RESOURCES = 0x4, 13134 }; 13135 13136 struct mlx5_ifc_msees_reg_bits { 13137 u8 reserved_at_0[0x8]; 13138 u8 local_port[0x8]; 13139 u8 pnat[0x2]; 13140 u8 lp_msb[0x2]; 13141 u8 reserved_at_14[0xc]; 13142 13143 u8 field_select[0x20]; 13144 13145 u8 admin_status[0x4]; 13146 u8 oper_status[0x4]; 13147 u8 ho_acq[0x1]; 13148 u8 reserved_at_49[0xc]; 13149 u8 admin_freq_measure[0x1]; 13150 u8 oper_freq_measure[0x1]; 13151 u8 failure_reason[0x9]; 13152 13153 u8 frequency_diff[0x20]; 13154 13155 u8 reserved_at_80[0x180]; 13156 }; 13157 13158 #endif /* MLX5_IFC_H */ 13159