xref: /linux/include/linux/mlx5/mlx5_ifc.h (revision 8820965c48528af169beaced13c5458a208185f7)
1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31 */
32 #ifndef MLX5_IFC_H
33 #define MLX5_IFC_H
34 
35 #include "mlx5_ifc_fpga.h"
36 
37 enum {
38 	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
39 	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
40 	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
41 	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
42 	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
43 	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
44 	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
45 	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
46 	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
47 	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
48 	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
49 	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
50 	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
51 	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
52 	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
53 	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
54 	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
55 	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
56 	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
57 	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
58 	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
59 	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
60 	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
62 	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63 	MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR                       = 0x21
64 };
65 
66 enum {
67 	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
68 	MLX5_SET_HCA_CAP_OP_MOD_ETHERNET_OFFLOADS     = 0x1,
69 	MLX5_SET_HCA_CAP_OP_MOD_ODP                   = 0x2,
70 	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
71 	MLX5_SET_HCA_CAP_OP_MOD_ROCE                  = 0x4,
72 	MLX5_SET_HCA_CAP_OP_MOD_IPSEC                 = 0x15,
73 	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2       = 0x20,
74 	MLX5_SET_HCA_CAP_OP_MOD_PORT_SELECTION        = 0x25,
75 };
76 
77 enum {
78 	MLX5_SHARED_RESOURCE_UID = 0xffff,
79 };
80 
81 enum {
82 	MLX5_OBJ_TYPE_SW_ICM = 0x0008,
83 	MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b,
84 	MLX5_OBJ_TYPE_VIRTIO_NET_Q = 0x000d,
85 	MLX5_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c,
86 	MLX5_OBJ_TYPE_MATCH_DEFINER = 0x0018,
87 	MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT  = 0x23,
88 	MLX5_OBJ_TYPE_STC = 0x0040,
89 	MLX5_OBJ_TYPE_RTC = 0x0041,
90 	MLX5_OBJ_TYPE_STE = 0x0042,
91 	MLX5_OBJ_TYPE_MODIFY_HDR_PATTERN = 0x0043,
92 	MLX5_OBJ_TYPE_PAGE_TRACK = 0x46,
93 	MLX5_OBJ_TYPE_MKEY = 0xff01,
94 	MLX5_OBJ_TYPE_QP = 0xff02,
95 	MLX5_OBJ_TYPE_PSV = 0xff03,
96 	MLX5_OBJ_TYPE_RMP = 0xff04,
97 	MLX5_OBJ_TYPE_XRC_SRQ = 0xff05,
98 	MLX5_OBJ_TYPE_RQ = 0xff06,
99 	MLX5_OBJ_TYPE_SQ = 0xff07,
100 	MLX5_OBJ_TYPE_TIR = 0xff08,
101 	MLX5_OBJ_TYPE_TIS = 0xff09,
102 	MLX5_OBJ_TYPE_DCT = 0xff0a,
103 	MLX5_OBJ_TYPE_XRQ = 0xff0b,
104 	MLX5_OBJ_TYPE_RQT = 0xff0e,
105 	MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f,
106 	MLX5_OBJ_TYPE_CQ = 0xff10,
107 	MLX5_OBJ_TYPE_FT_ALIAS = 0xff15,
108 };
109 
110 enum {
111 	MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM),
112 	MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11),
113 	MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q = (1ULL << 13),
114 	MLX5_GENERAL_OBJ_TYPES_CAP_HEADER_MODIFY_ARGUMENT =
115 		(1ULL << MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT),
116 	MLX5_GENERAL_OBJ_TYPES_CAP_MACSEC_OFFLOAD = (1ULL << 39),
117 };
118 
119 enum {
120 	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
121 	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
122 	MLX5_CMD_OP_INIT_HCA                      = 0x102,
123 	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
124 	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
125 	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
126 	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
127 	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
128 	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
129 	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
130 	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
131 	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
132 	MLX5_CMD_OP_QUERY_SF_PARTITION            = 0x111,
133 	MLX5_CMD_OP_ALLOC_SF                      = 0x113,
134 	MLX5_CMD_OP_DEALLOC_SF                    = 0x114,
135 	MLX5_CMD_OP_SUSPEND_VHCA                  = 0x115,
136 	MLX5_CMD_OP_RESUME_VHCA                   = 0x116,
137 	MLX5_CMD_OP_QUERY_VHCA_MIGRATION_STATE    = 0x117,
138 	MLX5_CMD_OP_SAVE_VHCA_STATE               = 0x118,
139 	MLX5_CMD_OP_LOAD_VHCA_STATE               = 0x119,
140 	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
141 	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
142 	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
143 	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
144 	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
145 	MLX5_CMD_OP_ALLOC_MEMIC                   = 0x205,
146 	MLX5_CMD_OP_DEALLOC_MEMIC                 = 0x206,
147 	MLX5_CMD_OP_MODIFY_MEMIC                  = 0x207,
148 	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
149 	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
150 	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
151 	MLX5_CMD_OP_GEN_EQE                       = 0x304,
152 	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
153 	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
154 	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
155 	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
156 	MLX5_CMD_OP_CREATE_QP                     = 0x500,
157 	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
158 	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
159 	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
160 	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
161 	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
162 	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
163 	MLX5_CMD_OP_2ERR_QP                       = 0x507,
164 	MLX5_CMD_OP_2RST_QP                       = 0x50a,
165 	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
166 	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
167 	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
168 	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
169 	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
170 	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
171 	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
172 	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
173 	MLX5_CMD_OP_ARM_RQ                        = 0x703,
174 	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
175 	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
176 	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
177 	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
178 	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
179 	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
180 	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
181 	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
182 	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
183 	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
184 	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
185 	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
186 	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
187 	MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY     = 0x725,
188 	MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY       = 0x726,
189 	MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS        = 0x727,
190 	MLX5_CMD_OP_RELEASE_XRQ_ERROR             = 0x729,
191 	MLX5_CMD_OP_MODIFY_XRQ                    = 0x72a,
192 	MLX5_CMD_OP_QUERY_ESW_FUNCTIONS           = 0x740,
193 	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
194 	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
195 	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
196 	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
197 	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
198 	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
199 	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
200 	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
201 	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
202 	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
203 	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
204 	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
205 	MLX5_CMD_OP_QUERY_VNIC_ENV                = 0x76f,
206 	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
207 	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
208 	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
209 	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
210 	MLX5_CMD_OP_SET_MONITOR_COUNTER           = 0x774,
211 	MLX5_CMD_OP_ARM_MONITOR_COUNTER           = 0x775,
212 	MLX5_CMD_OP_SET_PP_RATE_LIMIT             = 0x780,
213 	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
214 	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
215 	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
216 	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
217 	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
218 	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
219 	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
220 	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
221 	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
222 	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
223 	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
224 	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
225 	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
226 	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
227 	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
228 	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
229 	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
230 	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
231 	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
232 	MLX5_CMD_OP_NOP                           = 0x80d,
233 	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
234 	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
235 	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
236 	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
237 	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
238 	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
239 	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
240 	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
241 	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
242 	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
243 	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
244 	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
245 	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
246 	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
247 	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
248 	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
249 	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
250 	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
251 	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
252 	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
253 	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
254 	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
255 	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
256 	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
257 	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
258 	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
259 	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
260 	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
261 	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
262 	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
263 	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
264 	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
265 	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
266 	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
267 	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
268 	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
269 	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
270 	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
271 	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
272 	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
273 	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
274 	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
275 	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
276 	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
277 	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
278 	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
279 	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
280 	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
281 	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
282 	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
283 	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
284 	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
285 	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
286 	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
287 	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
288 	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
289 	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
290 	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
291 	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
292 	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
293 	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
294 	MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d,
295 	MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e,
296 	MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f,
297 	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
298 	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
299 	MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT   = 0x942,
300 	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
301 	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
302 	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
303 	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
304 	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
305 	MLX5_CMD_OP_CREATE_GENERAL_OBJECT         = 0xa00,
306 	MLX5_CMD_OP_MODIFY_GENERAL_OBJECT         = 0xa01,
307 	MLX5_CMD_OP_QUERY_GENERAL_OBJECT          = 0xa02,
308 	MLX5_CMD_OP_DESTROY_GENERAL_OBJECT        = 0xa03,
309 	MLX5_CMD_OP_CREATE_UCTX                   = 0xa04,
310 	MLX5_CMD_OP_DESTROY_UCTX                  = 0xa06,
311 	MLX5_CMD_OP_CREATE_UMEM                   = 0xa08,
312 	MLX5_CMD_OP_DESTROY_UMEM                  = 0xa0a,
313 	MLX5_CMD_OP_SYNC_STEERING                 = 0xb00,
314 	MLX5_CMD_OP_QUERY_VHCA_STATE              = 0xb0d,
315 	MLX5_CMD_OP_MODIFY_VHCA_STATE             = 0xb0e,
316 	MLX5_CMD_OP_SYNC_CRYPTO                   = 0xb12,
317 	MLX5_CMD_OP_ALLOW_OTHER_VHCA_ACCESS       = 0xb16,
318 	MLX5_CMD_OP_GENERATE_WQE                  = 0xb17,
319 	MLX5_CMD_OPCODE_QUERY_VUID                = 0xb22,
320 	MLX5_CMD_OP_MAX
321 };
322 
323 /* Valid range for general commands that don't work over an object */
324 enum {
325 	MLX5_CMD_OP_GENERAL_START = 0xb00,
326 	MLX5_CMD_OP_GENERAL_END = 0xd00,
327 };
328 
329 enum {
330 	MLX5_FT_NIC_RX_2_NIC_RX_RDMA = BIT(0),
331 	MLX5_FT_NIC_TX_RDMA_2_NIC_TX = BIT(1),
332 };
333 
334 enum {
335 	MLX5_CMD_OP_MOD_UPDATE_HEADER_MODIFY_ARGUMENT = 0x1,
336 };
337 
338 struct mlx5_ifc_flow_table_fields_supported_bits {
339 	u8         outer_dmac[0x1];
340 	u8         outer_smac[0x1];
341 	u8         outer_ether_type[0x1];
342 	u8         outer_ip_version[0x1];
343 	u8         outer_first_prio[0x1];
344 	u8         outer_first_cfi[0x1];
345 	u8         outer_first_vid[0x1];
346 	u8         outer_ipv4_ttl[0x1];
347 	u8         outer_second_prio[0x1];
348 	u8         outer_second_cfi[0x1];
349 	u8         outer_second_vid[0x1];
350 	u8         reserved_at_b[0x1];
351 	u8         outer_sip[0x1];
352 	u8         outer_dip[0x1];
353 	u8         outer_frag[0x1];
354 	u8         outer_ip_protocol[0x1];
355 	u8         outer_ip_ecn[0x1];
356 	u8         outer_ip_dscp[0x1];
357 	u8         outer_udp_sport[0x1];
358 	u8         outer_udp_dport[0x1];
359 	u8         outer_tcp_sport[0x1];
360 	u8         outer_tcp_dport[0x1];
361 	u8         outer_tcp_flags[0x1];
362 	u8         outer_gre_protocol[0x1];
363 	u8         outer_gre_key[0x1];
364 	u8         outer_vxlan_vni[0x1];
365 	u8         outer_geneve_vni[0x1];
366 	u8         outer_geneve_oam[0x1];
367 	u8         outer_geneve_protocol_type[0x1];
368 	u8         outer_geneve_opt_len[0x1];
369 	u8         source_vhca_port[0x1];
370 	u8         source_eswitch_port[0x1];
371 
372 	u8         inner_dmac[0x1];
373 	u8         inner_smac[0x1];
374 	u8         inner_ether_type[0x1];
375 	u8         inner_ip_version[0x1];
376 	u8         inner_first_prio[0x1];
377 	u8         inner_first_cfi[0x1];
378 	u8         inner_first_vid[0x1];
379 	u8         reserved_at_27[0x1];
380 	u8         inner_second_prio[0x1];
381 	u8         inner_second_cfi[0x1];
382 	u8         inner_second_vid[0x1];
383 	u8         reserved_at_2b[0x1];
384 	u8         inner_sip[0x1];
385 	u8         inner_dip[0x1];
386 	u8         inner_frag[0x1];
387 	u8         inner_ip_protocol[0x1];
388 	u8         inner_ip_ecn[0x1];
389 	u8         inner_ip_dscp[0x1];
390 	u8         inner_udp_sport[0x1];
391 	u8         inner_udp_dport[0x1];
392 	u8         inner_tcp_sport[0x1];
393 	u8         inner_tcp_dport[0x1];
394 	u8         inner_tcp_flags[0x1];
395 	u8         reserved_at_37[0x9];
396 
397 	u8         geneve_tlv_option_0_data[0x1];
398 	u8         geneve_tlv_option_0_exist[0x1];
399 	u8         reserved_at_42[0x3];
400 	u8         outer_first_mpls_over_udp[0x4];
401 	u8         outer_first_mpls_over_gre[0x4];
402 	u8         inner_first_mpls[0x4];
403 	u8         outer_first_mpls[0x4];
404 	u8         reserved_at_55[0x2];
405 	u8	   outer_esp_spi[0x1];
406 	u8         reserved_at_58[0x2];
407 	u8         bth_dst_qp[0x1];
408 	u8         reserved_at_5b[0x5];
409 
410 	u8         reserved_at_60[0x18];
411 	u8         metadata_reg_c_7[0x1];
412 	u8         metadata_reg_c_6[0x1];
413 	u8         metadata_reg_c_5[0x1];
414 	u8         metadata_reg_c_4[0x1];
415 	u8         metadata_reg_c_3[0x1];
416 	u8         metadata_reg_c_2[0x1];
417 	u8         metadata_reg_c_1[0x1];
418 	u8         metadata_reg_c_0[0x1];
419 };
420 
421 /* Table 2170 - Flow Table Fields Supported 2 Format */
422 struct mlx5_ifc_flow_table_fields_supported_2_bits {
423 	u8         reserved_at_0[0x2];
424 	u8         inner_l4_type[0x1];
425 	u8         outer_l4_type[0x1];
426 	u8         reserved_at_4[0xa];
427 	u8         bth_opcode[0x1];
428 	u8         reserved_at_f[0x1];
429 	u8         tunnel_header_0_1[0x1];
430 	u8         reserved_at_11[0xf];
431 
432 	u8         reserved_at_20[0x60];
433 };
434 
435 struct mlx5_ifc_flow_table_prop_layout_bits {
436 	u8         ft_support[0x1];
437 	u8         reserved_at_1[0x1];
438 	u8         flow_counter[0x1];
439 	u8	   flow_modify_en[0x1];
440 	u8         modify_root[0x1];
441 	u8         identified_miss_table_mode[0x1];
442 	u8         flow_table_modify[0x1];
443 	u8         reformat[0x1];
444 	u8         decap[0x1];
445 	u8         reset_root_to_default[0x1];
446 	u8         pop_vlan[0x1];
447 	u8         push_vlan[0x1];
448 	u8         reserved_at_c[0x1];
449 	u8         pop_vlan_2[0x1];
450 	u8         push_vlan_2[0x1];
451 	u8	   reformat_and_vlan_action[0x1];
452 	u8	   reserved_at_10[0x1];
453 	u8         sw_owner[0x1];
454 	u8	   reformat_l3_tunnel_to_l2[0x1];
455 	u8	   reformat_l2_to_l3_tunnel[0x1];
456 	u8	   reformat_and_modify_action[0x1];
457 	u8	   ignore_flow_level[0x1];
458 	u8         reserved_at_16[0x1];
459 	u8	   table_miss_action_domain[0x1];
460 	u8         termination_table[0x1];
461 	u8         reformat_and_fwd_to_table[0x1];
462 	u8         reserved_at_1a[0x2];
463 	u8         ipsec_encrypt[0x1];
464 	u8         ipsec_decrypt[0x1];
465 	u8         sw_owner_v2[0x1];
466 	u8         reserved_at_1f[0x1];
467 
468 	u8         termination_table_raw_traffic[0x1];
469 	u8         reserved_at_21[0x1];
470 	u8         log_max_ft_size[0x6];
471 	u8         log_max_modify_header_context[0x8];
472 	u8         max_modify_header_actions[0x8];
473 	u8         max_ft_level[0x8];
474 
475 	u8         reformat_add_esp_trasport[0x1];
476 	u8         reformat_l2_to_l3_esp_tunnel[0x1];
477 	u8         reformat_add_esp_transport_over_udp[0x1];
478 	u8         reformat_del_esp_trasport[0x1];
479 	u8         reformat_l3_esp_tunnel_to_l2[0x1];
480 	u8         reformat_del_esp_transport_over_udp[0x1];
481 	u8         execute_aso[0x1];
482 	u8         reserved_at_47[0x19];
483 
484 	u8         reserved_at_60[0x2];
485 	u8         reformat_insert[0x1];
486 	u8         reformat_remove[0x1];
487 	u8         macsec_encrypt[0x1];
488 	u8         macsec_decrypt[0x1];
489 	u8         reserved_at_66[0x2];
490 	u8         reformat_add_macsec[0x1];
491 	u8         reformat_remove_macsec[0x1];
492 	u8         reparse[0x1];
493 	u8         reserved_at_6b[0x1];
494 	u8         cross_vhca_object[0x1];
495 	u8         reformat_l2_to_l3_audp_tunnel[0x1];
496 	u8         reformat_l3_audp_tunnel_to_l2[0x1];
497 	u8         ignore_flow_level_rtc_valid[0x1];
498 	u8         reserved_at_70[0x8];
499 	u8         log_max_ft_num[0x8];
500 
501 	u8         reserved_at_80[0x10];
502 	u8         log_max_flow_counter[0x8];
503 	u8         log_max_destination[0x8];
504 
505 	u8         reserved_at_a0[0x18];
506 	u8         log_max_flow[0x8];
507 
508 	u8         reserved_at_c0[0x40];
509 
510 	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
511 
512 	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
513 };
514 
515 struct mlx5_ifc_odp_per_transport_service_cap_bits {
516 	u8         send[0x1];
517 	u8         receive[0x1];
518 	u8         write[0x1];
519 	u8         read[0x1];
520 	u8         atomic[0x1];
521 	u8         srq_receive[0x1];
522 	u8         reserved_at_6[0x1a];
523 };
524 
525 struct mlx5_ifc_ipv4_layout_bits {
526 	u8         reserved_at_0[0x60];
527 
528 	u8         ipv4[0x20];
529 };
530 
531 struct mlx5_ifc_ipv6_layout_bits {
532 	u8         ipv6[16][0x8];
533 };
534 
535 struct mlx5_ifc_ipv6_simple_layout_bits {
536 	u8         ipv6_127_96[0x20];
537 	u8         ipv6_95_64[0x20];
538 	u8         ipv6_63_32[0x20];
539 	u8         ipv6_31_0[0x20];
540 };
541 
542 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
543 	struct mlx5_ifc_ipv6_simple_layout_bits ipv6_simple_layout;
544 	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
545 	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
546 	u8         reserved_at_0[0x80];
547 };
548 
549 enum {
550 	MLX5_PACKET_L4_TYPE_NONE,
551 	MLX5_PACKET_L4_TYPE_TCP,
552 	MLX5_PACKET_L4_TYPE_UDP,
553 };
554 
555 struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
556 	u8         smac_47_16[0x20];
557 
558 	u8         smac_15_0[0x10];
559 	u8         ethertype[0x10];
560 
561 	u8         dmac_47_16[0x20];
562 
563 	u8         dmac_15_0[0x10];
564 	u8         first_prio[0x3];
565 	u8         first_cfi[0x1];
566 	u8         first_vid[0xc];
567 
568 	u8         ip_protocol[0x8];
569 	u8         ip_dscp[0x6];
570 	u8         ip_ecn[0x2];
571 	u8         cvlan_tag[0x1];
572 	u8         svlan_tag[0x1];
573 	u8         frag[0x1];
574 	u8         ip_version[0x4];
575 	u8         tcp_flags[0x9];
576 
577 	u8         tcp_sport[0x10];
578 	u8         tcp_dport[0x10];
579 
580 	u8         l4_type[0x2];
581 	u8         reserved_at_c2[0xe];
582 	u8         ipv4_ihl[0x4];
583 	u8         reserved_at_c4[0x4];
584 
585 	u8         ttl_hoplimit[0x8];
586 
587 	u8         udp_sport[0x10];
588 	u8         udp_dport[0x10];
589 
590 	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
591 
592 	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
593 };
594 
595 struct mlx5_ifc_nvgre_key_bits {
596 	u8 hi[0x18];
597 	u8 lo[0x8];
598 };
599 
600 union mlx5_ifc_gre_key_bits {
601 	struct mlx5_ifc_nvgre_key_bits nvgre;
602 	u8 key[0x20];
603 };
604 
605 struct mlx5_ifc_fte_match_set_misc_bits {
606 	u8         gre_c_present[0x1];
607 	u8         reserved_at_1[0x1];
608 	u8         gre_k_present[0x1];
609 	u8         gre_s_present[0x1];
610 	u8         source_vhca_port[0x4];
611 	u8         source_sqn[0x18];
612 
613 	u8         source_eswitch_owner_vhca_id[0x10];
614 	u8         source_port[0x10];
615 
616 	u8         outer_second_prio[0x3];
617 	u8         outer_second_cfi[0x1];
618 	u8         outer_second_vid[0xc];
619 	u8         inner_second_prio[0x3];
620 	u8         inner_second_cfi[0x1];
621 	u8         inner_second_vid[0xc];
622 
623 	u8         outer_second_cvlan_tag[0x1];
624 	u8         inner_second_cvlan_tag[0x1];
625 	u8         outer_second_svlan_tag[0x1];
626 	u8         inner_second_svlan_tag[0x1];
627 	u8         reserved_at_64[0xc];
628 	u8         gre_protocol[0x10];
629 
630 	union mlx5_ifc_gre_key_bits gre_key;
631 
632 	u8         vxlan_vni[0x18];
633 	u8         bth_opcode[0x8];
634 
635 	u8         geneve_vni[0x18];
636 	u8         reserved_at_d8[0x6];
637 	u8         geneve_tlv_option_0_exist[0x1];
638 	u8         geneve_oam[0x1];
639 
640 	u8         reserved_at_e0[0xc];
641 	u8         outer_ipv6_flow_label[0x14];
642 
643 	u8         reserved_at_100[0xc];
644 	u8         inner_ipv6_flow_label[0x14];
645 
646 	u8         reserved_at_120[0xa];
647 	u8         geneve_opt_len[0x6];
648 	u8         geneve_protocol_type[0x10];
649 
650 	u8         reserved_at_140[0x8];
651 	u8         bth_dst_qp[0x18];
652 	u8	   inner_esp_spi[0x20];
653 	u8	   outer_esp_spi[0x20];
654 	u8         reserved_at_1a0[0x60];
655 };
656 
657 struct mlx5_ifc_fte_match_mpls_bits {
658 	u8         mpls_label[0x14];
659 	u8         mpls_exp[0x3];
660 	u8         mpls_s_bos[0x1];
661 	u8         mpls_ttl[0x8];
662 };
663 
664 struct mlx5_ifc_fte_match_set_misc2_bits {
665 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;
666 
667 	struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;
668 
669 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;
670 
671 	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;
672 
673 	u8         metadata_reg_c_7[0x20];
674 
675 	u8         metadata_reg_c_6[0x20];
676 
677 	u8         metadata_reg_c_5[0x20];
678 
679 	u8         metadata_reg_c_4[0x20];
680 
681 	u8         metadata_reg_c_3[0x20];
682 
683 	u8         metadata_reg_c_2[0x20];
684 
685 	u8         metadata_reg_c_1[0x20];
686 
687 	u8         metadata_reg_c_0[0x20];
688 
689 	u8         metadata_reg_a[0x20];
690 
691 	u8         reserved_at_1a0[0x8];
692 
693 	u8         macsec_syndrome[0x8];
694 	u8         ipsec_syndrome[0x8];
695 	u8         reserved_at_1b8[0x8];
696 
697 	u8         reserved_at_1c0[0x40];
698 };
699 
700 struct mlx5_ifc_fte_match_set_misc3_bits {
701 	u8         inner_tcp_seq_num[0x20];
702 
703 	u8         outer_tcp_seq_num[0x20];
704 
705 	u8         inner_tcp_ack_num[0x20];
706 
707 	u8         outer_tcp_ack_num[0x20];
708 
709 	u8	   reserved_at_80[0x8];
710 	u8         outer_vxlan_gpe_vni[0x18];
711 
712 	u8         outer_vxlan_gpe_next_protocol[0x8];
713 	u8         outer_vxlan_gpe_flags[0x8];
714 	u8	   reserved_at_b0[0x10];
715 
716 	u8	   icmp_header_data[0x20];
717 
718 	u8	   icmpv6_header_data[0x20];
719 
720 	u8	   icmp_type[0x8];
721 	u8	   icmp_code[0x8];
722 	u8	   icmpv6_type[0x8];
723 	u8	   icmpv6_code[0x8];
724 
725 	u8         geneve_tlv_option_0_data[0x20];
726 
727 	u8	   gtpu_teid[0x20];
728 
729 	u8	   gtpu_msg_type[0x8];
730 	u8	   gtpu_msg_flags[0x8];
731 	u8	   reserved_at_170[0x10];
732 
733 	u8	   gtpu_dw_2[0x20];
734 
735 	u8	   gtpu_first_ext_dw_0[0x20];
736 
737 	u8	   gtpu_dw_0[0x20];
738 
739 	u8	   reserved_at_1e0[0x20];
740 };
741 
742 struct mlx5_ifc_fte_match_set_misc4_bits {
743 	u8         prog_sample_field_value_0[0x20];
744 
745 	u8         prog_sample_field_id_0[0x20];
746 
747 	u8         prog_sample_field_value_1[0x20];
748 
749 	u8         prog_sample_field_id_1[0x20];
750 
751 	u8         prog_sample_field_value_2[0x20];
752 
753 	u8         prog_sample_field_id_2[0x20];
754 
755 	u8         prog_sample_field_value_3[0x20];
756 
757 	u8         prog_sample_field_id_3[0x20];
758 
759 	u8         reserved_at_100[0x100];
760 };
761 
762 struct mlx5_ifc_fte_match_set_misc5_bits {
763 	u8         macsec_tag_0[0x20];
764 
765 	u8         macsec_tag_1[0x20];
766 
767 	u8         macsec_tag_2[0x20];
768 
769 	u8         macsec_tag_3[0x20];
770 
771 	u8         tunnel_header_0[0x20];
772 
773 	u8         tunnel_header_1[0x20];
774 
775 	u8         tunnel_header_2[0x20];
776 
777 	u8         tunnel_header_3[0x20];
778 
779 	u8         reserved_at_100[0x100];
780 };
781 
782 struct mlx5_ifc_cmd_pas_bits {
783 	u8         pa_h[0x20];
784 
785 	u8         pa_l[0x14];
786 	u8         reserved_at_34[0xc];
787 };
788 
789 struct mlx5_ifc_uint64_bits {
790 	u8         hi[0x20];
791 
792 	u8         lo[0x20];
793 };
794 
795 enum {
796 	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
797 	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
798 	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
799 	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
800 	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
801 	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
802 	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
803 	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
804 	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
805 	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
806 };
807 
808 struct mlx5_ifc_ads_bits {
809 	u8         fl[0x1];
810 	u8         free_ar[0x1];
811 	u8         reserved_at_2[0xe];
812 	u8         pkey_index[0x10];
813 
814 	u8         plane_index[0x8];
815 	u8         grh[0x1];
816 	u8         mlid[0x7];
817 	u8         rlid[0x10];
818 
819 	u8         ack_timeout[0x5];
820 	u8         reserved_at_45[0x3];
821 	u8         src_addr_index[0x8];
822 	u8         reserved_at_50[0x4];
823 	u8         stat_rate[0x4];
824 	u8         hop_limit[0x8];
825 
826 	u8         reserved_at_60[0x4];
827 	u8         tclass[0x8];
828 	u8         flow_label[0x14];
829 
830 	u8         rgid_rip[16][0x8];
831 
832 	u8         reserved_at_100[0x4];
833 	u8         f_dscp[0x1];
834 	u8         f_ecn[0x1];
835 	u8         reserved_at_106[0x1];
836 	u8         f_eth_prio[0x1];
837 	u8         ecn[0x2];
838 	u8         dscp[0x6];
839 	u8         udp_sport[0x10];
840 
841 	u8         dei_cfi[0x1];
842 	u8         eth_prio[0x3];
843 	u8         sl[0x4];
844 	u8         vhca_port_num[0x8];
845 	u8         rmac_47_32[0x10];
846 
847 	u8         rmac_31_0[0x20];
848 };
849 
850 struct mlx5_ifc_flow_table_nic_cap_bits {
851 	u8         nic_rx_multi_path_tirs[0x1];
852 	u8         nic_rx_multi_path_tirs_fts[0x1];
853 	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
854 	u8	   reserved_at_3[0x4];
855 	u8	   sw_owner_reformat_supported[0x1];
856 	u8	   reserved_at_8[0x18];
857 
858 	u8	   encap_general_header[0x1];
859 	u8	   reserved_at_21[0xa];
860 	u8	   log_max_packet_reformat_context[0x5];
861 	u8	   reserved_at_30[0x6];
862 	u8	   max_encap_header_size[0xa];
863 	u8	   reserved_at_40[0x1c0];
864 
865 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
866 
867 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma;
868 
869 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
870 
871 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
872 
873 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma;
874 
875 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
876 
877 	u8         reserved_at_e00[0x600];
878 
879 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive;
880 
881 	u8         reserved_at_1480[0x80];
882 
883 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive_rdma;
884 
885 	u8         reserved_at_1580[0x280];
886 
887 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_transmit_rdma;
888 
889 	u8         reserved_at_1880[0x780];
890 
891 	u8         sw_steering_nic_rx_action_drop_icm_address[0x40];
892 
893 	u8         sw_steering_nic_tx_action_drop_icm_address[0x40];
894 
895 	u8         sw_steering_nic_tx_action_allow_icm_address[0x40];
896 
897 	u8         reserved_at_20c0[0x5f40];
898 };
899 
900 struct mlx5_ifc_port_selection_cap_bits {
901 	u8         reserved_at_0[0x10];
902 	u8         port_select_flow_table[0x1];
903 	u8         reserved_at_11[0x1];
904 	u8         port_select_flow_table_bypass[0x1];
905 	u8         reserved_at_13[0xd];
906 
907 	u8         reserved_at_20[0x1e0];
908 
909 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_port_selection;
910 
911 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_port_selection;
912 
913 	u8         reserved_at_480[0x7b80];
914 };
915 
916 enum {
917 	MLX5_FDB_TO_VPORT_REG_C_0 = 0x01,
918 	MLX5_FDB_TO_VPORT_REG_C_1 = 0x02,
919 	MLX5_FDB_TO_VPORT_REG_C_2 = 0x04,
920 	MLX5_FDB_TO_VPORT_REG_C_3 = 0x08,
921 	MLX5_FDB_TO_VPORT_REG_C_4 = 0x10,
922 	MLX5_FDB_TO_VPORT_REG_C_5 = 0x20,
923 	MLX5_FDB_TO_VPORT_REG_C_6 = 0x40,
924 	MLX5_FDB_TO_VPORT_REG_C_7 = 0x80,
925 };
926 
927 struct mlx5_ifc_flow_table_eswitch_cap_bits {
928 	u8      fdb_to_vport_reg_c_id[0x8];
929 	u8      reserved_at_8[0x5];
930 	u8      fdb_uplink_hairpin[0x1];
931 	u8      fdb_multi_path_any_table_limit_regc[0x1];
932 	u8      reserved_at_f[0x1];
933 	u8      fdb_dynamic_tunnel[0x1];
934 	u8      reserved_at_11[0x1];
935 	u8      fdb_multi_path_any_table[0x1];
936 	u8      reserved_at_13[0x2];
937 	u8      fdb_modify_header_fwd_to_table[0x1];
938 	u8      fdb_ipv4_ttl_modify[0x1];
939 	u8      flow_source[0x1];
940 	u8      reserved_at_18[0x2];
941 	u8      multi_fdb_encap[0x1];
942 	u8      egress_acl_forward_to_vport[0x1];
943 	u8      fdb_multi_path_to_table[0x1];
944 	u8      reserved_at_1d[0x3];
945 
946 	u8      reserved_at_20[0x1e0];
947 
948 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
949 
950 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
951 
952 	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
953 
954 	u8      reserved_at_800[0xC00];
955 
956 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_esw_fdb;
957 
958 	struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_bitmask_support_2_esw_fdb;
959 
960 	u8      reserved_at_1500[0x300];
961 
962 	u8      sw_steering_fdb_action_drop_icm_address_rx[0x40];
963 
964 	u8      sw_steering_fdb_action_drop_icm_address_tx[0x40];
965 
966 	u8      sw_steering_uplink_icm_address_rx[0x40];
967 
968 	u8      sw_steering_uplink_icm_address_tx[0x40];
969 
970 	u8      reserved_at_1900[0x6700];
971 };
972 
973 struct mlx5_ifc_wqe_based_flow_table_cap_bits {
974 	u8         reserved_at_0[0x3];
975 	u8         log_max_num_ste[0x5];
976 	u8         reserved_at_8[0x3];
977 	u8         log_max_num_stc[0x5];
978 	u8         reserved_at_10[0x3];
979 	u8         log_max_num_rtc[0x5];
980 	u8         reserved_at_18[0x3];
981 	u8         log_max_num_header_modify_pattern[0x5];
982 
983 	u8         rtc_hash_split_table[0x1];
984 	u8         rtc_linear_lookup_table[0x1];
985 	u8         reserved_at_22[0x1];
986 	u8         stc_alloc_log_granularity[0x5];
987 	u8         reserved_at_28[0x3];
988 	u8         stc_alloc_log_max[0x5];
989 	u8         reserved_at_30[0x3];
990 	u8         ste_alloc_log_granularity[0x5];
991 	u8         reserved_at_38[0x3];
992 	u8         ste_alloc_log_max[0x5];
993 
994 	u8         reserved_at_40[0xb];
995 	u8         rtc_reparse_mode[0x5];
996 	u8         reserved_at_50[0x3];
997 	u8         rtc_index_mode[0x5];
998 	u8         reserved_at_58[0x3];
999 	u8         rtc_log_depth_max[0x5];
1000 
1001 	u8         reserved_at_60[0x10];
1002 	u8         ste_format[0x10];
1003 
1004 	u8         stc_action_type[0x80];
1005 
1006 	u8         header_insert_type[0x10];
1007 	u8         header_remove_type[0x10];
1008 
1009 	u8         trivial_match_definer[0x20];
1010 
1011 	u8         reserved_at_140[0x1b];
1012 	u8         rtc_max_num_hash_definer_gen_wqe[0x5];
1013 
1014 	u8         reserved_at_160[0x18];
1015 	u8         access_index_mode[0x8];
1016 
1017 	u8         reserved_at_180[0x10];
1018 	u8         ste_format_gen_wqe[0x10];
1019 
1020 	u8         linear_match_definer_reg_c3[0x20];
1021 
1022 	u8         fdb_jump_to_tir_stc[0x1];
1023 	u8         reserved_at_1c1[0x1f];
1024 };
1025 
1026 struct mlx5_ifc_esw_cap_bits {
1027 	u8         reserved_at_0[0x1d];
1028 	u8         merged_eswitch[0x1];
1029 	u8         reserved_at_1e[0x2];
1030 
1031 	u8         reserved_at_20[0x40];
1032 
1033 	u8         esw_manager_vport_number_valid[0x1];
1034 	u8         reserved_at_61[0xf];
1035 	u8         esw_manager_vport_number[0x10];
1036 
1037 	u8         reserved_at_80[0x780];
1038 };
1039 
1040 enum {
1041 	MLX5_COUNTER_SOURCE_ESWITCH = 0x0,
1042 	MLX5_COUNTER_FLOW_ESWITCH   = 0x1,
1043 };
1044 
1045 struct mlx5_ifc_e_switch_cap_bits {
1046 	u8         vport_svlan_strip[0x1];
1047 	u8         vport_cvlan_strip[0x1];
1048 	u8         vport_svlan_insert[0x1];
1049 	u8         vport_cvlan_insert_if_not_exist[0x1];
1050 	u8         vport_cvlan_insert_overwrite[0x1];
1051 	u8         reserved_at_5[0x1];
1052 	u8         vport_cvlan_insert_always[0x1];
1053 	u8         esw_shared_ingress_acl[0x1];
1054 	u8         esw_uplink_ingress_acl[0x1];
1055 	u8         root_ft_on_other_esw[0x1];
1056 	u8         reserved_at_a[0xf];
1057 	u8         esw_functions_changed[0x1];
1058 	u8         reserved_at_1a[0x1];
1059 	u8         ecpf_vport_exists[0x1];
1060 	u8         counter_eswitch_affinity[0x1];
1061 	u8         merged_eswitch[0x1];
1062 	u8         nic_vport_node_guid_modify[0x1];
1063 	u8         nic_vport_port_guid_modify[0x1];
1064 
1065 	u8         vxlan_encap_decap[0x1];
1066 	u8         nvgre_encap_decap[0x1];
1067 	u8         reserved_at_22[0x1];
1068 	u8         log_max_fdb_encap_uplink[0x5];
1069 	u8         reserved_at_21[0x3];
1070 	u8         log_max_packet_reformat_context[0x5];
1071 	u8         reserved_2b[0x6];
1072 	u8         max_encap_header_size[0xa];
1073 
1074 	u8         reserved_at_40[0xb];
1075 	u8         log_max_esw_sf[0x5];
1076 	u8         esw_sf_base_id[0x10];
1077 
1078 	u8         reserved_at_60[0x7a0];
1079 
1080 };
1081 
1082 struct mlx5_ifc_qos_cap_bits {
1083 	u8         packet_pacing[0x1];
1084 	u8         esw_scheduling[0x1];
1085 	u8         esw_bw_share[0x1];
1086 	u8         esw_rate_limit[0x1];
1087 	u8         reserved_at_4[0x1];
1088 	u8         packet_pacing_burst_bound[0x1];
1089 	u8         packet_pacing_typical_size[0x1];
1090 	u8         reserved_at_7[0x1];
1091 	u8         nic_sq_scheduling[0x1];
1092 	u8         nic_bw_share[0x1];
1093 	u8         nic_rate_limit[0x1];
1094 	u8         packet_pacing_uid[0x1];
1095 	u8         log_esw_max_sched_depth[0x4];
1096 	u8         reserved_at_10[0x10];
1097 
1098 	u8         reserved_at_20[0x9];
1099 	u8         esw_cross_esw_sched[0x1];
1100 	u8         reserved_at_2a[0x1];
1101 	u8         log_max_qos_nic_queue_group[0x5];
1102 	u8         reserved_at_30[0x10];
1103 
1104 	u8         packet_pacing_max_rate[0x20];
1105 
1106 	u8         packet_pacing_min_rate[0x20];
1107 
1108 	u8         reserved_at_80[0xb];
1109 	u8         log_esw_max_rate_limit[0x5];
1110 	u8         packet_pacing_rate_table_size[0x10];
1111 
1112 	u8         esw_element_type[0x10];
1113 	u8         esw_tsar_type[0x10];
1114 
1115 	u8         reserved_at_c0[0x10];
1116 	u8         max_qos_para_vport[0x10];
1117 
1118 	u8         max_tsar_bw_share[0x20];
1119 
1120 	u8         nic_element_type[0x10];
1121 	u8         nic_tsar_type[0x10];
1122 
1123 	u8         reserved_at_120[0x3];
1124 	u8         log_meter_aso_granularity[0x5];
1125 	u8         reserved_at_128[0x3];
1126 	u8         log_meter_aso_max_alloc[0x5];
1127 	u8         reserved_at_130[0x3];
1128 	u8         log_max_num_meter_aso[0x5];
1129 	u8         reserved_at_138[0x8];
1130 
1131 	u8         reserved_at_140[0x6c0];
1132 };
1133 
1134 struct mlx5_ifc_debug_cap_bits {
1135 	u8         core_dump_general[0x1];
1136 	u8         core_dump_qp[0x1];
1137 	u8         reserved_at_2[0x7];
1138 	u8         resource_dump[0x1];
1139 	u8         reserved_at_a[0x16];
1140 
1141 	u8         reserved_at_20[0x2];
1142 	u8         stall_detect[0x1];
1143 	u8         reserved_at_23[0x1d];
1144 
1145 	u8         reserved_at_40[0x7c0];
1146 };
1147 
1148 struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
1149 	u8         csum_cap[0x1];
1150 	u8         vlan_cap[0x1];
1151 	u8         lro_cap[0x1];
1152 	u8         lro_psh_flag[0x1];
1153 	u8         lro_time_stamp[0x1];
1154 	u8         reserved_at_5[0x2];
1155 	u8         wqe_vlan_insert[0x1];
1156 	u8         self_lb_en_modifiable[0x1];
1157 	u8         reserved_at_9[0x2];
1158 	u8         max_lso_cap[0x5];
1159 	u8         multi_pkt_send_wqe[0x2];
1160 	u8	   wqe_inline_mode[0x2];
1161 	u8         rss_ind_tbl_cap[0x4];
1162 	u8         reg_umr_sq[0x1];
1163 	u8         scatter_fcs[0x1];
1164 	u8         enhanced_multi_pkt_send_wqe[0x1];
1165 	u8         tunnel_lso_const_out_ip_id[0x1];
1166 	u8         tunnel_lro_gre[0x1];
1167 	u8         tunnel_lro_vxlan[0x1];
1168 	u8         tunnel_stateless_gre[0x1];
1169 	u8         tunnel_stateless_vxlan[0x1];
1170 
1171 	u8         swp[0x1];
1172 	u8         swp_csum[0x1];
1173 	u8         swp_lso[0x1];
1174 	u8         cqe_checksum_full[0x1];
1175 	u8         tunnel_stateless_geneve_tx[0x1];
1176 	u8         tunnel_stateless_mpls_over_udp[0x1];
1177 	u8         tunnel_stateless_mpls_over_gre[0x1];
1178 	u8         tunnel_stateless_vxlan_gpe[0x1];
1179 	u8         tunnel_stateless_ipv4_over_vxlan[0x1];
1180 	u8         tunnel_stateless_ip_over_ip[0x1];
1181 	u8         insert_trailer[0x1];
1182 	u8         reserved_at_2b[0x1];
1183 	u8         tunnel_stateless_ip_over_ip_rx[0x1];
1184 	u8         tunnel_stateless_ip_over_ip_tx[0x1];
1185 	u8         reserved_at_2e[0x2];
1186 	u8         max_vxlan_udp_ports[0x8];
1187 	u8         swp_csum_l4_partial[0x1];
1188 	u8         reserved_at_39[0x5];
1189 	u8         max_geneve_opt_len[0x1];
1190 	u8         tunnel_stateless_geneve_rx[0x1];
1191 
1192 	u8         reserved_at_40[0x10];
1193 	u8         lro_min_mss_size[0x10];
1194 
1195 	u8         reserved_at_60[0x120];
1196 
1197 	u8         lro_timer_supported_periods[4][0x20];
1198 
1199 	u8         reserved_at_200[0x600];
1200 };
1201 
1202 enum {
1203 	MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING               = 0x0,
1204 	MLX5_TIMESTAMP_FORMAT_CAP_REAL_TIME                  = 0x1,
1205 	MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME = 0x2,
1206 };
1207 
1208 struct mlx5_ifc_roce_cap_bits {
1209 	u8         roce_apm[0x1];
1210 	u8         reserved_at_1[0x3];
1211 	u8         sw_r_roce_src_udp_port[0x1];
1212 	u8         fl_rc_qp_when_roce_disabled[0x1];
1213 	u8         fl_rc_qp_when_roce_enabled[0x1];
1214 	u8         roce_cc_general[0x1];
1215 	u8	   qp_ooo_transmit_default[0x1];
1216 	u8         reserved_at_9[0x15];
1217 	u8	   qp_ts_format[0x2];
1218 
1219 	u8         reserved_at_20[0x60];
1220 
1221 	u8         reserved_at_80[0xc];
1222 	u8         l3_type[0x4];
1223 	u8         reserved_at_90[0x8];
1224 	u8         roce_version[0x8];
1225 
1226 	u8         reserved_at_a0[0x10];
1227 	u8         r_roce_dest_udp_port[0x10];
1228 
1229 	u8         r_roce_max_src_udp_port[0x10];
1230 	u8         r_roce_min_src_udp_port[0x10];
1231 
1232 	u8         reserved_at_e0[0x10];
1233 	u8         roce_address_table_size[0x10];
1234 
1235 	u8         reserved_at_100[0x700];
1236 };
1237 
1238 struct mlx5_ifc_sync_steering_in_bits {
1239 	u8         opcode[0x10];
1240 	u8         uid[0x10];
1241 
1242 	u8         reserved_at_20[0x10];
1243 	u8         op_mod[0x10];
1244 
1245 	u8         reserved_at_40[0xc0];
1246 };
1247 
1248 struct mlx5_ifc_sync_steering_out_bits {
1249 	u8         status[0x8];
1250 	u8         reserved_at_8[0x18];
1251 
1252 	u8         syndrome[0x20];
1253 
1254 	u8         reserved_at_40[0x40];
1255 };
1256 
1257 struct mlx5_ifc_sync_crypto_in_bits {
1258 	u8         opcode[0x10];
1259 	u8         uid[0x10];
1260 
1261 	u8         reserved_at_20[0x10];
1262 	u8         op_mod[0x10];
1263 
1264 	u8         reserved_at_40[0x20];
1265 
1266 	u8         reserved_at_60[0x10];
1267 	u8         crypto_type[0x10];
1268 
1269 	u8         reserved_at_80[0x80];
1270 };
1271 
1272 struct mlx5_ifc_sync_crypto_out_bits {
1273 	u8         status[0x8];
1274 	u8         reserved_at_8[0x18];
1275 
1276 	u8         syndrome[0x20];
1277 
1278 	u8         reserved_at_40[0x40];
1279 };
1280 
1281 struct mlx5_ifc_device_mem_cap_bits {
1282 	u8         memic[0x1];
1283 	u8         reserved_at_1[0x1f];
1284 
1285 	u8         reserved_at_20[0xb];
1286 	u8         log_min_memic_alloc_size[0x5];
1287 	u8         reserved_at_30[0x8];
1288 	u8	   log_max_memic_addr_alignment[0x8];
1289 
1290 	u8         memic_bar_start_addr[0x40];
1291 
1292 	u8         memic_bar_size[0x20];
1293 
1294 	u8         max_memic_size[0x20];
1295 
1296 	u8         steering_sw_icm_start_address[0x40];
1297 
1298 	u8         reserved_at_100[0x8];
1299 	u8         log_header_modify_sw_icm_size[0x8];
1300 	u8         reserved_at_110[0x2];
1301 	u8         log_sw_icm_alloc_granularity[0x6];
1302 	u8         log_steering_sw_icm_size[0x8];
1303 
1304 	u8         log_indirect_encap_sw_icm_size[0x8];
1305 	u8         reserved_at_128[0x10];
1306 	u8         log_header_modify_pattern_sw_icm_size[0x8];
1307 
1308 	u8         header_modify_sw_icm_start_address[0x40];
1309 
1310 	u8         reserved_at_180[0x40];
1311 
1312 	u8         header_modify_pattern_sw_icm_start_address[0x40];
1313 
1314 	u8         memic_operations[0x20];
1315 
1316 	u8         reserved_at_220[0x20];
1317 
1318 	u8         indirect_encap_sw_icm_start_address[0x40];
1319 
1320 	u8         reserved_at_280[0x580];
1321 };
1322 
1323 struct mlx5_ifc_device_event_cap_bits {
1324 	u8         user_affiliated_events[4][0x40];
1325 
1326 	u8         user_unaffiliated_events[4][0x40];
1327 };
1328 
1329 struct mlx5_ifc_virtio_emulation_cap_bits {
1330 	u8         desc_tunnel_offload_type[0x1];
1331 	u8         eth_frame_offload_type[0x1];
1332 	u8         virtio_version_1_0[0x1];
1333 	u8         device_features_bits_mask[0xd];
1334 	u8         event_mode[0x8];
1335 	u8         virtio_queue_type[0x8];
1336 
1337 	u8         max_tunnel_desc[0x10];
1338 	u8         reserved_at_30[0x3];
1339 	u8         log_doorbell_stride[0x5];
1340 	u8         reserved_at_38[0x3];
1341 	u8         log_doorbell_bar_size[0x5];
1342 
1343 	u8         doorbell_bar_offset[0x40];
1344 
1345 	u8         max_emulated_devices[0x8];
1346 	u8         max_num_virtio_queues[0x18];
1347 
1348 	u8         reserved_at_a0[0x20];
1349 
1350 	u8	   reserved_at_c0[0x13];
1351 	u8         desc_group_mkey_supported[0x1];
1352 	u8         freeze_to_rdy_supported[0x1];
1353 	u8         reserved_at_d5[0xb];
1354 
1355 	u8         reserved_at_e0[0x20];
1356 
1357 	u8         umem_1_buffer_param_a[0x20];
1358 
1359 	u8         umem_1_buffer_param_b[0x20];
1360 
1361 	u8         umem_2_buffer_param_a[0x20];
1362 
1363 	u8         umem_2_buffer_param_b[0x20];
1364 
1365 	u8         umem_3_buffer_param_a[0x20];
1366 
1367 	u8         umem_3_buffer_param_b[0x20];
1368 
1369 	u8         reserved_at_1c0[0x640];
1370 };
1371 
1372 enum {
1373 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
1374 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
1375 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
1376 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
1377 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
1378 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
1379 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
1380 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
1381 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
1382 };
1383 
1384 enum {
1385 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
1386 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
1387 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
1388 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
1389 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
1390 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
1391 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
1392 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
1393 	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
1394 };
1395 
1396 struct mlx5_ifc_atomic_caps_bits {
1397 	u8         reserved_at_0[0x40];
1398 
1399 	u8         atomic_req_8B_endianness_mode[0x2];
1400 	u8         reserved_at_42[0x4];
1401 	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
1402 
1403 	u8         reserved_at_47[0x19];
1404 
1405 	u8         reserved_at_60[0x20];
1406 
1407 	u8         reserved_at_80[0x10];
1408 	u8         atomic_operations[0x10];
1409 
1410 	u8         reserved_at_a0[0x10];
1411 	u8         atomic_size_qp[0x10];
1412 
1413 	u8         reserved_at_c0[0x10];
1414 	u8         atomic_size_dc[0x10];
1415 
1416 	u8         reserved_at_e0[0x720];
1417 };
1418 
1419 struct mlx5_ifc_odp_scheme_cap_bits {
1420 	u8         reserved_at_0[0x40];
1421 
1422 	u8         sig[0x1];
1423 	u8         reserved_at_41[0x4];
1424 	u8         page_prefetch[0x1];
1425 	u8         reserved_at_46[0x1a];
1426 
1427 	u8         reserved_at_60[0x20];
1428 
1429 	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
1430 
1431 	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
1432 
1433 	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
1434 
1435 	struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps;
1436 
1437 	struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps;
1438 
1439 	u8         reserved_at_120[0xe0];
1440 };
1441 
1442 struct mlx5_ifc_odp_cap_bits {
1443 	struct mlx5_ifc_odp_scheme_cap_bits transport_page_fault_scheme_cap;
1444 
1445 	struct mlx5_ifc_odp_scheme_cap_bits memory_page_fault_scheme_cap;
1446 
1447 	u8         reserved_at_400[0x200];
1448 
1449 	u8         mem_page_fault[0x1];
1450 	u8         reserved_at_601[0x1f];
1451 
1452 	u8         reserved_at_620[0x1e0];
1453 };
1454 
1455 struct mlx5_ifc_tls_cap_bits {
1456 	u8         tls_1_2_aes_gcm_128[0x1];
1457 	u8         tls_1_3_aes_gcm_128[0x1];
1458 	u8         tls_1_2_aes_gcm_256[0x1];
1459 	u8         tls_1_3_aes_gcm_256[0x1];
1460 	u8         reserved_at_4[0x1c];
1461 
1462 	u8         reserved_at_20[0x7e0];
1463 };
1464 
1465 struct mlx5_ifc_ipsec_cap_bits {
1466 	u8         ipsec_full_offload[0x1];
1467 	u8         ipsec_crypto_offload[0x1];
1468 	u8         ipsec_esn[0x1];
1469 	u8         ipsec_crypto_esp_aes_gcm_256_encrypt[0x1];
1470 	u8         ipsec_crypto_esp_aes_gcm_128_encrypt[0x1];
1471 	u8         ipsec_crypto_esp_aes_gcm_256_decrypt[0x1];
1472 	u8         ipsec_crypto_esp_aes_gcm_128_decrypt[0x1];
1473 	u8         reserved_at_7[0x4];
1474 	u8         log_max_ipsec_offload[0x5];
1475 	u8         reserved_at_10[0x10];
1476 
1477 	u8         min_log_ipsec_full_replay_window[0x8];
1478 	u8         max_log_ipsec_full_replay_window[0x8];
1479 	u8         reserved_at_30[0x7d0];
1480 };
1481 
1482 struct mlx5_ifc_macsec_cap_bits {
1483 	u8    macsec_epn[0x1];
1484 	u8    reserved_at_1[0x2];
1485 	u8    macsec_crypto_esp_aes_gcm_256_encrypt[0x1];
1486 	u8    macsec_crypto_esp_aes_gcm_128_encrypt[0x1];
1487 	u8    macsec_crypto_esp_aes_gcm_256_decrypt[0x1];
1488 	u8    macsec_crypto_esp_aes_gcm_128_decrypt[0x1];
1489 	u8    reserved_at_7[0x4];
1490 	u8    log_max_macsec_offload[0x5];
1491 	u8    reserved_at_10[0x10];
1492 
1493 	u8    min_log_macsec_full_replay_window[0x8];
1494 	u8    max_log_macsec_full_replay_window[0x8];
1495 	u8    reserved_at_30[0x10];
1496 
1497 	u8    reserved_at_40[0x7c0];
1498 };
1499 
1500 enum {
1501 	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
1502 	MLX5_WQ_TYPE_CYCLIC       = 0x1,
1503 	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
1504 	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
1505 };
1506 
1507 enum {
1508 	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
1509 	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
1510 };
1511 
1512 enum {
1513 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
1514 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
1515 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
1516 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
1517 	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
1518 };
1519 
1520 enum {
1521 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
1522 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
1523 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
1524 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
1525 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
1526 	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
1527 };
1528 
1529 enum {
1530 	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
1531 	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
1532 };
1533 
1534 enum {
1535 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
1536 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
1537 	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
1538 };
1539 
1540 enum {
1541 	MLX5_CAP_PORT_TYPE_IB  = 0x0,
1542 	MLX5_CAP_PORT_TYPE_ETH = 0x1,
1543 };
1544 
1545 enum {
1546 	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
1547 	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
1548 	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
1549 };
1550 
1551 enum {
1552 	MLX5_FLEX_IPV4_OVER_VXLAN_ENABLED	= 1 << 0,
1553 	MLX5_FLEX_IPV6_OVER_VXLAN_ENABLED	= 1 << 1,
1554 	MLX5_FLEX_IPV6_OVER_IP_ENABLED		= 1 << 2,
1555 	MLX5_FLEX_PARSER_GENEVE_ENABLED		= 1 << 3,
1556 	MLX5_FLEX_PARSER_MPLS_OVER_GRE_ENABLED	= 1 << 4,
1557 	MLX5_FLEX_PARSER_MPLS_OVER_UDP_ENABLED	= 1 << 5,
1558 	MLX5_FLEX_P_BIT_VXLAN_GPE_ENABLED	= 1 << 6,
1559 	MLX5_FLEX_PARSER_VXLAN_GPE_ENABLED	= 1 << 7,
1560 	MLX5_FLEX_PARSER_ICMP_V4_ENABLED	= 1 << 8,
1561 	MLX5_FLEX_PARSER_ICMP_V6_ENABLED	= 1 << 9,
1562 	MLX5_FLEX_PARSER_GENEVE_TLV_OPTION_0_ENABLED = 1 << 10,
1563 	MLX5_FLEX_PARSER_GTPU_ENABLED		= 1 << 11,
1564 	MLX5_FLEX_PARSER_GTPU_DW_2_ENABLED	= 1 << 16,
1565 	MLX5_FLEX_PARSER_GTPU_FIRST_EXT_DW_0_ENABLED = 1 << 17,
1566 	MLX5_FLEX_PARSER_GTPU_DW_0_ENABLED	= 1 << 18,
1567 	MLX5_FLEX_PARSER_GTPU_TEID_ENABLED	= 1 << 19,
1568 };
1569 
1570 enum {
1571 	MLX5_UCTX_CAP_RAW_TX = 1UL << 0,
1572 	MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1,
1573 	MLX5_UCTX_CAP_RDMA_CTRL = 1UL << 3,
1574 	MLX5_UCTX_CAP_RDMA_CTRL_OTHER_VHCA = 1UL << 4,
1575 };
1576 
1577 #define MLX5_FC_BULK_SIZE_FACTOR 128
1578 
1579 enum mlx5_fc_bulk_alloc_bitmask {
1580 	MLX5_FC_BULK_128   = (1 << 0),
1581 	MLX5_FC_BULK_256   = (1 << 1),
1582 	MLX5_FC_BULK_512   = (1 << 2),
1583 	MLX5_FC_BULK_1024  = (1 << 3),
1584 	MLX5_FC_BULK_2048  = (1 << 4),
1585 	MLX5_FC_BULK_4096  = (1 << 5),
1586 	MLX5_FC_BULK_8192  = (1 << 6),
1587 	MLX5_FC_BULK_16384 = (1 << 7),
1588 };
1589 
1590 #define MLX5_FC_BULK_NUM_FCS(fc_enum) (MLX5_FC_BULK_SIZE_FACTOR * (fc_enum))
1591 
1592 #define MLX5_FT_MAX_MULTIPATH_LEVEL 63
1593 
1594 enum {
1595 	MLX5_STEERING_FORMAT_CONNECTX_5   = 0,
1596 	MLX5_STEERING_FORMAT_CONNECTX_6DX = 1,
1597 	MLX5_STEERING_FORMAT_CONNECTX_7   = 2,
1598 	MLX5_STEERING_FORMAT_CONNECTX_8   = 3,
1599 };
1600 
1601 struct mlx5_ifc_cmd_hca_cap_bits {
1602 	u8         reserved_at_0[0x6];
1603 	u8         page_request_disable[0x1];
1604 	u8         abs_native_port_num[0x1];
1605 	u8         reserved_at_8[0x8];
1606 	u8         shared_object_to_user_object_allowed[0x1];
1607 	u8         reserved_at_13[0xe];
1608 	u8         vhca_resource_manager[0x1];
1609 
1610 	u8         hca_cap_2[0x1];
1611 	u8         create_lag_when_not_master_up[0x1];
1612 	u8         dtor[0x1];
1613 	u8         event_on_vhca_state_teardown_request[0x1];
1614 	u8         event_on_vhca_state_in_use[0x1];
1615 	u8         event_on_vhca_state_active[0x1];
1616 	u8         event_on_vhca_state_allocated[0x1];
1617 	u8         event_on_vhca_state_invalid[0x1];
1618 	u8         reserved_at_28[0x8];
1619 	u8         vhca_id[0x10];
1620 
1621 	u8         reserved_at_40[0x40];
1622 
1623 	u8         log_max_srq_sz[0x8];
1624 	u8         log_max_qp_sz[0x8];
1625 	u8         event_cap[0x1];
1626 	u8         reserved_at_91[0x2];
1627 	u8         isolate_vl_tc_new[0x1];
1628 	u8         reserved_at_94[0x4];
1629 	u8         prio_tag_required[0x1];
1630 	u8         reserved_at_99[0x2];
1631 	u8         log_max_qp[0x5];
1632 
1633 	u8         reserved_at_a0[0x3];
1634 	u8	   ece_support[0x1];
1635 	u8	   reserved_at_a4[0x5];
1636 	u8         reg_c_preserve[0x1];
1637 	u8         reserved_at_aa[0x1];
1638 	u8         log_max_srq[0x5];
1639 	u8         reserved_at_b0[0x1];
1640 	u8         uplink_follow[0x1];
1641 	u8         ts_cqe_to_dest_cqn[0x1];
1642 	u8         reserved_at_b3[0x6];
1643 	u8         go_back_n[0x1];
1644 	u8         reserved_at_ba[0x6];
1645 
1646 	u8         max_sgl_for_optimized_performance[0x8];
1647 	u8         log_max_cq_sz[0x8];
1648 	u8         relaxed_ordering_write_umr[0x1];
1649 	u8         relaxed_ordering_read_umr[0x1];
1650 	u8         reserved_at_d2[0x7];
1651 	u8         virtio_net_device_emualtion_manager[0x1];
1652 	u8         virtio_blk_device_emualtion_manager[0x1];
1653 	u8         log_max_cq[0x5];
1654 
1655 	u8         log_max_eq_sz[0x8];
1656 	u8         relaxed_ordering_write[0x1];
1657 	u8         relaxed_ordering_read_pci_enabled[0x1];
1658 	u8         log_max_mkey[0x6];
1659 	u8         reserved_at_f0[0x6];
1660 	u8	   terminate_scatter_list_mkey[0x1];
1661 	u8	   repeated_mkey[0x1];
1662 	u8         dump_fill_mkey[0x1];
1663 	u8         reserved_at_f9[0x2];
1664 	u8         fast_teardown[0x1];
1665 	u8         log_max_eq[0x4];
1666 
1667 	u8         max_indirection[0x8];
1668 	u8         fixed_buffer_size[0x1];
1669 	u8         log_max_mrw_sz[0x7];
1670 	u8         force_teardown[0x1];
1671 	u8         reserved_at_111[0x1];
1672 	u8         log_max_bsf_list_size[0x6];
1673 	u8         umr_extended_translation_offset[0x1];
1674 	u8         null_mkey[0x1];
1675 	u8         log_max_klm_list_size[0x6];
1676 
1677 	u8         reserved_at_120[0x2];
1678 	u8	   qpc_extension[0x1];
1679 	u8	   reserved_at_123[0x7];
1680 	u8         log_max_ra_req_dc[0x6];
1681 	u8         reserved_at_130[0x2];
1682 	u8         eth_wqe_too_small[0x1];
1683 	u8         reserved_at_133[0x6];
1684 	u8         vnic_env_cq_overrun[0x1];
1685 	u8         log_max_ra_res_dc[0x6];
1686 
1687 	u8         reserved_at_140[0x5];
1688 	u8         release_all_pages[0x1];
1689 	u8         must_not_use[0x1];
1690 	u8         reserved_at_147[0x2];
1691 	u8         roce_accl[0x1];
1692 	u8         log_max_ra_req_qp[0x6];
1693 	u8         reserved_at_150[0xa];
1694 	u8         log_max_ra_res_qp[0x6];
1695 
1696 	u8         end_pad[0x1];
1697 	u8         cc_query_allowed[0x1];
1698 	u8         cc_modify_allowed[0x1];
1699 	u8         start_pad[0x1];
1700 	u8         cache_line_128byte[0x1];
1701 	u8         reserved_at_165[0x4];
1702 	u8         rts2rts_qp_counters_set_id[0x1];
1703 	u8         reserved_at_16a[0x2];
1704 	u8         vnic_env_int_rq_oob[0x1];
1705 	u8         sbcam_reg[0x1];
1706 	u8         reserved_at_16e[0x1];
1707 	u8         qcam_reg[0x1];
1708 	u8         gid_table_size[0x10];
1709 
1710 	u8         out_of_seq_cnt[0x1];
1711 	u8         vport_counters[0x1];
1712 	u8         retransmission_q_counters[0x1];
1713 	u8         debug[0x1];
1714 	u8         modify_rq_counter_set_id[0x1];
1715 	u8         rq_delay_drop[0x1];
1716 	u8         max_qp_cnt[0xa];
1717 	u8         pkey_table_size[0x10];
1718 
1719 	u8         vport_group_manager[0x1];
1720 	u8         vhca_group_manager[0x1];
1721 	u8         ib_virt[0x1];
1722 	u8         eth_virt[0x1];
1723 	u8         vnic_env_queue_counters[0x1];
1724 	u8         ets[0x1];
1725 	u8         nic_flow_table[0x1];
1726 	u8         eswitch_manager[0x1];
1727 	u8         device_memory[0x1];
1728 	u8         mcam_reg[0x1];
1729 	u8         pcam_reg[0x1];
1730 	u8         local_ca_ack_delay[0x5];
1731 	u8         port_module_event[0x1];
1732 	u8         enhanced_error_q_counters[0x1];
1733 	u8         ports_check[0x1];
1734 	u8         reserved_at_1b3[0x1];
1735 	u8         disable_link_up[0x1];
1736 	u8         beacon_led[0x1];
1737 	u8         port_type[0x2];
1738 	u8         num_ports[0x8];
1739 
1740 	u8         reserved_at_1c0[0x1];
1741 	u8         pps[0x1];
1742 	u8         pps_modify[0x1];
1743 	u8         log_max_msg[0x5];
1744 	u8         reserved_at_1c8[0x4];
1745 	u8         max_tc[0x4];
1746 	u8         temp_warn_event[0x1];
1747 	u8         dcbx[0x1];
1748 	u8         general_notification_event[0x1];
1749 	u8         reserved_at_1d3[0x2];
1750 	u8         fpga[0x1];
1751 	u8         rol_s[0x1];
1752 	u8         rol_g[0x1];
1753 	u8         reserved_at_1d8[0x1];
1754 	u8         wol_s[0x1];
1755 	u8         wol_g[0x1];
1756 	u8         wol_a[0x1];
1757 	u8         wol_b[0x1];
1758 	u8         wol_m[0x1];
1759 	u8         wol_u[0x1];
1760 	u8         wol_p[0x1];
1761 
1762 	u8         stat_rate_support[0x10];
1763 	u8         reserved_at_1f0[0x1];
1764 	u8         pci_sync_for_fw_update_event[0x1];
1765 	u8         reserved_at_1f2[0x6];
1766 	u8         init2_lag_tx_port_affinity[0x1];
1767 	u8         reserved_at_1fa[0x2];
1768 	u8         wqe_based_flow_table_update_cap[0x1];
1769 	u8         cqe_version[0x4];
1770 
1771 	u8         compact_address_vector[0x1];
1772 	u8         striding_rq[0x1];
1773 	u8         reserved_at_202[0x1];
1774 	u8         ipoib_enhanced_offloads[0x1];
1775 	u8         ipoib_basic_offloads[0x1];
1776 	u8         reserved_at_205[0x1];
1777 	u8         repeated_block_disabled[0x1];
1778 	u8         umr_modify_entity_size_disabled[0x1];
1779 	u8         umr_modify_atomic_disabled[0x1];
1780 	u8         umr_indirect_mkey_disabled[0x1];
1781 	u8         umr_fence[0x2];
1782 	u8         dc_req_scat_data_cqe[0x1];
1783 	u8         reserved_at_20d[0x2];
1784 	u8         drain_sigerr[0x1];
1785 	u8         cmdif_checksum[0x2];
1786 	u8         sigerr_cqe[0x1];
1787 	u8         reserved_at_213[0x1];
1788 	u8         wq_signature[0x1];
1789 	u8         sctr_data_cqe[0x1];
1790 	u8         reserved_at_216[0x1];
1791 	u8         sho[0x1];
1792 	u8         tph[0x1];
1793 	u8         rf[0x1];
1794 	u8         dct[0x1];
1795 	u8         qos[0x1];
1796 	u8         eth_net_offloads[0x1];
1797 	u8         roce[0x1];
1798 	u8         atomic[0x1];
1799 	u8         reserved_at_21f[0x1];
1800 
1801 	u8         cq_oi[0x1];
1802 	u8         cq_resize[0x1];
1803 	u8         cq_moderation[0x1];
1804 	u8         cq_period_mode_modify[0x1];
1805 	u8         reserved_at_224[0x2];
1806 	u8         cq_eq_remap[0x1];
1807 	u8         pg[0x1];
1808 	u8         block_lb_mc[0x1];
1809 	u8         reserved_at_229[0x1];
1810 	u8         scqe_break_moderation[0x1];
1811 	u8         cq_period_start_from_cqe[0x1];
1812 	u8         cd[0x1];
1813 	u8         reserved_at_22d[0x1];
1814 	u8         apm[0x1];
1815 	u8         vector_calc[0x1];
1816 	u8         umr_ptr_rlky[0x1];
1817 	u8	   imaicl[0x1];
1818 	u8	   qp_packet_based[0x1];
1819 	u8         reserved_at_233[0x3];
1820 	u8         qkv[0x1];
1821 	u8         pkv[0x1];
1822 	u8         set_deth_sqpn[0x1];
1823 	u8         reserved_at_239[0x3];
1824 	u8         xrc[0x1];
1825 	u8         ud[0x1];
1826 	u8         uc[0x1];
1827 	u8         rc[0x1];
1828 
1829 	u8         uar_4k[0x1];
1830 	u8         reserved_at_241[0x7];
1831 	u8         fl_rc_qp_when_roce_disabled[0x1];
1832 	u8         regexp_params[0x1];
1833 	u8         uar_sz[0x6];
1834 	u8         port_selection_cap[0x1];
1835 	u8         nic_cap_reg[0x1];
1836 	u8         umem_uid_0[0x1];
1837 	u8         reserved_at_253[0x5];
1838 	u8         log_pg_sz[0x8];
1839 
1840 	u8         bf[0x1];
1841 	u8         driver_version[0x1];
1842 	u8         pad_tx_eth_packet[0x1];
1843 	u8         reserved_at_263[0x3];
1844 	u8         mkey_by_name[0x1];
1845 	u8         reserved_at_267[0x4];
1846 
1847 	u8         log_bf_reg_size[0x5];
1848 
1849 	u8         reserved_at_270[0x3];
1850 	u8	   qp_error_syndrome[0x1];
1851 	u8	   reserved_at_274[0x2];
1852 	u8         lag_dct[0x2];
1853 	u8         lag_tx_port_affinity[0x1];
1854 	u8         lag_native_fdb_selection[0x1];
1855 	u8         reserved_at_27a[0x1];
1856 	u8         lag_master[0x1];
1857 	u8         num_lag_ports[0x4];
1858 
1859 	u8         reserved_at_280[0x10];
1860 	u8         max_wqe_sz_sq[0x10];
1861 
1862 	u8         reserved_at_2a0[0xb];
1863 	u8         shampo[0x1];
1864 	u8         reserved_at_2ac[0x4];
1865 	u8         max_wqe_sz_rq[0x10];
1866 
1867 	u8         max_flow_counter_31_16[0x10];
1868 	u8         max_wqe_sz_sq_dc[0x10];
1869 
1870 	u8         reserved_at_2e0[0x7];
1871 	u8         max_qp_mcg[0x19];
1872 
1873 	u8         reserved_at_300[0x10];
1874 	u8         flow_counter_bulk_alloc[0x8];
1875 	u8         log_max_mcg[0x8];
1876 
1877 	u8         reserved_at_320[0x3];
1878 	u8         log_max_transport_domain[0x5];
1879 	u8         reserved_at_328[0x2];
1880 	u8	   relaxed_ordering_read[0x1];
1881 	u8         log_max_pd[0x5];
1882 	u8         dp_ordering_ooo_all_ud[0x1];
1883 	u8         dp_ordering_ooo_all_uc[0x1];
1884 	u8         dp_ordering_ooo_all_xrc[0x1];
1885 	u8         dp_ordering_ooo_all_dc[0x1];
1886 	u8         dp_ordering_ooo_all_rc[0x1];
1887 	u8         pcie_reset_using_hotreset_method[0x1];
1888 	u8         pci_sync_for_fw_update_with_driver_unload[0x1];
1889 	u8         vnic_env_cnt_steering_fail[0x1];
1890 	u8         vport_counter_local_loopback[0x1];
1891 	u8         q_counter_aggregation[0x1];
1892 	u8         q_counter_other_vport[0x1];
1893 	u8         log_max_xrcd[0x5];
1894 
1895 	u8         nic_receive_steering_discard[0x1];
1896 	u8         receive_discard_vport_down[0x1];
1897 	u8         transmit_discard_vport_down[0x1];
1898 	u8         eq_overrun_count[0x1];
1899 	u8         reserved_at_344[0x1];
1900 	u8         invalid_command_count[0x1];
1901 	u8         quota_exceeded_count[0x1];
1902 	u8         reserved_at_347[0x1];
1903 	u8         log_max_flow_counter_bulk[0x8];
1904 	u8         max_flow_counter_15_0[0x10];
1905 
1906 
1907 	u8         reserved_at_360[0x3];
1908 	u8         log_max_rq[0x5];
1909 	u8         reserved_at_368[0x3];
1910 	u8         log_max_sq[0x5];
1911 	u8         reserved_at_370[0x3];
1912 	u8         log_max_tir[0x5];
1913 	u8         reserved_at_378[0x3];
1914 	u8         log_max_tis[0x5];
1915 
1916 	u8         basic_cyclic_rcv_wqe[0x1];
1917 	u8         reserved_at_381[0x2];
1918 	u8         log_max_rmp[0x5];
1919 	u8         reserved_at_388[0x3];
1920 	u8         log_max_rqt[0x5];
1921 	u8         reserved_at_390[0x3];
1922 	u8         log_max_rqt_size[0x5];
1923 	u8         reserved_at_398[0x3];
1924 	u8         log_max_tis_per_sq[0x5];
1925 
1926 	u8         ext_stride_num_range[0x1];
1927 	u8         roce_rw_supported[0x1];
1928 	u8         log_max_current_uc_list_wr_supported[0x1];
1929 	u8         log_max_stride_sz_rq[0x5];
1930 	u8         reserved_at_3a8[0x3];
1931 	u8         log_min_stride_sz_rq[0x5];
1932 	u8         reserved_at_3b0[0x3];
1933 	u8         log_max_stride_sz_sq[0x5];
1934 	u8         reserved_at_3b8[0x3];
1935 	u8         log_min_stride_sz_sq[0x5];
1936 
1937 	u8         hairpin[0x1];
1938 	u8         reserved_at_3c1[0x2];
1939 	u8         log_max_hairpin_queues[0x5];
1940 	u8         reserved_at_3c8[0x3];
1941 	u8         log_max_hairpin_wq_data_sz[0x5];
1942 	u8         reserved_at_3d0[0x3];
1943 	u8         log_max_hairpin_num_packets[0x5];
1944 	u8         reserved_at_3d8[0x3];
1945 	u8         log_max_wq_sz[0x5];
1946 
1947 	u8         nic_vport_change_event[0x1];
1948 	u8         disable_local_lb_uc[0x1];
1949 	u8         disable_local_lb_mc[0x1];
1950 	u8         log_min_hairpin_wq_data_sz[0x5];
1951 	u8         reserved_at_3e8[0x1];
1952 	u8         silent_mode[0x1];
1953 	u8         vhca_state[0x1];
1954 	u8         log_max_vlan_list[0x5];
1955 	u8         reserved_at_3f0[0x3];
1956 	u8         log_max_current_mc_list[0x5];
1957 	u8         reserved_at_3f8[0x3];
1958 	u8         log_max_current_uc_list[0x5];
1959 
1960 	u8         general_obj_types[0x40];
1961 
1962 	u8         sq_ts_format[0x2];
1963 	u8         rq_ts_format[0x2];
1964 	u8         steering_format_version[0x4];
1965 	u8         create_qp_start_hint[0x18];
1966 
1967 	u8         reserved_at_460[0x1];
1968 	u8         ats[0x1];
1969 	u8         cross_vhca_rqt[0x1];
1970 	u8         log_max_uctx[0x5];
1971 	u8         reserved_at_468[0x1];
1972 	u8         crypto[0x1];
1973 	u8         ipsec_offload[0x1];
1974 	u8         log_max_umem[0x5];
1975 	u8         max_num_eqs[0x10];
1976 
1977 	u8         reserved_at_480[0x1];
1978 	u8         tls_tx[0x1];
1979 	u8         tls_rx[0x1];
1980 	u8         log_max_l2_table[0x5];
1981 	u8         reserved_at_488[0x8];
1982 	u8         log_uar_page_sz[0x10];
1983 
1984 	u8         reserved_at_4a0[0x20];
1985 	u8         device_frequency_mhz[0x20];
1986 	u8         device_frequency_khz[0x20];
1987 
1988 	u8         reserved_at_500[0x20];
1989 	u8	   num_of_uars_per_page[0x20];
1990 
1991 	u8         flex_parser_protocols[0x20];
1992 
1993 	u8         max_geneve_tlv_options[0x8];
1994 	u8         reserved_at_568[0x3];
1995 	u8         max_geneve_tlv_option_data_len[0x5];
1996 	u8         reserved_at_570[0x1];
1997 	u8         adv_rdma[0x1];
1998 	u8         reserved_at_572[0x7];
1999 	u8         adv_virtualization[0x1];
2000 	u8         reserved_at_57a[0x6];
2001 
2002 	u8	   reserved_at_580[0xb];
2003 	u8	   log_max_dci_stream_channels[0x5];
2004 	u8	   reserved_at_590[0x3];
2005 	u8	   log_max_dci_errored_streams[0x5];
2006 	u8	   reserved_at_598[0x8];
2007 
2008 	u8         reserved_at_5a0[0x10];
2009 	u8         enhanced_cqe_compression[0x1];
2010 	u8         reserved_at_5b1[0x1];
2011 	u8         crossing_vhca_mkey[0x1];
2012 	u8         log_max_dek[0x5];
2013 	u8         reserved_at_5b8[0x4];
2014 	u8         mini_cqe_resp_stride_index[0x1];
2015 	u8         cqe_128_always[0x1];
2016 	u8         cqe_compression_128[0x1];
2017 	u8         cqe_compression[0x1];
2018 
2019 	u8         cqe_compression_timeout[0x10];
2020 	u8         cqe_compression_max_num[0x10];
2021 
2022 	u8         reserved_at_5e0[0x8];
2023 	u8         flex_parser_id_gtpu_dw_0[0x4];
2024 	u8         reserved_at_5ec[0x4];
2025 	u8         tag_matching[0x1];
2026 	u8         rndv_offload_rc[0x1];
2027 	u8         rndv_offload_dc[0x1];
2028 	u8         log_tag_matching_list_sz[0x5];
2029 	u8         reserved_at_5f8[0x3];
2030 	u8         log_max_xrq[0x5];
2031 
2032 	u8	   affiliate_nic_vport_criteria[0x8];
2033 	u8	   native_port_num[0x8];
2034 	u8	   num_vhca_ports[0x8];
2035 	u8         flex_parser_id_gtpu_teid[0x4];
2036 	u8         reserved_at_61c[0x2];
2037 	u8	   sw_owner_id[0x1];
2038 	u8         reserved_at_61f[0x1];
2039 
2040 	u8         max_num_of_monitor_counters[0x10];
2041 	u8         num_ppcnt_monitor_counters[0x10];
2042 
2043 	u8         max_num_sf[0x10];
2044 	u8         num_q_monitor_counters[0x10];
2045 
2046 	u8         reserved_at_660[0x20];
2047 
2048 	u8         sf[0x1];
2049 	u8         sf_set_partition[0x1];
2050 	u8         reserved_at_682[0x1];
2051 	u8         log_max_sf[0x5];
2052 	u8         apu[0x1];
2053 	u8         reserved_at_689[0x4];
2054 	u8         migration[0x1];
2055 	u8         reserved_at_68e[0x2];
2056 	u8         log_min_sf_size[0x8];
2057 	u8         max_num_sf_partitions[0x8];
2058 
2059 	u8         uctx_cap[0x20];
2060 
2061 	u8         reserved_at_6c0[0x4];
2062 	u8         flex_parser_id_geneve_tlv_option_0[0x4];
2063 	u8         flex_parser_id_icmp_dw1[0x4];
2064 	u8         flex_parser_id_icmp_dw0[0x4];
2065 	u8         flex_parser_id_icmpv6_dw1[0x4];
2066 	u8         flex_parser_id_icmpv6_dw0[0x4];
2067 	u8         flex_parser_id_outer_first_mpls_over_gre[0x4];
2068 	u8         flex_parser_id_outer_first_mpls_over_udp_label[0x4];
2069 
2070 	u8         max_num_match_definer[0x10];
2071 	u8	   sf_base_id[0x10];
2072 
2073 	u8         flex_parser_id_gtpu_dw_2[0x4];
2074 	u8         flex_parser_id_gtpu_first_ext_dw_0[0x4];
2075 	u8	   num_total_dynamic_vf_msix[0x18];
2076 	u8	   reserved_at_720[0x14];
2077 	u8	   dynamic_msix_table_size[0xc];
2078 	u8	   reserved_at_740[0xc];
2079 	u8	   min_dynamic_vf_msix_table_size[0x4];
2080 	u8	   reserved_at_750[0x2];
2081 	u8	   data_direct[0x1];
2082 	u8	   reserved_at_753[0x1];
2083 	u8	   max_dynamic_vf_msix_table_size[0xc];
2084 
2085 	u8         reserved_at_760[0x3];
2086 	u8         log_max_num_header_modify_argument[0x5];
2087 	u8         log_header_modify_argument_granularity_offset[0x4];
2088 	u8         log_header_modify_argument_granularity[0x4];
2089 	u8         reserved_at_770[0x3];
2090 	u8         log_header_modify_argument_max_alloc[0x5];
2091 	u8         reserved_at_778[0x8];
2092 
2093 	u8	   vhca_tunnel_commands[0x40];
2094 	u8         match_definer_format_supported[0x40];
2095 };
2096 
2097 enum {
2098 	MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_TO_REMOTE_FLOW_TABLE_MISS  = 0x80000,
2099 	MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_ROOT_TO_REMOTE_FLOW_TABLE  = (1ULL << 20),
2100 };
2101 
2102 enum {
2103 	MLX5_ALLOWED_OBJ_FOR_OTHER_VHCA_ACCESS_FLOW_TABLE       = 0x200,
2104 };
2105 
2106 struct mlx5_ifc_cmd_hca_cap_2_bits {
2107 	u8	   reserved_at_0[0x80];
2108 
2109 	u8         migratable[0x1];
2110 	u8         reserved_at_81[0x7];
2111 	u8         dp_ordering_force[0x1];
2112 	u8         reserved_at_89[0x9];
2113 	u8         query_vuid[0x1];
2114 	u8         reserved_at_93[0x5];
2115 	u8         umr_log_entity_size_5[0x1];
2116 	u8         reserved_at_99[0x7];
2117 
2118 	u8	   max_reformat_insert_size[0x8];
2119 	u8	   max_reformat_insert_offset[0x8];
2120 	u8	   max_reformat_remove_size[0x8];
2121 	u8	   max_reformat_remove_offset[0x8];
2122 
2123 	u8	   reserved_at_c0[0x8];
2124 	u8	   migration_multi_load[0x1];
2125 	u8	   migration_tracking_state[0x1];
2126 	u8	   multiplane_qp_ud[0x1];
2127 	u8	   reserved_at_cb[0x5];
2128 	u8	   migration_in_chunks[0x1];
2129 	u8	   reserved_at_d1[0x1];
2130 	u8	   sf_eq_usage[0x1];
2131 	u8	   reserved_at_d3[0x5];
2132 	u8	   multiplane[0x1];
2133 	u8	   reserved_at_d9[0x7];
2134 
2135 	u8	   cross_vhca_object_to_object_supported[0x20];
2136 
2137 	u8	   allowed_object_for_other_vhca_access[0x40];
2138 
2139 	u8	   reserved_at_140[0x60];
2140 
2141 	u8	   flow_table_type_2_type[0x8];
2142 	u8	   reserved_at_1a8[0x2];
2143 	u8         format_select_dw_8_6_ext[0x1];
2144 	u8	   log_min_mkey_entity_size[0x5];
2145 	u8	   reserved_at_1b0[0x10];
2146 
2147 	u8	   general_obj_types_127_64[0x40];
2148 	u8	   reserved_at_200[0x20];
2149 
2150 	u8	   reserved_at_220[0x1];
2151 	u8	   sw_vhca_id_valid[0x1];
2152 	u8	   sw_vhca_id[0xe];
2153 	u8	   reserved_at_230[0x10];
2154 
2155 	u8	   reserved_at_240[0xb];
2156 	u8	   ts_cqe_metadata_size2wqe_counter[0x5];
2157 	u8	   reserved_at_250[0x10];
2158 
2159 	u8	   reserved_at_260[0x20];
2160 
2161 	u8	   format_select_dw_gtpu_dw_0[0x8];
2162 	u8	   format_select_dw_gtpu_dw_1[0x8];
2163 	u8	   format_select_dw_gtpu_dw_2[0x8];
2164 	u8	   format_select_dw_gtpu_first_ext_dw_0[0x8];
2165 
2166 	u8	   generate_wqe_type[0x20];
2167 
2168 	u8	   reserved_at_2c0[0xc0];
2169 
2170 	u8	   reserved_at_380[0xb];
2171 	u8	   min_mkey_log_entity_size_fixed_buffer[0x5];
2172 	u8	   ec_vf_vport_base[0x10];
2173 
2174 	u8	   reserved_at_3a0[0xa];
2175 	u8	   max_mkey_log_entity_size_mtt[0x6];
2176 	u8	   max_rqt_vhca_id[0x10];
2177 
2178 	u8	   reserved_at_3c0[0x20];
2179 
2180 	u8	   reserved_at_3e0[0x10];
2181 	u8	   pcc_ifa2[0x1];
2182 	u8	   reserved_at_3f1[0xf];
2183 
2184 	u8	   reserved_at_400[0x1];
2185 	u8	   min_mkey_log_entity_size_fixed_buffer_valid[0x1];
2186 	u8	   reserved_at_402[0xe];
2187 	u8	   return_reg_id[0x10];
2188 
2189 	u8	   reserved_at_420[0x1c];
2190 	u8	   flow_table_hash_type[0x4];
2191 
2192 	u8	   reserved_at_440[0x8];
2193 	u8	   max_num_eqs_24b[0x18];
2194 	u8	   reserved_at_460[0x3a0];
2195 };
2196 
2197 enum mlx5_ifc_flow_destination_type {
2198 	MLX5_IFC_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
2199 	MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
2200 	MLX5_IFC_FLOW_DESTINATION_TYPE_TIR          = 0x2,
2201 	MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_SAMPLER = 0x6,
2202 	MLX5_IFC_FLOW_DESTINATION_TYPE_UPLINK       = 0x8,
2203 	MLX5_IFC_FLOW_DESTINATION_TYPE_TABLE_TYPE   = 0xA,
2204 };
2205 
2206 enum mlx5_flow_table_miss_action {
2207 	MLX5_FLOW_TABLE_MISS_ACTION_DEF,
2208 	MLX5_FLOW_TABLE_MISS_ACTION_FWD,
2209 	MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN,
2210 };
2211 
2212 struct mlx5_ifc_dest_format_struct_bits {
2213 	u8         destination_type[0x8];
2214 	u8         destination_id[0x18];
2215 
2216 	u8         destination_eswitch_owner_vhca_id_valid[0x1];
2217 	u8         packet_reformat[0x1];
2218 	u8         reserved_at_22[0x6];
2219 	u8         destination_table_type[0x8];
2220 	u8         destination_eswitch_owner_vhca_id[0x10];
2221 };
2222 
2223 struct mlx5_ifc_flow_counter_list_bits {
2224 	u8         flow_counter_id[0x20];
2225 
2226 	u8         reserved_at_20[0x20];
2227 };
2228 
2229 struct mlx5_ifc_extended_dest_format_bits {
2230 	struct mlx5_ifc_dest_format_struct_bits destination_entry;
2231 
2232 	u8         packet_reformat_id[0x20];
2233 
2234 	u8         reserved_at_60[0x20];
2235 };
2236 
2237 union mlx5_ifc_dest_format_flow_counter_list_auto_bits {
2238 	struct mlx5_ifc_extended_dest_format_bits extended_dest_format;
2239 	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
2240 };
2241 
2242 struct mlx5_ifc_fte_match_param_bits {
2243 	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
2244 
2245 	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
2246 
2247 	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
2248 
2249 	struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;
2250 
2251 	struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3;
2252 
2253 	struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4;
2254 
2255 	struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5;
2256 
2257 	u8         reserved_at_e00[0x200];
2258 };
2259 
2260 enum {
2261 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
2262 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
2263 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
2264 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
2265 	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
2266 };
2267 
2268 struct mlx5_ifc_rx_hash_field_select_bits {
2269 	u8         l3_prot_type[0x1];
2270 	u8         l4_prot_type[0x1];
2271 	u8         selected_fields[0x1e];
2272 };
2273 
2274 enum {
2275 	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
2276 	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
2277 };
2278 
2279 enum {
2280 	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
2281 	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
2282 };
2283 
2284 struct mlx5_ifc_wq_bits {
2285 	u8         wq_type[0x4];
2286 	u8         wq_signature[0x1];
2287 	u8         end_padding_mode[0x2];
2288 	u8         cd_slave[0x1];
2289 	u8         reserved_at_8[0x18];
2290 
2291 	u8         hds_skip_first_sge[0x1];
2292 	u8         log2_hds_buf_size[0x3];
2293 	u8         reserved_at_24[0x7];
2294 	u8         page_offset[0x5];
2295 	u8         lwm[0x10];
2296 
2297 	u8         reserved_at_40[0x8];
2298 	u8         pd[0x18];
2299 
2300 	u8         reserved_at_60[0x8];
2301 	u8         uar_page[0x18];
2302 
2303 	u8         dbr_addr[0x40];
2304 
2305 	u8         hw_counter[0x20];
2306 
2307 	u8         sw_counter[0x20];
2308 
2309 	u8         reserved_at_100[0xc];
2310 	u8         log_wq_stride[0x4];
2311 	u8         reserved_at_110[0x3];
2312 	u8         log_wq_pg_sz[0x5];
2313 	u8         reserved_at_118[0x3];
2314 	u8         log_wq_sz[0x5];
2315 
2316 	u8         dbr_umem_valid[0x1];
2317 	u8         wq_umem_valid[0x1];
2318 	u8         reserved_at_122[0x1];
2319 	u8         log_hairpin_num_packets[0x5];
2320 	u8         reserved_at_128[0x3];
2321 	u8         log_hairpin_data_sz[0x5];
2322 
2323 	u8         reserved_at_130[0x4];
2324 	u8         log_wqe_num_of_strides[0x4];
2325 	u8         two_byte_shift_en[0x1];
2326 	u8         reserved_at_139[0x4];
2327 	u8         log_wqe_stride_size[0x3];
2328 
2329 	u8         dbr_umem_id[0x20];
2330 	u8         wq_umem_id[0x20];
2331 
2332 	u8         wq_umem_offset[0x40];
2333 
2334 	u8         headers_mkey[0x20];
2335 
2336 	u8         shampo_enable[0x1];
2337 	u8         reserved_at_1e1[0x1];
2338 	u8         shampo_mode[0x2];
2339 	u8         reserved_at_1e4[0x1];
2340 	u8         log_reservation_size[0x3];
2341 	u8         reserved_at_1e8[0x5];
2342 	u8         log_max_num_of_packets_per_reservation[0x3];
2343 	u8         reserved_at_1f0[0x6];
2344 	u8         log_headers_entry_size[0x2];
2345 	u8         reserved_at_1f8[0x4];
2346 	u8         log_headers_buffer_entry_num[0x4];
2347 
2348 	u8         reserved_at_200[0x400];
2349 
2350 	struct mlx5_ifc_cmd_pas_bits pas[];
2351 };
2352 
2353 struct mlx5_ifc_rq_num_bits {
2354 	u8         reserved_at_0[0x8];
2355 	u8         rq_num[0x18];
2356 };
2357 
2358 struct mlx5_ifc_rq_vhca_bits {
2359 	u8         reserved_at_0[0x8];
2360 	u8         rq_num[0x18];
2361 	u8         reserved_at_20[0x10];
2362 	u8         rq_vhca_id[0x10];
2363 };
2364 
2365 struct mlx5_ifc_mac_address_layout_bits {
2366 	u8         reserved_at_0[0x10];
2367 	u8         mac_addr_47_32[0x10];
2368 
2369 	u8         mac_addr_31_0[0x20];
2370 };
2371 
2372 struct mlx5_ifc_vlan_layout_bits {
2373 	u8         reserved_at_0[0x14];
2374 	u8         vlan[0x0c];
2375 
2376 	u8         reserved_at_20[0x20];
2377 };
2378 
2379 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
2380 	u8         reserved_at_0[0xa0];
2381 
2382 	u8         min_time_between_cnps[0x20];
2383 
2384 	u8         reserved_at_c0[0x12];
2385 	u8         cnp_dscp[0x6];
2386 	u8         reserved_at_d8[0x4];
2387 	u8         cnp_prio_mode[0x1];
2388 	u8         cnp_802p_prio[0x3];
2389 
2390 	u8         reserved_at_e0[0x720];
2391 };
2392 
2393 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
2394 	u8         reserved_at_0[0x60];
2395 
2396 	u8         reserved_at_60[0x4];
2397 	u8         clamp_tgt_rate[0x1];
2398 	u8         reserved_at_65[0x3];
2399 	u8         clamp_tgt_rate_after_time_inc[0x1];
2400 	u8         reserved_at_69[0x17];
2401 
2402 	u8         reserved_at_80[0x20];
2403 
2404 	u8         rpg_time_reset[0x20];
2405 
2406 	u8         rpg_byte_reset[0x20];
2407 
2408 	u8         rpg_threshold[0x20];
2409 
2410 	u8         rpg_max_rate[0x20];
2411 
2412 	u8         rpg_ai_rate[0x20];
2413 
2414 	u8         rpg_hai_rate[0x20];
2415 
2416 	u8         rpg_gd[0x20];
2417 
2418 	u8         rpg_min_dec_fac[0x20];
2419 
2420 	u8         rpg_min_rate[0x20];
2421 
2422 	u8         reserved_at_1c0[0xe0];
2423 
2424 	u8         rate_to_set_on_first_cnp[0x20];
2425 
2426 	u8         dce_tcp_g[0x20];
2427 
2428 	u8         dce_tcp_rtt[0x20];
2429 
2430 	u8         rate_reduce_monitor_period[0x20];
2431 
2432 	u8         reserved_at_320[0x20];
2433 
2434 	u8         initial_alpha_value[0x20];
2435 
2436 	u8         reserved_at_360[0x4a0];
2437 };
2438 
2439 struct mlx5_ifc_cong_control_r_roce_general_bits {
2440 	u8         reserved_at_0[0x80];
2441 
2442 	u8         reserved_at_80[0x10];
2443 	u8         rtt_resp_dscp_valid[0x1];
2444 	u8         reserved_at_91[0x9];
2445 	u8         rtt_resp_dscp[0x6];
2446 
2447 	u8         reserved_at_a0[0x760];
2448 };
2449 
2450 struct mlx5_ifc_cong_control_802_1qau_rp_bits {
2451 	u8         reserved_at_0[0x80];
2452 
2453 	u8         rppp_max_rps[0x20];
2454 
2455 	u8         rpg_time_reset[0x20];
2456 
2457 	u8         rpg_byte_reset[0x20];
2458 
2459 	u8         rpg_threshold[0x20];
2460 
2461 	u8         rpg_max_rate[0x20];
2462 
2463 	u8         rpg_ai_rate[0x20];
2464 
2465 	u8         rpg_hai_rate[0x20];
2466 
2467 	u8         rpg_gd[0x20];
2468 
2469 	u8         rpg_min_dec_fac[0x20];
2470 
2471 	u8         rpg_min_rate[0x20];
2472 
2473 	u8         reserved_at_1c0[0x640];
2474 };
2475 
2476 enum {
2477 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
2478 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
2479 	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
2480 };
2481 
2482 struct mlx5_ifc_resize_field_select_bits {
2483 	u8         resize_field_select[0x20];
2484 };
2485 
2486 struct mlx5_ifc_resource_dump_bits {
2487 	u8         more_dump[0x1];
2488 	u8         inline_dump[0x1];
2489 	u8         reserved_at_2[0xa];
2490 	u8         seq_num[0x4];
2491 	u8         segment_type[0x10];
2492 
2493 	u8         reserved_at_20[0x10];
2494 	u8         vhca_id[0x10];
2495 
2496 	u8         index1[0x20];
2497 
2498 	u8         index2[0x20];
2499 
2500 	u8         num_of_obj1[0x10];
2501 	u8         num_of_obj2[0x10];
2502 
2503 	u8         reserved_at_a0[0x20];
2504 
2505 	u8         device_opaque[0x40];
2506 
2507 	u8         mkey[0x20];
2508 
2509 	u8         size[0x20];
2510 
2511 	u8         address[0x40];
2512 
2513 	u8         inline_data[52][0x20];
2514 };
2515 
2516 struct mlx5_ifc_resource_dump_menu_record_bits {
2517 	u8         reserved_at_0[0x4];
2518 	u8         num_of_obj2_supports_active[0x1];
2519 	u8         num_of_obj2_supports_all[0x1];
2520 	u8         must_have_num_of_obj2[0x1];
2521 	u8         support_num_of_obj2[0x1];
2522 	u8         num_of_obj1_supports_active[0x1];
2523 	u8         num_of_obj1_supports_all[0x1];
2524 	u8         must_have_num_of_obj1[0x1];
2525 	u8         support_num_of_obj1[0x1];
2526 	u8         must_have_index2[0x1];
2527 	u8         support_index2[0x1];
2528 	u8         must_have_index1[0x1];
2529 	u8         support_index1[0x1];
2530 	u8         segment_type[0x10];
2531 
2532 	u8         segment_name[4][0x20];
2533 
2534 	u8         index1_name[4][0x20];
2535 
2536 	u8         index2_name[4][0x20];
2537 };
2538 
2539 struct mlx5_ifc_resource_dump_segment_header_bits {
2540 	u8         length_dw[0x10];
2541 	u8         segment_type[0x10];
2542 };
2543 
2544 struct mlx5_ifc_resource_dump_command_segment_bits {
2545 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2546 
2547 	u8         segment_called[0x10];
2548 	u8         vhca_id[0x10];
2549 
2550 	u8         index1[0x20];
2551 
2552 	u8         index2[0x20];
2553 
2554 	u8         num_of_obj1[0x10];
2555 	u8         num_of_obj2[0x10];
2556 };
2557 
2558 struct mlx5_ifc_resource_dump_error_segment_bits {
2559 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2560 
2561 	u8         reserved_at_20[0x10];
2562 	u8         syndrome_id[0x10];
2563 
2564 	u8         reserved_at_40[0x40];
2565 
2566 	u8         error[8][0x20];
2567 };
2568 
2569 struct mlx5_ifc_resource_dump_info_segment_bits {
2570 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2571 
2572 	u8         reserved_at_20[0x18];
2573 	u8         dump_version[0x8];
2574 
2575 	u8         hw_version[0x20];
2576 
2577 	u8         fw_version[0x20];
2578 };
2579 
2580 struct mlx5_ifc_resource_dump_menu_segment_bits {
2581 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2582 
2583 	u8         reserved_at_20[0x10];
2584 	u8         num_of_records[0x10];
2585 
2586 	struct mlx5_ifc_resource_dump_menu_record_bits record[];
2587 };
2588 
2589 struct mlx5_ifc_resource_dump_resource_segment_bits {
2590 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2591 
2592 	u8         reserved_at_20[0x20];
2593 
2594 	u8         index1[0x20];
2595 
2596 	u8         index2[0x20];
2597 
2598 	u8         payload[][0x20];
2599 };
2600 
2601 struct mlx5_ifc_resource_dump_terminate_segment_bits {
2602 	struct mlx5_ifc_resource_dump_segment_header_bits segment_header;
2603 };
2604 
2605 struct mlx5_ifc_menu_resource_dump_response_bits {
2606 	struct mlx5_ifc_resource_dump_info_segment_bits info;
2607 	struct mlx5_ifc_resource_dump_command_segment_bits cmd;
2608 	struct mlx5_ifc_resource_dump_menu_segment_bits menu;
2609 	struct mlx5_ifc_resource_dump_terminate_segment_bits terminate;
2610 };
2611 
2612 enum {
2613 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
2614 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
2615 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
2616 	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
2617 };
2618 
2619 struct mlx5_ifc_modify_field_select_bits {
2620 	u8         modify_field_select[0x20];
2621 };
2622 
2623 struct mlx5_ifc_field_select_r_roce_np_bits {
2624 	u8         field_select_r_roce_np[0x20];
2625 };
2626 
2627 struct mlx5_ifc_field_select_r_roce_rp_bits {
2628 	u8         field_select_r_roce_rp[0x20];
2629 };
2630 
2631 enum {
2632 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
2633 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
2634 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
2635 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
2636 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
2637 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
2638 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
2639 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
2640 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
2641 	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
2642 };
2643 
2644 struct mlx5_ifc_field_select_802_1qau_rp_bits {
2645 	u8         field_select_8021qaurp[0x20];
2646 };
2647 
2648 struct mlx5_ifc_phys_layer_cntrs_bits {
2649 	u8         time_since_last_clear_high[0x20];
2650 
2651 	u8         time_since_last_clear_low[0x20];
2652 
2653 	u8         symbol_errors_high[0x20];
2654 
2655 	u8         symbol_errors_low[0x20];
2656 
2657 	u8         sync_headers_errors_high[0x20];
2658 
2659 	u8         sync_headers_errors_low[0x20];
2660 
2661 	u8         edpl_bip_errors_lane0_high[0x20];
2662 
2663 	u8         edpl_bip_errors_lane0_low[0x20];
2664 
2665 	u8         edpl_bip_errors_lane1_high[0x20];
2666 
2667 	u8         edpl_bip_errors_lane1_low[0x20];
2668 
2669 	u8         edpl_bip_errors_lane2_high[0x20];
2670 
2671 	u8         edpl_bip_errors_lane2_low[0x20];
2672 
2673 	u8         edpl_bip_errors_lane3_high[0x20];
2674 
2675 	u8         edpl_bip_errors_lane3_low[0x20];
2676 
2677 	u8         fc_fec_corrected_blocks_lane0_high[0x20];
2678 
2679 	u8         fc_fec_corrected_blocks_lane0_low[0x20];
2680 
2681 	u8         fc_fec_corrected_blocks_lane1_high[0x20];
2682 
2683 	u8         fc_fec_corrected_blocks_lane1_low[0x20];
2684 
2685 	u8         fc_fec_corrected_blocks_lane2_high[0x20];
2686 
2687 	u8         fc_fec_corrected_blocks_lane2_low[0x20];
2688 
2689 	u8         fc_fec_corrected_blocks_lane3_high[0x20];
2690 
2691 	u8         fc_fec_corrected_blocks_lane3_low[0x20];
2692 
2693 	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];
2694 
2695 	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];
2696 
2697 	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];
2698 
2699 	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];
2700 
2701 	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];
2702 
2703 	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];
2704 
2705 	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];
2706 
2707 	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];
2708 
2709 	u8         rs_fec_corrected_blocks_high[0x20];
2710 
2711 	u8         rs_fec_corrected_blocks_low[0x20];
2712 
2713 	u8         rs_fec_uncorrectable_blocks_high[0x20];
2714 
2715 	u8         rs_fec_uncorrectable_blocks_low[0x20];
2716 
2717 	u8         rs_fec_no_errors_blocks_high[0x20];
2718 
2719 	u8         rs_fec_no_errors_blocks_low[0x20];
2720 
2721 	u8         rs_fec_single_error_blocks_high[0x20];
2722 
2723 	u8         rs_fec_single_error_blocks_low[0x20];
2724 
2725 	u8         rs_fec_corrected_symbols_total_high[0x20];
2726 
2727 	u8         rs_fec_corrected_symbols_total_low[0x20];
2728 
2729 	u8         rs_fec_corrected_symbols_lane0_high[0x20];
2730 
2731 	u8         rs_fec_corrected_symbols_lane0_low[0x20];
2732 
2733 	u8         rs_fec_corrected_symbols_lane1_high[0x20];
2734 
2735 	u8         rs_fec_corrected_symbols_lane1_low[0x20];
2736 
2737 	u8         rs_fec_corrected_symbols_lane2_high[0x20];
2738 
2739 	u8         rs_fec_corrected_symbols_lane2_low[0x20];
2740 
2741 	u8         rs_fec_corrected_symbols_lane3_high[0x20];
2742 
2743 	u8         rs_fec_corrected_symbols_lane3_low[0x20];
2744 
2745 	u8         link_down_events[0x20];
2746 
2747 	u8         successful_recovery_events[0x20];
2748 
2749 	u8         reserved_at_640[0x180];
2750 };
2751 
2752 struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
2753 	u8         time_since_last_clear_high[0x20];
2754 
2755 	u8         time_since_last_clear_low[0x20];
2756 
2757 	u8         phy_received_bits_high[0x20];
2758 
2759 	u8         phy_received_bits_low[0x20];
2760 
2761 	u8         phy_symbol_errors_high[0x20];
2762 
2763 	u8         phy_symbol_errors_low[0x20];
2764 
2765 	u8         phy_corrected_bits_high[0x20];
2766 
2767 	u8         phy_corrected_bits_low[0x20];
2768 
2769 	u8         phy_corrected_bits_lane0_high[0x20];
2770 
2771 	u8         phy_corrected_bits_lane0_low[0x20];
2772 
2773 	u8         phy_corrected_bits_lane1_high[0x20];
2774 
2775 	u8         phy_corrected_bits_lane1_low[0x20];
2776 
2777 	u8         phy_corrected_bits_lane2_high[0x20];
2778 
2779 	u8         phy_corrected_bits_lane2_low[0x20];
2780 
2781 	u8         phy_corrected_bits_lane3_high[0x20];
2782 
2783 	u8         phy_corrected_bits_lane3_low[0x20];
2784 
2785 	u8         reserved_at_200[0x5c0];
2786 };
2787 
2788 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
2789 	u8	   symbol_error_counter[0x10];
2790 
2791 	u8         link_error_recovery_counter[0x8];
2792 
2793 	u8         link_downed_counter[0x8];
2794 
2795 	u8         port_rcv_errors[0x10];
2796 
2797 	u8         port_rcv_remote_physical_errors[0x10];
2798 
2799 	u8         port_rcv_switch_relay_errors[0x10];
2800 
2801 	u8         port_xmit_discards[0x10];
2802 
2803 	u8         port_xmit_constraint_errors[0x8];
2804 
2805 	u8         port_rcv_constraint_errors[0x8];
2806 
2807 	u8         reserved_at_70[0x8];
2808 
2809 	u8         link_overrun_errors[0x8];
2810 
2811 	u8	   reserved_at_80[0x10];
2812 
2813 	u8         vl_15_dropped[0x10];
2814 
2815 	u8	   reserved_at_a0[0x80];
2816 
2817 	u8         port_xmit_wait[0x20];
2818 };
2819 
2820 struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits {
2821 	u8         reserved_at_0[0x300];
2822 
2823 	u8         port_xmit_data_high[0x20];
2824 
2825 	u8         port_xmit_data_low[0x20];
2826 
2827 	u8         port_rcv_data_high[0x20];
2828 
2829 	u8         port_rcv_data_low[0x20];
2830 
2831 	u8         port_xmit_pkts_high[0x20];
2832 
2833 	u8         port_xmit_pkts_low[0x20];
2834 
2835 	u8         port_rcv_pkts_high[0x20];
2836 
2837 	u8         port_rcv_pkts_low[0x20];
2838 
2839 	u8         reserved_at_400[0x80];
2840 
2841 	u8         port_unicast_xmit_pkts_high[0x20];
2842 
2843 	u8         port_unicast_xmit_pkts_low[0x20];
2844 
2845 	u8         port_multicast_xmit_pkts_high[0x20];
2846 
2847 	u8         port_multicast_xmit_pkts_low[0x20];
2848 
2849 	u8         port_unicast_rcv_pkts_high[0x20];
2850 
2851 	u8         port_unicast_rcv_pkts_low[0x20];
2852 
2853 	u8         port_multicast_rcv_pkts_high[0x20];
2854 
2855 	u8         port_multicast_rcv_pkts_low[0x20];
2856 
2857 	u8         reserved_at_580[0x240];
2858 };
2859 
2860 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits {
2861 	u8         transmit_queue_high[0x20];
2862 
2863 	u8         transmit_queue_low[0x20];
2864 
2865 	u8         no_buffer_discard_uc_high[0x20];
2866 
2867 	u8         no_buffer_discard_uc_low[0x20];
2868 
2869 	u8         reserved_at_80[0x740];
2870 };
2871 
2872 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits {
2873 	u8         wred_discard_high[0x20];
2874 
2875 	u8         wred_discard_low[0x20];
2876 
2877 	u8         ecn_marked_tc_high[0x20];
2878 
2879 	u8         ecn_marked_tc_low[0x20];
2880 
2881 	u8         reserved_at_80[0x740];
2882 };
2883 
2884 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
2885 	u8         rx_octets_high[0x20];
2886 
2887 	u8         rx_octets_low[0x20];
2888 
2889 	u8         reserved_at_40[0xc0];
2890 
2891 	u8         rx_frames_high[0x20];
2892 
2893 	u8         rx_frames_low[0x20];
2894 
2895 	u8         tx_octets_high[0x20];
2896 
2897 	u8         tx_octets_low[0x20];
2898 
2899 	u8         reserved_at_180[0xc0];
2900 
2901 	u8         tx_frames_high[0x20];
2902 
2903 	u8         tx_frames_low[0x20];
2904 
2905 	u8         rx_pause_high[0x20];
2906 
2907 	u8         rx_pause_low[0x20];
2908 
2909 	u8         rx_pause_duration_high[0x20];
2910 
2911 	u8         rx_pause_duration_low[0x20];
2912 
2913 	u8         tx_pause_high[0x20];
2914 
2915 	u8         tx_pause_low[0x20];
2916 
2917 	u8         tx_pause_duration_high[0x20];
2918 
2919 	u8         tx_pause_duration_low[0x20];
2920 
2921 	u8         rx_pause_transition_high[0x20];
2922 
2923 	u8         rx_pause_transition_low[0x20];
2924 
2925 	u8         rx_discards_high[0x20];
2926 
2927 	u8         rx_discards_low[0x20];
2928 
2929 	u8         device_stall_minor_watermark_cnt_high[0x20];
2930 
2931 	u8         device_stall_minor_watermark_cnt_low[0x20];
2932 
2933 	u8         device_stall_critical_watermark_cnt_high[0x20];
2934 
2935 	u8         device_stall_critical_watermark_cnt_low[0x20];
2936 
2937 	u8         reserved_at_480[0x340];
2938 };
2939 
2940 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
2941 	u8         port_transmit_wait_high[0x20];
2942 
2943 	u8         port_transmit_wait_low[0x20];
2944 
2945 	u8         reserved_at_40[0x100];
2946 
2947 	u8         rx_buffer_almost_full_high[0x20];
2948 
2949 	u8         rx_buffer_almost_full_low[0x20];
2950 
2951 	u8         rx_buffer_full_high[0x20];
2952 
2953 	u8         rx_buffer_full_low[0x20];
2954 
2955 	u8         rx_icrc_encapsulated_high[0x20];
2956 
2957 	u8         rx_icrc_encapsulated_low[0x20];
2958 
2959 	u8         reserved_at_200[0x5c0];
2960 };
2961 
2962 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
2963 	u8         dot3stats_alignment_errors_high[0x20];
2964 
2965 	u8         dot3stats_alignment_errors_low[0x20];
2966 
2967 	u8         dot3stats_fcs_errors_high[0x20];
2968 
2969 	u8         dot3stats_fcs_errors_low[0x20];
2970 
2971 	u8         dot3stats_single_collision_frames_high[0x20];
2972 
2973 	u8         dot3stats_single_collision_frames_low[0x20];
2974 
2975 	u8         dot3stats_multiple_collision_frames_high[0x20];
2976 
2977 	u8         dot3stats_multiple_collision_frames_low[0x20];
2978 
2979 	u8         dot3stats_sqe_test_errors_high[0x20];
2980 
2981 	u8         dot3stats_sqe_test_errors_low[0x20];
2982 
2983 	u8         dot3stats_deferred_transmissions_high[0x20];
2984 
2985 	u8         dot3stats_deferred_transmissions_low[0x20];
2986 
2987 	u8         dot3stats_late_collisions_high[0x20];
2988 
2989 	u8         dot3stats_late_collisions_low[0x20];
2990 
2991 	u8         dot3stats_excessive_collisions_high[0x20];
2992 
2993 	u8         dot3stats_excessive_collisions_low[0x20];
2994 
2995 	u8         dot3stats_internal_mac_transmit_errors_high[0x20];
2996 
2997 	u8         dot3stats_internal_mac_transmit_errors_low[0x20];
2998 
2999 	u8         dot3stats_carrier_sense_errors_high[0x20];
3000 
3001 	u8         dot3stats_carrier_sense_errors_low[0x20];
3002 
3003 	u8         dot3stats_frame_too_longs_high[0x20];
3004 
3005 	u8         dot3stats_frame_too_longs_low[0x20];
3006 
3007 	u8         dot3stats_internal_mac_receive_errors_high[0x20];
3008 
3009 	u8         dot3stats_internal_mac_receive_errors_low[0x20];
3010 
3011 	u8         dot3stats_symbol_errors_high[0x20];
3012 
3013 	u8         dot3stats_symbol_errors_low[0x20];
3014 
3015 	u8         dot3control_in_unknown_opcodes_high[0x20];
3016 
3017 	u8         dot3control_in_unknown_opcodes_low[0x20];
3018 
3019 	u8         dot3in_pause_frames_high[0x20];
3020 
3021 	u8         dot3in_pause_frames_low[0x20];
3022 
3023 	u8         dot3out_pause_frames_high[0x20];
3024 
3025 	u8         dot3out_pause_frames_low[0x20];
3026 
3027 	u8         reserved_at_400[0x3c0];
3028 };
3029 
3030 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
3031 	u8         ether_stats_drop_events_high[0x20];
3032 
3033 	u8         ether_stats_drop_events_low[0x20];
3034 
3035 	u8         ether_stats_octets_high[0x20];
3036 
3037 	u8         ether_stats_octets_low[0x20];
3038 
3039 	u8         ether_stats_pkts_high[0x20];
3040 
3041 	u8         ether_stats_pkts_low[0x20];
3042 
3043 	u8         ether_stats_broadcast_pkts_high[0x20];
3044 
3045 	u8         ether_stats_broadcast_pkts_low[0x20];
3046 
3047 	u8         ether_stats_multicast_pkts_high[0x20];
3048 
3049 	u8         ether_stats_multicast_pkts_low[0x20];
3050 
3051 	u8         ether_stats_crc_align_errors_high[0x20];
3052 
3053 	u8         ether_stats_crc_align_errors_low[0x20];
3054 
3055 	u8         ether_stats_undersize_pkts_high[0x20];
3056 
3057 	u8         ether_stats_undersize_pkts_low[0x20];
3058 
3059 	u8         ether_stats_oversize_pkts_high[0x20];
3060 
3061 	u8         ether_stats_oversize_pkts_low[0x20];
3062 
3063 	u8         ether_stats_fragments_high[0x20];
3064 
3065 	u8         ether_stats_fragments_low[0x20];
3066 
3067 	u8         ether_stats_jabbers_high[0x20];
3068 
3069 	u8         ether_stats_jabbers_low[0x20];
3070 
3071 	u8         ether_stats_collisions_high[0x20];
3072 
3073 	u8         ether_stats_collisions_low[0x20];
3074 
3075 	u8         ether_stats_pkts64octets_high[0x20];
3076 
3077 	u8         ether_stats_pkts64octets_low[0x20];
3078 
3079 	u8         ether_stats_pkts65to127octets_high[0x20];
3080 
3081 	u8         ether_stats_pkts65to127octets_low[0x20];
3082 
3083 	u8         ether_stats_pkts128to255octets_high[0x20];
3084 
3085 	u8         ether_stats_pkts128to255octets_low[0x20];
3086 
3087 	u8         ether_stats_pkts256to511octets_high[0x20];
3088 
3089 	u8         ether_stats_pkts256to511octets_low[0x20];
3090 
3091 	u8         ether_stats_pkts512to1023octets_high[0x20];
3092 
3093 	u8         ether_stats_pkts512to1023octets_low[0x20];
3094 
3095 	u8         ether_stats_pkts1024to1518octets_high[0x20];
3096 
3097 	u8         ether_stats_pkts1024to1518octets_low[0x20];
3098 
3099 	u8         ether_stats_pkts1519to2047octets_high[0x20];
3100 
3101 	u8         ether_stats_pkts1519to2047octets_low[0x20];
3102 
3103 	u8         ether_stats_pkts2048to4095octets_high[0x20];
3104 
3105 	u8         ether_stats_pkts2048to4095octets_low[0x20];
3106 
3107 	u8         ether_stats_pkts4096to8191octets_high[0x20];
3108 
3109 	u8         ether_stats_pkts4096to8191octets_low[0x20];
3110 
3111 	u8         ether_stats_pkts8192to10239octets_high[0x20];
3112 
3113 	u8         ether_stats_pkts8192to10239octets_low[0x20];
3114 
3115 	u8         reserved_at_540[0x280];
3116 };
3117 
3118 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
3119 	u8         if_in_octets_high[0x20];
3120 
3121 	u8         if_in_octets_low[0x20];
3122 
3123 	u8         if_in_ucast_pkts_high[0x20];
3124 
3125 	u8         if_in_ucast_pkts_low[0x20];
3126 
3127 	u8         if_in_discards_high[0x20];
3128 
3129 	u8         if_in_discards_low[0x20];
3130 
3131 	u8         if_in_errors_high[0x20];
3132 
3133 	u8         if_in_errors_low[0x20];
3134 
3135 	u8         if_in_unknown_protos_high[0x20];
3136 
3137 	u8         if_in_unknown_protos_low[0x20];
3138 
3139 	u8         if_out_octets_high[0x20];
3140 
3141 	u8         if_out_octets_low[0x20];
3142 
3143 	u8         if_out_ucast_pkts_high[0x20];
3144 
3145 	u8         if_out_ucast_pkts_low[0x20];
3146 
3147 	u8         if_out_discards_high[0x20];
3148 
3149 	u8         if_out_discards_low[0x20];
3150 
3151 	u8         if_out_errors_high[0x20];
3152 
3153 	u8         if_out_errors_low[0x20];
3154 
3155 	u8         if_in_multicast_pkts_high[0x20];
3156 
3157 	u8         if_in_multicast_pkts_low[0x20];
3158 
3159 	u8         if_in_broadcast_pkts_high[0x20];
3160 
3161 	u8         if_in_broadcast_pkts_low[0x20];
3162 
3163 	u8         if_out_multicast_pkts_high[0x20];
3164 
3165 	u8         if_out_multicast_pkts_low[0x20];
3166 
3167 	u8         if_out_broadcast_pkts_high[0x20];
3168 
3169 	u8         if_out_broadcast_pkts_low[0x20];
3170 
3171 	u8         reserved_at_340[0x480];
3172 };
3173 
3174 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
3175 	u8         a_frames_transmitted_ok_high[0x20];
3176 
3177 	u8         a_frames_transmitted_ok_low[0x20];
3178 
3179 	u8         a_frames_received_ok_high[0x20];
3180 
3181 	u8         a_frames_received_ok_low[0x20];
3182 
3183 	u8         a_frame_check_sequence_errors_high[0x20];
3184 
3185 	u8         a_frame_check_sequence_errors_low[0x20];
3186 
3187 	u8         a_alignment_errors_high[0x20];
3188 
3189 	u8         a_alignment_errors_low[0x20];
3190 
3191 	u8         a_octets_transmitted_ok_high[0x20];
3192 
3193 	u8         a_octets_transmitted_ok_low[0x20];
3194 
3195 	u8         a_octets_received_ok_high[0x20];
3196 
3197 	u8         a_octets_received_ok_low[0x20];
3198 
3199 	u8         a_multicast_frames_xmitted_ok_high[0x20];
3200 
3201 	u8         a_multicast_frames_xmitted_ok_low[0x20];
3202 
3203 	u8         a_broadcast_frames_xmitted_ok_high[0x20];
3204 
3205 	u8         a_broadcast_frames_xmitted_ok_low[0x20];
3206 
3207 	u8         a_multicast_frames_received_ok_high[0x20];
3208 
3209 	u8         a_multicast_frames_received_ok_low[0x20];
3210 
3211 	u8         a_broadcast_frames_received_ok_high[0x20];
3212 
3213 	u8         a_broadcast_frames_received_ok_low[0x20];
3214 
3215 	u8         a_in_range_length_errors_high[0x20];
3216 
3217 	u8         a_in_range_length_errors_low[0x20];
3218 
3219 	u8         a_out_of_range_length_field_high[0x20];
3220 
3221 	u8         a_out_of_range_length_field_low[0x20];
3222 
3223 	u8         a_frame_too_long_errors_high[0x20];
3224 
3225 	u8         a_frame_too_long_errors_low[0x20];
3226 
3227 	u8         a_symbol_error_during_carrier_high[0x20];
3228 
3229 	u8         a_symbol_error_during_carrier_low[0x20];
3230 
3231 	u8         a_mac_control_frames_transmitted_high[0x20];
3232 
3233 	u8         a_mac_control_frames_transmitted_low[0x20];
3234 
3235 	u8         a_mac_control_frames_received_high[0x20];
3236 
3237 	u8         a_mac_control_frames_received_low[0x20];
3238 
3239 	u8         a_unsupported_opcodes_received_high[0x20];
3240 
3241 	u8         a_unsupported_opcodes_received_low[0x20];
3242 
3243 	u8         a_pause_mac_ctrl_frames_received_high[0x20];
3244 
3245 	u8         a_pause_mac_ctrl_frames_received_low[0x20];
3246 
3247 	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];
3248 
3249 	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];
3250 
3251 	u8         reserved_at_4c0[0x300];
3252 };
3253 
3254 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
3255 	u8         life_time_counter_high[0x20];
3256 
3257 	u8         life_time_counter_low[0x20];
3258 
3259 	u8         rx_errors[0x20];
3260 
3261 	u8         tx_errors[0x20];
3262 
3263 	u8         l0_to_recovery_eieos[0x20];
3264 
3265 	u8         l0_to_recovery_ts[0x20];
3266 
3267 	u8         l0_to_recovery_framing[0x20];
3268 
3269 	u8         l0_to_recovery_retrain[0x20];
3270 
3271 	u8         crc_error_dllp[0x20];
3272 
3273 	u8         crc_error_tlp[0x20];
3274 
3275 	u8         tx_overflow_buffer_pkt_high[0x20];
3276 
3277 	u8         tx_overflow_buffer_pkt_low[0x20];
3278 
3279 	u8         outbound_stalled_reads[0x20];
3280 
3281 	u8         outbound_stalled_writes[0x20];
3282 
3283 	u8         outbound_stalled_reads_events[0x20];
3284 
3285 	u8         outbound_stalled_writes_events[0x20];
3286 
3287 	u8         reserved_at_200[0x5c0];
3288 };
3289 
3290 struct mlx5_ifc_cmd_inter_comp_event_bits {
3291 	u8         command_completion_vector[0x20];
3292 
3293 	u8         reserved_at_20[0xc0];
3294 };
3295 
3296 struct mlx5_ifc_stall_vl_event_bits {
3297 	u8         reserved_at_0[0x18];
3298 	u8         port_num[0x1];
3299 	u8         reserved_at_19[0x3];
3300 	u8         vl[0x4];
3301 
3302 	u8         reserved_at_20[0xa0];
3303 };
3304 
3305 struct mlx5_ifc_db_bf_congestion_event_bits {
3306 	u8         event_subtype[0x8];
3307 	u8         reserved_at_8[0x8];
3308 	u8         congestion_level[0x8];
3309 	u8         reserved_at_18[0x8];
3310 
3311 	u8         reserved_at_20[0xa0];
3312 };
3313 
3314 struct mlx5_ifc_gpio_event_bits {
3315 	u8         reserved_at_0[0x60];
3316 
3317 	u8         gpio_event_hi[0x20];
3318 
3319 	u8         gpio_event_lo[0x20];
3320 
3321 	u8         reserved_at_a0[0x40];
3322 };
3323 
3324 struct mlx5_ifc_port_state_change_event_bits {
3325 	u8         reserved_at_0[0x40];
3326 
3327 	u8         port_num[0x4];
3328 	u8         reserved_at_44[0x1c];
3329 
3330 	u8         reserved_at_60[0x80];
3331 };
3332 
3333 struct mlx5_ifc_dropped_packet_logged_bits {
3334 	u8         reserved_at_0[0xe0];
3335 };
3336 
3337 struct mlx5_ifc_nic_cap_reg_bits {
3338 	u8	   reserved_at_0[0x1a];
3339 	u8	   vhca_icm_ctrl[0x1];
3340 	u8	   reserved_at_1b[0x5];
3341 
3342 	u8	   reserved_at_20[0x60];
3343 };
3344 
3345 struct mlx5_ifc_default_timeout_bits {
3346 	u8         to_multiplier[0x3];
3347 	u8         reserved_at_3[0x9];
3348 	u8         to_value[0x14];
3349 };
3350 
3351 struct mlx5_ifc_dtor_reg_bits {
3352 	u8         reserved_at_0[0x20];
3353 
3354 	struct mlx5_ifc_default_timeout_bits pcie_toggle_to;
3355 
3356 	u8         reserved_at_40[0x60];
3357 
3358 	struct mlx5_ifc_default_timeout_bits health_poll_to;
3359 
3360 	struct mlx5_ifc_default_timeout_bits full_crdump_to;
3361 
3362 	struct mlx5_ifc_default_timeout_bits fw_reset_to;
3363 
3364 	struct mlx5_ifc_default_timeout_bits flush_on_err_to;
3365 
3366 	struct mlx5_ifc_default_timeout_bits pci_sync_update_to;
3367 
3368 	struct mlx5_ifc_default_timeout_bits tear_down_to;
3369 
3370 	struct mlx5_ifc_default_timeout_bits fsm_reactivate_to;
3371 
3372 	struct mlx5_ifc_default_timeout_bits reclaim_pages_to;
3373 
3374 	struct mlx5_ifc_default_timeout_bits reclaim_vfs_pages_to;
3375 
3376 	struct mlx5_ifc_default_timeout_bits reset_unload_to;
3377 
3378 	u8         reserved_at_1c0[0x20];
3379 };
3380 
3381 struct mlx5_ifc_vhca_icm_ctrl_reg_bits {
3382 	u8	   vhca_id_valid[0x1];
3383 	u8	   reserved_at_1[0xf];
3384 	u8	   vhca_id[0x10];
3385 
3386 	u8	   reserved_at_20[0xa0];
3387 
3388 	u8	   cur_alloc_icm[0x20];
3389 
3390 	u8	   reserved_at_e0[0x120];
3391 };
3392 
3393 enum {
3394 	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
3395 	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
3396 };
3397 
3398 struct mlx5_ifc_cq_error_bits {
3399 	u8         reserved_at_0[0x8];
3400 	u8         cqn[0x18];
3401 
3402 	u8         reserved_at_20[0x20];
3403 
3404 	u8         reserved_at_40[0x18];
3405 	u8         syndrome[0x8];
3406 
3407 	u8         reserved_at_60[0x80];
3408 };
3409 
3410 struct mlx5_ifc_rdma_page_fault_event_bits {
3411 	u8         bytes_committed[0x20];
3412 
3413 	u8         r_key[0x20];
3414 
3415 	u8         reserved_at_40[0x10];
3416 	u8         packet_len[0x10];
3417 
3418 	u8         rdma_op_len[0x20];
3419 
3420 	u8         rdma_va[0x40];
3421 
3422 	u8         reserved_at_c0[0x5];
3423 	u8         rdma[0x1];
3424 	u8         write[0x1];
3425 	u8         requestor[0x1];
3426 	u8         qp_number[0x18];
3427 };
3428 
3429 struct mlx5_ifc_wqe_associated_page_fault_event_bits {
3430 	u8         bytes_committed[0x20];
3431 
3432 	u8         reserved_at_20[0x10];
3433 	u8         wqe_index[0x10];
3434 
3435 	u8         reserved_at_40[0x10];
3436 	u8         len[0x10];
3437 
3438 	u8         reserved_at_60[0x60];
3439 
3440 	u8         reserved_at_c0[0x5];
3441 	u8         rdma[0x1];
3442 	u8         write_read[0x1];
3443 	u8         requestor[0x1];
3444 	u8         qpn[0x18];
3445 };
3446 
3447 struct mlx5_ifc_qp_events_bits {
3448 	u8         reserved_at_0[0xa0];
3449 
3450 	u8         type[0x8];
3451 	u8         reserved_at_a8[0x18];
3452 
3453 	u8         reserved_at_c0[0x8];
3454 	u8         qpn_rqn_sqn[0x18];
3455 };
3456 
3457 struct mlx5_ifc_dct_events_bits {
3458 	u8         reserved_at_0[0xc0];
3459 
3460 	u8         reserved_at_c0[0x8];
3461 	u8         dct_number[0x18];
3462 };
3463 
3464 struct mlx5_ifc_comp_event_bits {
3465 	u8         reserved_at_0[0xc0];
3466 
3467 	u8         reserved_at_c0[0x8];
3468 	u8         cq_number[0x18];
3469 };
3470 
3471 enum {
3472 	MLX5_QPC_STATE_RST        = 0x0,
3473 	MLX5_QPC_STATE_INIT       = 0x1,
3474 	MLX5_QPC_STATE_RTR        = 0x2,
3475 	MLX5_QPC_STATE_RTS        = 0x3,
3476 	MLX5_QPC_STATE_SQER       = 0x4,
3477 	MLX5_QPC_STATE_ERR        = 0x6,
3478 	MLX5_QPC_STATE_SQD        = 0x7,
3479 	MLX5_QPC_STATE_SUSPENDED  = 0x9,
3480 };
3481 
3482 enum {
3483 	MLX5_QPC_ST_RC            = 0x0,
3484 	MLX5_QPC_ST_UC            = 0x1,
3485 	MLX5_QPC_ST_UD            = 0x2,
3486 	MLX5_QPC_ST_XRC           = 0x3,
3487 	MLX5_QPC_ST_DCI           = 0x5,
3488 	MLX5_QPC_ST_QP0           = 0x7,
3489 	MLX5_QPC_ST_QP1           = 0x8,
3490 	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
3491 	MLX5_QPC_ST_REG_UMR       = 0xc,
3492 };
3493 
3494 enum {
3495 	MLX5_QPC_PM_STATE_ARMED     = 0x0,
3496 	MLX5_QPC_PM_STATE_REARM     = 0x1,
3497 	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
3498 	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
3499 };
3500 
3501 enum {
3502 	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
3503 };
3504 
3505 enum {
3506 	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
3507 	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
3508 };
3509 
3510 enum {
3511 	MLX5_QPC_MTU_256_BYTES        = 0x1,
3512 	MLX5_QPC_MTU_512_BYTES        = 0x2,
3513 	MLX5_QPC_MTU_1K_BYTES         = 0x3,
3514 	MLX5_QPC_MTU_2K_BYTES         = 0x4,
3515 	MLX5_QPC_MTU_4K_BYTES         = 0x5,
3516 	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
3517 };
3518 
3519 enum {
3520 	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
3521 	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
3522 	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
3523 	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
3524 	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
3525 	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
3526 	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
3527 	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
3528 };
3529 
3530 enum {
3531 	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
3532 	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
3533 	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
3534 };
3535 
3536 enum {
3537 	MLX5_QPC_CS_RES_DISABLE    = 0x0,
3538 	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
3539 	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
3540 };
3541 
3542 enum {
3543 	MLX5_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0,
3544 	MLX5_TIMESTAMP_FORMAT_DEFAULT      = 0x1,
3545 	MLX5_TIMESTAMP_FORMAT_REAL_TIME    = 0x2,
3546 };
3547 
3548 struct mlx5_ifc_qpc_bits {
3549 	u8         state[0x4];
3550 	u8         lag_tx_port_affinity[0x4];
3551 	u8         st[0x8];
3552 	u8         reserved_at_10[0x2];
3553 	u8	   isolate_vl_tc[0x1];
3554 	u8         pm_state[0x2];
3555 	u8         reserved_at_15[0x1];
3556 	u8         req_e2e_credit_mode[0x2];
3557 	u8         offload_type[0x4];
3558 	u8         end_padding_mode[0x2];
3559 	u8         reserved_at_1e[0x2];
3560 
3561 	u8         wq_signature[0x1];
3562 	u8         block_lb_mc[0x1];
3563 	u8         atomic_like_write_en[0x1];
3564 	u8         latency_sensitive[0x1];
3565 	u8         reserved_at_24[0x1];
3566 	u8         drain_sigerr[0x1];
3567 	u8         reserved_at_26[0x1];
3568 	u8         dp_ordering_force[0x1];
3569 	u8         pd[0x18];
3570 
3571 	u8         mtu[0x3];
3572 	u8         log_msg_max[0x5];
3573 	u8         reserved_at_48[0x1];
3574 	u8         log_rq_size[0x4];
3575 	u8         log_rq_stride[0x3];
3576 	u8         no_sq[0x1];
3577 	u8         log_sq_size[0x4];
3578 	u8         reserved_at_55[0x1];
3579 	u8	   retry_mode[0x2];
3580 	u8	   ts_format[0x2];
3581 	u8         reserved_at_5a[0x1];
3582 	u8         rlky[0x1];
3583 	u8         ulp_stateless_offload_mode[0x4];
3584 
3585 	u8         counter_set_id[0x8];
3586 	u8         uar_page[0x18];
3587 
3588 	u8         reserved_at_80[0x8];
3589 	u8         user_index[0x18];
3590 
3591 	u8         reserved_at_a0[0x3];
3592 	u8         log_page_size[0x5];
3593 	u8         remote_qpn[0x18];
3594 
3595 	struct mlx5_ifc_ads_bits primary_address_path;
3596 
3597 	struct mlx5_ifc_ads_bits secondary_address_path;
3598 
3599 	u8         log_ack_req_freq[0x4];
3600 	u8         reserved_at_384[0x4];
3601 	u8         log_sra_max[0x3];
3602 	u8         reserved_at_38b[0x2];
3603 	u8         retry_count[0x3];
3604 	u8         rnr_retry[0x3];
3605 	u8         reserved_at_393[0x1];
3606 	u8         fre[0x1];
3607 	u8         cur_rnr_retry[0x3];
3608 	u8         cur_retry_count[0x3];
3609 	u8         reserved_at_39b[0x5];
3610 
3611 	u8         reserved_at_3a0[0x20];
3612 
3613 	u8         reserved_at_3c0[0x8];
3614 	u8         next_send_psn[0x18];
3615 
3616 	u8         reserved_at_3e0[0x3];
3617 	u8	   log_num_dci_stream_channels[0x5];
3618 	u8         cqn_snd[0x18];
3619 
3620 	u8         reserved_at_400[0x3];
3621 	u8	   log_num_dci_errored_streams[0x5];
3622 	u8         deth_sqpn[0x18];
3623 
3624 	u8         reserved_at_420[0x20];
3625 
3626 	u8         reserved_at_440[0x8];
3627 	u8         last_acked_psn[0x18];
3628 
3629 	u8         reserved_at_460[0x8];
3630 	u8         ssn[0x18];
3631 
3632 	u8         reserved_at_480[0x8];
3633 	u8         log_rra_max[0x3];
3634 	u8         reserved_at_48b[0x1];
3635 	u8         atomic_mode[0x4];
3636 	u8         rre[0x1];
3637 	u8         rwe[0x1];
3638 	u8         rae[0x1];
3639 	u8         reserved_at_493[0x1];
3640 	u8         page_offset[0x6];
3641 	u8         reserved_at_49a[0x2];
3642 	u8         dp_ordering_1[0x1];
3643 	u8         cd_slave_receive[0x1];
3644 	u8         cd_slave_send[0x1];
3645 	u8         cd_master[0x1];
3646 
3647 	u8         reserved_at_4a0[0x3];
3648 	u8         min_rnr_nak[0x5];
3649 	u8         next_rcv_psn[0x18];
3650 
3651 	u8         reserved_at_4c0[0x8];
3652 	u8         xrcd[0x18];
3653 
3654 	u8         reserved_at_4e0[0x8];
3655 	u8         cqn_rcv[0x18];
3656 
3657 	u8         dbr_addr[0x40];
3658 
3659 	u8         q_key[0x20];
3660 
3661 	u8         reserved_at_560[0x5];
3662 	u8         rq_type[0x3];
3663 	u8         srqn_rmpn_xrqn[0x18];
3664 
3665 	u8         reserved_at_580[0x8];
3666 	u8         rmsn[0x18];
3667 
3668 	u8         hw_sq_wqebb_counter[0x10];
3669 	u8         sw_sq_wqebb_counter[0x10];
3670 
3671 	u8         hw_rq_counter[0x20];
3672 
3673 	u8         sw_rq_counter[0x20];
3674 
3675 	u8         reserved_at_600[0x20];
3676 
3677 	u8         reserved_at_620[0xf];
3678 	u8         cgs[0x1];
3679 	u8         cs_req[0x8];
3680 	u8         cs_res[0x8];
3681 
3682 	u8         dc_access_key[0x40];
3683 
3684 	u8         reserved_at_680[0x3];
3685 	u8         dbr_umem_valid[0x1];
3686 
3687 	u8         reserved_at_684[0xbc];
3688 };
3689 
3690 struct mlx5_ifc_roce_addr_layout_bits {
3691 	u8         source_l3_address[16][0x8];
3692 
3693 	u8         reserved_at_80[0x3];
3694 	u8         vlan_valid[0x1];
3695 	u8         vlan_id[0xc];
3696 	u8         source_mac_47_32[0x10];
3697 
3698 	u8         source_mac_31_0[0x20];
3699 
3700 	u8         reserved_at_c0[0x14];
3701 	u8         roce_l3_type[0x4];
3702 	u8         roce_version[0x8];
3703 
3704 	u8         reserved_at_e0[0x20];
3705 };
3706 
3707 struct mlx5_ifc_crypto_cap_bits {
3708 	u8    reserved_at_0[0x3];
3709 	u8    synchronize_dek[0x1];
3710 	u8    int_kek_manual[0x1];
3711 	u8    int_kek_auto[0x1];
3712 	u8    reserved_at_6[0x1a];
3713 
3714 	u8    reserved_at_20[0x3];
3715 	u8    log_dek_max_alloc[0x5];
3716 	u8    reserved_at_28[0x3];
3717 	u8    log_max_num_deks[0x5];
3718 	u8    reserved_at_30[0x10];
3719 
3720 	u8    reserved_at_40[0x20];
3721 
3722 	u8    reserved_at_60[0x3];
3723 	u8    log_dek_granularity[0x5];
3724 	u8    reserved_at_68[0x3];
3725 	u8    log_max_num_int_kek[0x5];
3726 	u8    sw_wrapped_dek[0x10];
3727 
3728 	u8    reserved_at_80[0x780];
3729 };
3730 
3731 struct mlx5_ifc_shampo_cap_bits {
3732 	u8    reserved_at_0[0x3];
3733 	u8    shampo_log_max_reservation_size[0x5];
3734 	u8    reserved_at_8[0x3];
3735 	u8    shampo_log_min_reservation_size[0x5];
3736 	u8    shampo_min_mss_size[0x10];
3737 
3738 	u8    shampo_header_split[0x1];
3739 	u8    shampo_header_split_data_merge[0x1];
3740 	u8    reserved_at_22[0x1];
3741 	u8    shampo_log_max_headers_entry_size[0x5];
3742 	u8    reserved_at_28[0x18];
3743 
3744 	u8    reserved_at_40[0x7c0];
3745 };
3746 
3747 union mlx5_ifc_hca_cap_union_bits {
3748 	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
3749 	struct mlx5_ifc_cmd_hca_cap_2_bits cmd_hca_cap_2;
3750 	struct mlx5_ifc_odp_cap_bits odp_cap;
3751 	struct mlx5_ifc_atomic_caps_bits atomic_caps;
3752 	struct mlx5_ifc_roce_cap_bits roce_cap;
3753 	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
3754 	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
3755 	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
3756 	struct mlx5_ifc_wqe_based_flow_table_cap_bits wqe_based_flow_table_cap;
3757 	struct mlx5_ifc_esw_cap_bits esw_cap;
3758 	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
3759 	struct mlx5_ifc_port_selection_cap_bits port_selection_cap;
3760 	struct mlx5_ifc_qos_cap_bits qos_cap;
3761 	struct mlx5_ifc_debug_cap_bits debug_cap;
3762 	struct mlx5_ifc_fpga_cap_bits fpga_cap;
3763 	struct mlx5_ifc_tls_cap_bits tls_cap;
3764 	struct mlx5_ifc_device_mem_cap_bits device_mem_cap;
3765 	struct mlx5_ifc_virtio_emulation_cap_bits virtio_emulation_cap;
3766 	struct mlx5_ifc_macsec_cap_bits macsec_cap;
3767 	struct mlx5_ifc_crypto_cap_bits crypto_cap;
3768 	struct mlx5_ifc_ipsec_cap_bits ipsec_cap;
3769 	u8         reserved_at_0[0x8000];
3770 };
3771 
3772 enum {
3773 	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
3774 	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
3775 	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
3776 	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
3777 	MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10,
3778 	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
3779 	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
3780 	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP  = 0x80,
3781 	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
3782 	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2  = 0x400,
3783 	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800,
3784 	MLX5_FLOW_CONTEXT_ACTION_CRYPTO_DECRYPT = 0x1000,
3785 	MLX5_FLOW_CONTEXT_ACTION_CRYPTO_ENCRYPT = 0x2000,
3786 	MLX5_FLOW_CONTEXT_ACTION_EXECUTE_ASO = 0x4000,
3787 };
3788 
3789 enum {
3790 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT         = 0x0,
3791 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK            = 0x1,
3792 	MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT       = 0x2,
3793 };
3794 
3795 enum {
3796 	MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_IPSEC   = 0x0,
3797 	MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_MACSEC  = 0x1,
3798 };
3799 
3800 struct mlx5_ifc_vlan_bits {
3801 	u8         ethtype[0x10];
3802 	u8         prio[0x3];
3803 	u8         cfi[0x1];
3804 	u8         vid[0xc];
3805 };
3806 
3807 enum {
3808 	MLX5_FLOW_METER_COLOR_RED	= 0x0,
3809 	MLX5_FLOW_METER_COLOR_YELLOW	= 0x1,
3810 	MLX5_FLOW_METER_COLOR_GREEN	= 0x2,
3811 	MLX5_FLOW_METER_COLOR_UNDEFINED	= 0x3,
3812 };
3813 
3814 enum {
3815 	MLX5_EXE_ASO_FLOW_METER		= 0x2,
3816 };
3817 
3818 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits {
3819 	u8        return_reg_id[0x4];
3820 	u8        aso_type[0x4];
3821 	u8        reserved_at_8[0x14];
3822 	u8        action[0x1];
3823 	u8        init_color[0x2];
3824 	u8        meter_id[0x1];
3825 };
3826 
3827 union mlx5_ifc_exe_aso_ctrl {
3828 	struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits exe_aso_ctrl_flow_meter;
3829 };
3830 
3831 struct mlx5_ifc_execute_aso_bits {
3832 	u8        valid[0x1];
3833 	u8        reserved_at_1[0x7];
3834 	u8        aso_object_id[0x18];
3835 
3836 	union mlx5_ifc_exe_aso_ctrl exe_aso_ctrl;
3837 };
3838 
3839 struct mlx5_ifc_flow_context_bits {
3840 	struct mlx5_ifc_vlan_bits push_vlan;
3841 
3842 	u8         group_id[0x20];
3843 
3844 	u8         reserved_at_40[0x8];
3845 	u8         flow_tag[0x18];
3846 
3847 	u8         reserved_at_60[0x10];
3848 	u8         action[0x10];
3849 
3850 	u8         extended_destination[0x1];
3851 	u8         uplink_hairpin_en[0x1];
3852 	u8         flow_source[0x2];
3853 	u8         encrypt_decrypt_type[0x4];
3854 	u8         destination_list_size[0x18];
3855 
3856 	u8         reserved_at_a0[0x8];
3857 	u8         flow_counter_list_size[0x18];
3858 
3859 	u8         packet_reformat_id[0x20];
3860 
3861 	u8         modify_header_id[0x20];
3862 
3863 	struct mlx5_ifc_vlan_bits push_vlan_2;
3864 
3865 	u8         encrypt_decrypt_obj_id[0x20];
3866 	u8         reserved_at_140[0xc0];
3867 
3868 	struct mlx5_ifc_fte_match_param_bits match_value;
3869 
3870 	struct mlx5_ifc_execute_aso_bits execute_aso[4];
3871 
3872 	u8         reserved_at_1300[0x500];
3873 
3874 	union mlx5_ifc_dest_format_flow_counter_list_auto_bits destination[];
3875 };
3876 
3877 enum {
3878 	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
3879 	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
3880 };
3881 
3882 struct mlx5_ifc_xrc_srqc_bits {
3883 	u8         state[0x4];
3884 	u8         log_xrc_srq_size[0x4];
3885 	u8         reserved_at_8[0x18];
3886 
3887 	u8         wq_signature[0x1];
3888 	u8         cont_srq[0x1];
3889 	u8         reserved_at_22[0x1];
3890 	u8         rlky[0x1];
3891 	u8         basic_cyclic_rcv_wqe[0x1];
3892 	u8         log_rq_stride[0x3];
3893 	u8         xrcd[0x18];
3894 
3895 	u8         page_offset[0x6];
3896 	u8         reserved_at_46[0x1];
3897 	u8         dbr_umem_valid[0x1];
3898 	u8         cqn[0x18];
3899 
3900 	u8         reserved_at_60[0x20];
3901 
3902 	u8         user_index_equal_xrc_srqn[0x1];
3903 	u8         reserved_at_81[0x1];
3904 	u8         log_page_size[0x6];
3905 	u8         user_index[0x18];
3906 
3907 	u8         reserved_at_a0[0x20];
3908 
3909 	u8         reserved_at_c0[0x8];
3910 	u8         pd[0x18];
3911 
3912 	u8         lwm[0x10];
3913 	u8         wqe_cnt[0x10];
3914 
3915 	u8         reserved_at_100[0x40];
3916 
3917 	u8         db_record_addr_h[0x20];
3918 
3919 	u8         db_record_addr_l[0x1e];
3920 	u8         reserved_at_17e[0x2];
3921 
3922 	u8         reserved_at_180[0x80];
3923 };
3924 
3925 struct mlx5_ifc_vnic_diagnostic_statistics_bits {
3926 	u8         counter_error_queues[0x20];
3927 
3928 	u8         total_error_queues[0x20];
3929 
3930 	u8         send_queue_priority_update_flow[0x20];
3931 
3932 	u8         reserved_at_60[0x20];
3933 
3934 	u8         nic_receive_steering_discard[0x40];
3935 
3936 	u8         receive_discard_vport_down[0x40];
3937 
3938 	u8         transmit_discard_vport_down[0x40];
3939 
3940 	u8         async_eq_overrun[0x20];
3941 
3942 	u8         comp_eq_overrun[0x20];
3943 
3944 	u8         reserved_at_180[0x20];
3945 
3946 	u8         invalid_command[0x20];
3947 
3948 	u8         quota_exceeded_command[0x20];
3949 
3950 	u8         internal_rq_out_of_buffer[0x20];
3951 
3952 	u8         cq_overrun[0x20];
3953 
3954 	u8         eth_wqe_too_small[0x20];
3955 
3956 	u8         reserved_at_220[0xc0];
3957 
3958 	u8         generated_pkt_steering_fail[0x40];
3959 
3960 	u8         handled_pkt_steering_fail[0x40];
3961 
3962 	u8         reserved_at_360[0xc80];
3963 };
3964 
3965 struct mlx5_ifc_traffic_counter_bits {
3966 	u8         packets[0x40];
3967 
3968 	u8         octets[0x40];
3969 };
3970 
3971 struct mlx5_ifc_tisc_bits {
3972 	u8         strict_lag_tx_port_affinity[0x1];
3973 	u8         tls_en[0x1];
3974 	u8         reserved_at_2[0x2];
3975 	u8         lag_tx_port_affinity[0x04];
3976 
3977 	u8         reserved_at_8[0x4];
3978 	u8         prio[0x4];
3979 	u8         reserved_at_10[0x10];
3980 
3981 	u8         reserved_at_20[0x100];
3982 
3983 	u8         reserved_at_120[0x8];
3984 	u8         transport_domain[0x18];
3985 
3986 	u8         reserved_at_140[0x8];
3987 	u8         underlay_qpn[0x18];
3988 
3989 	u8         reserved_at_160[0x8];
3990 	u8         pd[0x18];
3991 
3992 	u8         reserved_at_180[0x380];
3993 };
3994 
3995 enum {
3996 	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
3997 	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
3998 };
3999 
4000 enum {
4001 	MLX5_TIRC_PACKET_MERGE_MASK_IPV4_LRO  = BIT(0),
4002 	MLX5_TIRC_PACKET_MERGE_MASK_IPV6_LRO  = BIT(1),
4003 };
4004 
4005 enum {
4006 	MLX5_RX_HASH_FN_NONE           = 0x0,
4007 	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
4008 	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
4009 };
4010 
4011 enum {
4012 	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST    = 0x1,
4013 	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST  = 0x2,
4014 };
4015 
4016 struct mlx5_ifc_tirc_bits {
4017 	u8         reserved_at_0[0x20];
4018 
4019 	u8         disp_type[0x4];
4020 	u8         tls_en[0x1];
4021 	u8         reserved_at_25[0x1b];
4022 
4023 	u8         reserved_at_40[0x40];
4024 
4025 	u8         reserved_at_80[0x4];
4026 	u8         lro_timeout_period_usecs[0x10];
4027 	u8         packet_merge_mask[0x4];
4028 	u8         lro_max_ip_payload_size[0x8];
4029 
4030 	u8         reserved_at_a0[0x40];
4031 
4032 	u8         reserved_at_e0[0x8];
4033 	u8         inline_rqn[0x18];
4034 
4035 	u8         rx_hash_symmetric[0x1];
4036 	u8         reserved_at_101[0x1];
4037 	u8         tunneled_offload_en[0x1];
4038 	u8         reserved_at_103[0x5];
4039 	u8         indirect_table[0x18];
4040 
4041 	u8         rx_hash_fn[0x4];
4042 	u8         reserved_at_124[0x2];
4043 	u8         self_lb_block[0x2];
4044 	u8         transport_domain[0x18];
4045 
4046 	u8         rx_hash_toeplitz_key[10][0x20];
4047 
4048 	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
4049 
4050 	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
4051 
4052 	u8         reserved_at_2c0[0x4c0];
4053 };
4054 
4055 enum {
4056 	MLX5_SRQC_STATE_GOOD   = 0x0,
4057 	MLX5_SRQC_STATE_ERROR  = 0x1,
4058 };
4059 
4060 struct mlx5_ifc_srqc_bits {
4061 	u8         state[0x4];
4062 	u8         log_srq_size[0x4];
4063 	u8         reserved_at_8[0x18];
4064 
4065 	u8         wq_signature[0x1];
4066 	u8         cont_srq[0x1];
4067 	u8         reserved_at_22[0x1];
4068 	u8         rlky[0x1];
4069 	u8         reserved_at_24[0x1];
4070 	u8         log_rq_stride[0x3];
4071 	u8         xrcd[0x18];
4072 
4073 	u8         page_offset[0x6];
4074 	u8         reserved_at_46[0x2];
4075 	u8         cqn[0x18];
4076 
4077 	u8         reserved_at_60[0x20];
4078 
4079 	u8         reserved_at_80[0x2];
4080 	u8         log_page_size[0x6];
4081 	u8         reserved_at_88[0x18];
4082 
4083 	u8         reserved_at_a0[0x20];
4084 
4085 	u8         reserved_at_c0[0x8];
4086 	u8         pd[0x18];
4087 
4088 	u8         lwm[0x10];
4089 	u8         wqe_cnt[0x10];
4090 
4091 	u8         reserved_at_100[0x40];
4092 
4093 	u8         dbr_addr[0x40];
4094 
4095 	u8         reserved_at_180[0x80];
4096 };
4097 
4098 enum {
4099 	MLX5_SQC_STATE_RST  = 0x0,
4100 	MLX5_SQC_STATE_RDY  = 0x1,
4101 	MLX5_SQC_STATE_ERR  = 0x3,
4102 };
4103 
4104 struct mlx5_ifc_sqc_bits {
4105 	u8         rlky[0x1];
4106 	u8         cd_master[0x1];
4107 	u8         fre[0x1];
4108 	u8         flush_in_error_en[0x1];
4109 	u8         allow_multi_pkt_send_wqe[0x1];
4110 	u8	   min_wqe_inline_mode[0x3];
4111 	u8         state[0x4];
4112 	u8         reg_umr[0x1];
4113 	u8         allow_swp[0x1];
4114 	u8         hairpin[0x1];
4115 	u8         non_wire[0x1];
4116 	u8         reserved_at_10[0xa];
4117 	u8	   ts_format[0x2];
4118 	u8	   reserved_at_1c[0x4];
4119 
4120 	u8         reserved_at_20[0x8];
4121 	u8         user_index[0x18];
4122 
4123 	u8         reserved_at_40[0x8];
4124 	u8         cqn[0x18];
4125 
4126 	u8         reserved_at_60[0x8];
4127 	u8         hairpin_peer_rq[0x18];
4128 
4129 	u8         reserved_at_80[0x10];
4130 	u8         hairpin_peer_vhca[0x10];
4131 
4132 	u8         reserved_at_a0[0x20];
4133 
4134 	u8         reserved_at_c0[0x8];
4135 	u8         ts_cqe_to_dest_cqn[0x18];
4136 
4137 	u8         reserved_at_e0[0x10];
4138 	u8         packet_pacing_rate_limit_index[0x10];
4139 	u8         tis_lst_sz[0x10];
4140 	u8         qos_queue_group_id[0x10];
4141 
4142 	u8         reserved_at_120[0x40];
4143 
4144 	u8         reserved_at_160[0x8];
4145 	u8         tis_num_0[0x18];
4146 
4147 	struct mlx5_ifc_wq_bits wq;
4148 };
4149 
4150 enum {
4151 	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
4152 	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
4153 	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
4154 	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
4155 	SCHEDULING_CONTEXT_ELEMENT_TYPE_QUEUE_GROUP = 0x4,
4156 	SCHEDULING_CONTEXT_ELEMENT_TYPE_RATE_LIMIT = 0x5,
4157 };
4158 
4159 enum {
4160 	ELEMENT_TYPE_CAP_MASK_TSAR		= 1 << 0,
4161 	ELEMENT_TYPE_CAP_MASK_VPORT		= 1 << 1,
4162 	ELEMENT_TYPE_CAP_MASK_VPORT_TC		= 1 << 2,
4163 	ELEMENT_TYPE_CAP_MASK_PARA_VPORT_TC	= 1 << 3,
4164 	ELEMENT_TYPE_CAP_MASK_QUEUE_GROUP	= 1 << 4,
4165 	ELEMENT_TYPE_CAP_MASK_RATE_LIMIT	= 1 << 5,
4166 };
4167 
4168 enum {
4169 	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
4170 	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
4171 	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
4172 	TSAR_ELEMENT_TSAR_TYPE_TC_ARB = 0x3,
4173 };
4174 
4175 enum {
4176 	TSAR_TYPE_CAP_MASK_DWRR		= 1 << 0,
4177 	TSAR_TYPE_CAP_MASK_ROUND_ROBIN	= 1 << 1,
4178 	TSAR_TYPE_CAP_MASK_ETS		= 1 << 2,
4179 	TSAR_TYPE_CAP_MASK_TC_ARB       = 1 << 3,
4180 };
4181 
4182 struct mlx5_ifc_tsar_element_bits {
4183 	u8         traffic_class[0x4];
4184 	u8         reserved_at_4[0x4];
4185 	u8         tsar_type[0x8];
4186 	u8         reserved_at_10[0x10];
4187 };
4188 
4189 struct mlx5_ifc_vport_element_bits {
4190 	u8         reserved_at_0[0x4];
4191 	u8         eswitch_owner_vhca_id_valid[0x1];
4192 	u8         eswitch_owner_vhca_id[0xb];
4193 	u8         vport_number[0x10];
4194 };
4195 
4196 struct mlx5_ifc_vport_tc_element_bits {
4197 	u8         traffic_class[0x4];
4198 	u8         eswitch_owner_vhca_id_valid[0x1];
4199 	u8         eswitch_owner_vhca_id[0xb];
4200 	u8         vport_number[0x10];
4201 };
4202 
4203 union mlx5_ifc_element_attributes_bits {
4204 	struct mlx5_ifc_tsar_element_bits tsar;
4205 	struct mlx5_ifc_vport_element_bits vport;
4206 	struct mlx5_ifc_vport_tc_element_bits vport_tc;
4207 	u8 reserved_at_0[0x20];
4208 };
4209 
4210 struct mlx5_ifc_scheduling_context_bits {
4211 	u8         element_type[0x8];
4212 	u8         reserved_at_8[0x18];
4213 
4214 	union mlx5_ifc_element_attributes_bits element_attributes;
4215 
4216 	u8         parent_element_id[0x20];
4217 
4218 	u8         reserved_at_60[0x40];
4219 
4220 	u8         bw_share[0x20];
4221 
4222 	u8         max_average_bw[0x20];
4223 
4224 	u8         max_bw_obj_id[0x20];
4225 
4226 	u8         reserved_at_100[0x100];
4227 };
4228 
4229 struct mlx5_ifc_rqtc_bits {
4230 	u8    reserved_at_0[0xa0];
4231 
4232 	u8    reserved_at_a0[0x5];
4233 	u8    list_q_type[0x3];
4234 	u8    reserved_at_a8[0x8];
4235 	u8    rqt_max_size[0x10];
4236 
4237 	u8    rq_vhca_id_format[0x1];
4238 	u8    reserved_at_c1[0xf];
4239 	u8    rqt_actual_size[0x10];
4240 
4241 	u8    reserved_at_e0[0x6a0];
4242 
4243 	union {
4244 		DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_num_bits, rq_num);
4245 		DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_vhca_bits, rq_vhca);
4246 	};
4247 };
4248 
4249 enum {
4250 	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
4251 	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
4252 };
4253 
4254 enum {
4255 	MLX5_RQC_STATE_RST  = 0x0,
4256 	MLX5_RQC_STATE_RDY  = 0x1,
4257 	MLX5_RQC_STATE_ERR  = 0x3,
4258 };
4259 
4260 enum {
4261 	MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_BYTE    = 0x0,
4262 	MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_STRIDE  = 0x1,
4263 	MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_PAGE    = 0x2,
4264 };
4265 
4266 enum {
4267 	MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_NO_MATCH    = 0x0,
4268 	MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_EXTENDED    = 0x1,
4269 	MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_FIVE_TUPLE  = 0x2,
4270 };
4271 
4272 struct mlx5_ifc_rqc_bits {
4273 	u8         rlky[0x1];
4274 	u8	   delay_drop_en[0x1];
4275 	u8         scatter_fcs[0x1];
4276 	u8         vsd[0x1];
4277 	u8         mem_rq_type[0x4];
4278 	u8         state[0x4];
4279 	u8         reserved_at_c[0x1];
4280 	u8         flush_in_error_en[0x1];
4281 	u8         hairpin[0x1];
4282 	u8         reserved_at_f[0xb];
4283 	u8	   ts_format[0x2];
4284 	u8	   reserved_at_1c[0x4];
4285 
4286 	u8         reserved_at_20[0x8];
4287 	u8         user_index[0x18];
4288 
4289 	u8         reserved_at_40[0x8];
4290 	u8         cqn[0x18];
4291 
4292 	u8         counter_set_id[0x8];
4293 	u8         reserved_at_68[0x18];
4294 
4295 	u8         reserved_at_80[0x8];
4296 	u8         rmpn[0x18];
4297 
4298 	u8         reserved_at_a0[0x8];
4299 	u8         hairpin_peer_sq[0x18];
4300 
4301 	u8         reserved_at_c0[0x10];
4302 	u8         hairpin_peer_vhca[0x10];
4303 
4304 	u8         reserved_at_e0[0x46];
4305 	u8         shampo_no_match_alignment_granularity[0x2];
4306 	u8         reserved_at_128[0x6];
4307 	u8         shampo_match_criteria_type[0x2];
4308 	u8         reservation_timeout[0x10];
4309 
4310 	u8         reserved_at_140[0x40];
4311 
4312 	struct mlx5_ifc_wq_bits wq;
4313 };
4314 
4315 enum {
4316 	MLX5_RMPC_STATE_RDY  = 0x1,
4317 	MLX5_RMPC_STATE_ERR  = 0x3,
4318 };
4319 
4320 struct mlx5_ifc_rmpc_bits {
4321 	u8         reserved_at_0[0x8];
4322 	u8         state[0x4];
4323 	u8         reserved_at_c[0x14];
4324 
4325 	u8         basic_cyclic_rcv_wqe[0x1];
4326 	u8         reserved_at_21[0x1f];
4327 
4328 	u8         reserved_at_40[0x140];
4329 
4330 	struct mlx5_ifc_wq_bits wq;
4331 };
4332 
4333 enum {
4334 	VHCA_ID_TYPE_HW = 0,
4335 	VHCA_ID_TYPE_SW = 1,
4336 };
4337 
4338 struct mlx5_ifc_nic_vport_context_bits {
4339 	u8         reserved_at_0[0x5];
4340 	u8         min_wqe_inline_mode[0x3];
4341 	u8         reserved_at_8[0x15];
4342 	u8         disable_mc_local_lb[0x1];
4343 	u8         disable_uc_local_lb[0x1];
4344 	u8         roce_en[0x1];
4345 
4346 	u8         arm_change_event[0x1];
4347 	u8         reserved_at_21[0x1a];
4348 	u8         event_on_mtu[0x1];
4349 	u8         event_on_promisc_change[0x1];
4350 	u8         event_on_vlan_change[0x1];
4351 	u8         event_on_mc_address_change[0x1];
4352 	u8         event_on_uc_address_change[0x1];
4353 
4354 	u8         vhca_id_type[0x1];
4355 	u8         reserved_at_41[0xb];
4356 	u8	   affiliation_criteria[0x4];
4357 	u8	   affiliated_vhca_id[0x10];
4358 
4359 	u8	   reserved_at_60[0xa0];
4360 
4361 	u8	   reserved_at_100[0x1];
4362 	u8         sd_group[0x3];
4363 	u8	   reserved_at_104[0x1c];
4364 
4365 	u8	   reserved_at_120[0x10];
4366 	u8         mtu[0x10];
4367 
4368 	u8         system_image_guid[0x40];
4369 	u8         port_guid[0x40];
4370 	u8         node_guid[0x40];
4371 
4372 	u8         reserved_at_200[0x140];
4373 	u8         qkey_violation_counter[0x10];
4374 	u8         reserved_at_350[0x430];
4375 
4376 	u8         promisc_uc[0x1];
4377 	u8         promisc_mc[0x1];
4378 	u8         promisc_all[0x1];
4379 	u8         reserved_at_783[0x2];
4380 	u8         allowed_list_type[0x3];
4381 	u8         reserved_at_788[0xc];
4382 	u8         allowed_list_size[0xc];
4383 
4384 	struct mlx5_ifc_mac_address_layout_bits permanent_address;
4385 
4386 	u8         reserved_at_7e0[0x20];
4387 
4388 	u8         current_uc_mac_address[][0x40];
4389 };
4390 
4391 enum {
4392 	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
4393 	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
4394 	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
4395 	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
4396 	MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4,
4397 	MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
4398 	MLX5_MKC_ACCESS_MODE_CROSSING = 0x6,
4399 };
4400 
4401 struct mlx5_ifc_mkc_bits {
4402 	u8         reserved_at_0[0x1];
4403 	u8         free[0x1];
4404 	u8         reserved_at_2[0x1];
4405 	u8         access_mode_4_2[0x3];
4406 	u8         reserved_at_6[0x7];
4407 	u8         relaxed_ordering_write[0x1];
4408 	u8         reserved_at_e[0x1];
4409 	u8         small_fence_on_rdma_read_response[0x1];
4410 	u8         umr_en[0x1];
4411 	u8         a[0x1];
4412 	u8         rw[0x1];
4413 	u8         rr[0x1];
4414 	u8         lw[0x1];
4415 	u8         lr[0x1];
4416 	u8         access_mode_1_0[0x2];
4417 	u8         reserved_at_18[0x2];
4418 	u8         ma_translation_mode[0x2];
4419 	u8         reserved_at_1c[0x4];
4420 
4421 	u8         qpn[0x18];
4422 	u8         mkey_7_0[0x8];
4423 
4424 	u8         reserved_at_40[0x20];
4425 
4426 	u8         length64[0x1];
4427 	u8         bsf_en[0x1];
4428 	u8         sync_umr[0x1];
4429 	u8         reserved_at_63[0x2];
4430 	u8         expected_sigerr_count[0x1];
4431 	u8         reserved_at_66[0x1];
4432 	u8         en_rinval[0x1];
4433 	u8         pd[0x18];
4434 
4435 	u8         start_addr[0x40];
4436 
4437 	u8         len[0x40];
4438 
4439 	u8         bsf_octword_size[0x20];
4440 
4441 	u8         reserved_at_120[0x60];
4442 
4443 	u8         crossing_target_vhca_id[0x10];
4444 	u8         reserved_at_190[0x10];
4445 
4446 	u8         translations_octword_size[0x20];
4447 
4448 	u8         reserved_at_1c0[0x19];
4449 	u8         relaxed_ordering_read[0x1];
4450 	u8         log_page_size[0x6];
4451 
4452 	u8         reserved_at_1e0[0x20];
4453 };
4454 
4455 struct mlx5_ifc_pkey_bits {
4456 	u8         reserved_at_0[0x10];
4457 	u8         pkey[0x10];
4458 };
4459 
4460 struct mlx5_ifc_array128_auto_bits {
4461 	u8         array128_auto[16][0x8];
4462 };
4463 
4464 struct mlx5_ifc_hca_vport_context_bits {
4465 	u8         field_select[0x20];
4466 
4467 	u8         reserved_at_20[0xe0];
4468 
4469 	u8         sm_virt_aware[0x1];
4470 	u8         has_smi[0x1];
4471 	u8         has_raw[0x1];
4472 	u8         grh_required[0x1];
4473 	u8         reserved_at_104[0x4];
4474 	u8         num_port_plane[0x8];
4475 	u8         port_physical_state[0x4];
4476 	u8         vport_state_policy[0x4];
4477 	u8         port_state[0x4];
4478 	u8         vport_state[0x4];
4479 
4480 	u8         reserved_at_120[0x20];
4481 
4482 	u8         system_image_guid[0x40];
4483 
4484 	u8         port_guid[0x40];
4485 
4486 	u8         node_guid[0x40];
4487 
4488 	u8         cap_mask1[0x20];
4489 
4490 	u8         cap_mask1_field_select[0x20];
4491 
4492 	u8         cap_mask2[0x20];
4493 
4494 	u8         cap_mask2_field_select[0x20];
4495 
4496 	u8         reserved_at_280[0x80];
4497 
4498 	u8         lid[0x10];
4499 	u8         reserved_at_310[0x4];
4500 	u8         init_type_reply[0x4];
4501 	u8         lmc[0x3];
4502 	u8         subnet_timeout[0x5];
4503 
4504 	u8         sm_lid[0x10];
4505 	u8         sm_sl[0x4];
4506 	u8         reserved_at_334[0xc];
4507 
4508 	u8         qkey_violation_counter[0x10];
4509 	u8         pkey_violation_counter[0x10];
4510 
4511 	u8         reserved_at_360[0xca0];
4512 };
4513 
4514 struct mlx5_ifc_esw_vport_context_bits {
4515 	u8         fdb_to_vport_reg_c[0x1];
4516 	u8         reserved_at_1[0x2];
4517 	u8         vport_svlan_strip[0x1];
4518 	u8         vport_cvlan_strip[0x1];
4519 	u8         vport_svlan_insert[0x1];
4520 	u8         vport_cvlan_insert[0x2];
4521 	u8         fdb_to_vport_reg_c_id[0x8];
4522 	u8         reserved_at_10[0x10];
4523 
4524 	u8         reserved_at_20[0x20];
4525 
4526 	u8         svlan_cfi[0x1];
4527 	u8         svlan_pcp[0x3];
4528 	u8         svlan_id[0xc];
4529 	u8         cvlan_cfi[0x1];
4530 	u8         cvlan_pcp[0x3];
4531 	u8         cvlan_id[0xc];
4532 
4533 	u8         reserved_at_60[0x720];
4534 
4535 	u8         sw_steering_vport_icm_address_rx[0x40];
4536 
4537 	u8         sw_steering_vport_icm_address_tx[0x40];
4538 };
4539 
4540 enum {
4541 	MLX5_EQC_STATUS_OK                = 0x0,
4542 	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
4543 };
4544 
4545 enum {
4546 	MLX5_EQC_ST_ARMED  = 0x9,
4547 	MLX5_EQC_ST_FIRED  = 0xa,
4548 };
4549 
4550 struct mlx5_ifc_eqc_bits {
4551 	u8         status[0x4];
4552 	u8         reserved_at_4[0x9];
4553 	u8         ec[0x1];
4554 	u8         oi[0x1];
4555 	u8         reserved_at_f[0x5];
4556 	u8         st[0x4];
4557 	u8         reserved_at_18[0x8];
4558 
4559 	u8         reserved_at_20[0x20];
4560 
4561 	u8         reserved_at_40[0x14];
4562 	u8         page_offset[0x6];
4563 	u8         reserved_at_5a[0x6];
4564 
4565 	u8         reserved_at_60[0x3];
4566 	u8         log_eq_size[0x5];
4567 	u8         uar_page[0x18];
4568 
4569 	u8         reserved_at_80[0x20];
4570 
4571 	u8         reserved_at_a0[0x14];
4572 	u8         intr[0xc];
4573 
4574 	u8         reserved_at_c0[0x3];
4575 	u8         log_page_size[0x5];
4576 	u8         reserved_at_c8[0x18];
4577 
4578 	u8         reserved_at_e0[0x60];
4579 
4580 	u8         reserved_at_140[0x8];
4581 	u8         consumer_counter[0x18];
4582 
4583 	u8         reserved_at_160[0x8];
4584 	u8         producer_counter[0x18];
4585 
4586 	u8         reserved_at_180[0x80];
4587 };
4588 
4589 enum {
4590 	MLX5_DCTC_STATE_ACTIVE    = 0x0,
4591 	MLX5_DCTC_STATE_DRAINING  = 0x1,
4592 	MLX5_DCTC_STATE_DRAINED   = 0x2,
4593 };
4594 
4595 enum {
4596 	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
4597 	MLX5_DCTC_CS_RES_NA         = 0x1,
4598 	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
4599 };
4600 
4601 enum {
4602 	MLX5_DCTC_MTU_256_BYTES  = 0x1,
4603 	MLX5_DCTC_MTU_512_BYTES  = 0x2,
4604 	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
4605 	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
4606 	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
4607 };
4608 
4609 struct mlx5_ifc_dctc_bits {
4610 	u8         reserved_at_0[0x4];
4611 	u8         state[0x4];
4612 	u8         reserved_at_8[0x18];
4613 
4614 	u8         reserved_at_20[0x7];
4615 	u8         dp_ordering_force[0x1];
4616 	u8         user_index[0x18];
4617 
4618 	u8         reserved_at_40[0x8];
4619 	u8         cqn[0x18];
4620 
4621 	u8         counter_set_id[0x8];
4622 	u8         atomic_mode[0x4];
4623 	u8         rre[0x1];
4624 	u8         rwe[0x1];
4625 	u8         rae[0x1];
4626 	u8         atomic_like_write_en[0x1];
4627 	u8         latency_sensitive[0x1];
4628 	u8         rlky[0x1];
4629 	u8         free_ar[0x1];
4630 	u8         reserved_at_73[0x1];
4631 	u8         dp_ordering_1[0x1];
4632 	u8         reserved_at_75[0xb];
4633 
4634 	u8         reserved_at_80[0x8];
4635 	u8         cs_res[0x8];
4636 	u8         reserved_at_90[0x3];
4637 	u8         min_rnr_nak[0x5];
4638 	u8         reserved_at_98[0x8];
4639 
4640 	u8         reserved_at_a0[0x8];
4641 	u8         srqn_xrqn[0x18];
4642 
4643 	u8         reserved_at_c0[0x8];
4644 	u8         pd[0x18];
4645 
4646 	u8         tclass[0x8];
4647 	u8         reserved_at_e8[0x4];
4648 	u8         flow_label[0x14];
4649 
4650 	u8         dc_access_key[0x40];
4651 
4652 	u8         reserved_at_140[0x5];
4653 	u8         mtu[0x3];
4654 	u8         port[0x8];
4655 	u8         pkey_index[0x10];
4656 
4657 	u8         reserved_at_160[0x8];
4658 	u8         my_addr_index[0x8];
4659 	u8         reserved_at_170[0x8];
4660 	u8         hop_limit[0x8];
4661 
4662 	u8         dc_access_key_violation_count[0x20];
4663 
4664 	u8         reserved_at_1a0[0x14];
4665 	u8         dei_cfi[0x1];
4666 	u8         eth_prio[0x3];
4667 	u8         ecn[0x2];
4668 	u8         dscp[0x6];
4669 
4670 	u8         reserved_at_1c0[0x20];
4671 	u8         ece[0x20];
4672 };
4673 
4674 enum {
4675 	MLX5_CQC_STATUS_OK             = 0x0,
4676 	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
4677 	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
4678 };
4679 
4680 enum {
4681 	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
4682 	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
4683 };
4684 
4685 enum {
4686 	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
4687 	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
4688 	MLX5_CQC_ST_FIRED                                 = 0xa,
4689 };
4690 
4691 enum mlx5_cq_period_mode {
4692 	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
4693 	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
4694 	MLX5_CQ_PERIOD_NUM_MODES,
4695 };
4696 
4697 struct mlx5_ifc_cqc_bits {
4698 	u8         status[0x4];
4699 	u8         reserved_at_4[0x2];
4700 	u8         dbr_umem_valid[0x1];
4701 	u8         apu_cq[0x1];
4702 	u8         cqe_sz[0x3];
4703 	u8         cc[0x1];
4704 	u8         reserved_at_c[0x1];
4705 	u8         scqe_break_moderation_en[0x1];
4706 	u8         oi[0x1];
4707 	u8         cq_period_mode[0x2];
4708 	u8         cqe_comp_en[0x1];
4709 	u8         mini_cqe_res_format[0x2];
4710 	u8         st[0x4];
4711 	u8         reserved_at_18[0x6];
4712 	u8         cqe_compression_layout[0x2];
4713 
4714 	u8         reserved_at_20[0x20];
4715 
4716 	u8         reserved_at_40[0x14];
4717 	u8         page_offset[0x6];
4718 	u8         reserved_at_5a[0x6];
4719 
4720 	u8         reserved_at_60[0x3];
4721 	u8         log_cq_size[0x5];
4722 	u8         uar_page[0x18];
4723 
4724 	u8         reserved_at_80[0x4];
4725 	u8         cq_period[0xc];
4726 	u8         cq_max_count[0x10];
4727 
4728 	u8         c_eqn_or_apu_element[0x20];
4729 
4730 	u8         reserved_at_c0[0x3];
4731 	u8         log_page_size[0x5];
4732 	u8         reserved_at_c8[0x18];
4733 
4734 	u8         reserved_at_e0[0x20];
4735 
4736 	u8         reserved_at_100[0x8];
4737 	u8         last_notified_index[0x18];
4738 
4739 	u8         reserved_at_120[0x8];
4740 	u8         last_solicit_index[0x18];
4741 
4742 	u8         reserved_at_140[0x8];
4743 	u8         consumer_counter[0x18];
4744 
4745 	u8         reserved_at_160[0x8];
4746 	u8         producer_counter[0x18];
4747 
4748 	u8         reserved_at_180[0x40];
4749 
4750 	u8         dbr_addr[0x40];
4751 };
4752 
4753 union mlx5_ifc_cong_control_roce_ecn_auto_bits {
4754 	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
4755 	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
4756 	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
4757 	struct mlx5_ifc_cong_control_r_roce_general_bits cong_control_r_roce_general;
4758 	u8         reserved_at_0[0x800];
4759 };
4760 
4761 struct mlx5_ifc_query_adapter_param_block_bits {
4762 	u8         reserved_at_0[0xc0];
4763 
4764 	u8         reserved_at_c0[0x8];
4765 	u8         ieee_vendor_id[0x18];
4766 
4767 	u8         reserved_at_e0[0x10];
4768 	u8         vsd_vendor_id[0x10];
4769 
4770 	u8         vsd[208][0x8];
4771 
4772 	u8         vsd_contd_psid[16][0x8];
4773 };
4774 
4775 enum {
4776 	MLX5_XRQC_STATE_GOOD   = 0x0,
4777 	MLX5_XRQC_STATE_ERROR  = 0x1,
4778 };
4779 
4780 enum {
4781 	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
4782 	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
4783 };
4784 
4785 enum {
4786 	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
4787 };
4788 
4789 struct mlx5_ifc_tag_matching_topology_context_bits {
4790 	u8         log_matching_list_sz[0x4];
4791 	u8         reserved_at_4[0xc];
4792 	u8         append_next_index[0x10];
4793 
4794 	u8         sw_phase_cnt[0x10];
4795 	u8         hw_phase_cnt[0x10];
4796 
4797 	u8         reserved_at_40[0x40];
4798 };
4799 
4800 struct mlx5_ifc_xrqc_bits {
4801 	u8         state[0x4];
4802 	u8         rlkey[0x1];
4803 	u8         reserved_at_5[0xf];
4804 	u8         topology[0x4];
4805 	u8         reserved_at_18[0x4];
4806 	u8         offload[0x4];
4807 
4808 	u8         reserved_at_20[0x8];
4809 	u8         user_index[0x18];
4810 
4811 	u8         reserved_at_40[0x8];
4812 	u8         cqn[0x18];
4813 
4814 	u8         reserved_at_60[0xa0];
4815 
4816 	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;
4817 
4818 	u8         reserved_at_180[0x280];
4819 
4820 	struct mlx5_ifc_wq_bits wq;
4821 };
4822 
4823 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
4824 	struct mlx5_ifc_modify_field_select_bits modify_field_select;
4825 	struct mlx5_ifc_resize_field_select_bits resize_field_select;
4826 	u8         reserved_at_0[0x20];
4827 };
4828 
4829 union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
4830 	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
4831 	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
4832 	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
4833 	u8         reserved_at_0[0x20];
4834 };
4835 
4836 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
4837 	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
4838 	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
4839 	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
4840 	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
4841 	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
4842 	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
4843 	struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
4844 	struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
4845 	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
4846 	struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits ib_ext_port_cntrs_grp_data_layout;
4847 	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
4848 	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
4849 	u8         reserved_at_0[0x7c0];
4850 };
4851 
4852 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
4853 	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
4854 	u8         reserved_at_0[0x7c0];
4855 };
4856 
4857 union mlx5_ifc_event_auto_bits {
4858 	struct mlx5_ifc_comp_event_bits comp_event;
4859 	struct mlx5_ifc_dct_events_bits dct_events;
4860 	struct mlx5_ifc_qp_events_bits qp_events;
4861 	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
4862 	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
4863 	struct mlx5_ifc_cq_error_bits cq_error;
4864 	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
4865 	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
4866 	struct mlx5_ifc_gpio_event_bits gpio_event;
4867 	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
4868 	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
4869 	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
4870 	u8         reserved_at_0[0xe0];
4871 };
4872 
4873 struct mlx5_ifc_health_buffer_bits {
4874 	u8         reserved_at_0[0x100];
4875 
4876 	u8         assert_existptr[0x20];
4877 
4878 	u8         assert_callra[0x20];
4879 
4880 	u8         reserved_at_140[0x20];
4881 
4882 	u8         time[0x20];
4883 
4884 	u8         fw_version[0x20];
4885 
4886 	u8         hw_id[0x20];
4887 
4888 	u8         rfr[0x1];
4889 	u8         reserved_at_1c1[0x3];
4890 	u8         valid[0x1];
4891 	u8         severity[0x3];
4892 	u8         reserved_at_1c8[0x18];
4893 
4894 	u8         irisc_index[0x8];
4895 	u8         synd[0x8];
4896 	u8         ext_synd[0x10];
4897 };
4898 
4899 struct mlx5_ifc_register_loopback_control_bits {
4900 	u8         no_lb[0x1];
4901 	u8         reserved_at_1[0x7];
4902 	u8         port[0x8];
4903 	u8         reserved_at_10[0x10];
4904 
4905 	u8         reserved_at_20[0x60];
4906 };
4907 
4908 enum {
4909 	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
4910 	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
4911 };
4912 
4913 struct mlx5_ifc_teardown_hca_out_bits {
4914 	u8         status[0x8];
4915 	u8         reserved_at_8[0x18];
4916 
4917 	u8         syndrome[0x20];
4918 
4919 	u8         reserved_at_40[0x3f];
4920 
4921 	u8         state[0x1];
4922 };
4923 
4924 enum {
4925 	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
4926 	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
4927 	MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2,
4928 };
4929 
4930 struct mlx5_ifc_teardown_hca_in_bits {
4931 	u8         opcode[0x10];
4932 	u8         reserved_at_10[0x10];
4933 
4934 	u8         reserved_at_20[0x10];
4935 	u8         op_mod[0x10];
4936 
4937 	u8         reserved_at_40[0x10];
4938 	u8         profile[0x10];
4939 
4940 	u8         reserved_at_60[0x20];
4941 };
4942 
4943 struct mlx5_ifc_sqerr2rts_qp_out_bits {
4944 	u8         status[0x8];
4945 	u8         reserved_at_8[0x18];
4946 
4947 	u8         syndrome[0x20];
4948 
4949 	u8         reserved_at_40[0x40];
4950 };
4951 
4952 struct mlx5_ifc_sqerr2rts_qp_in_bits {
4953 	u8         opcode[0x10];
4954 	u8         uid[0x10];
4955 
4956 	u8         reserved_at_20[0x10];
4957 	u8         op_mod[0x10];
4958 
4959 	u8         reserved_at_40[0x8];
4960 	u8         qpn[0x18];
4961 
4962 	u8         reserved_at_60[0x20];
4963 
4964 	u8         opt_param_mask[0x20];
4965 
4966 	u8         reserved_at_a0[0x20];
4967 
4968 	struct mlx5_ifc_qpc_bits qpc;
4969 
4970 	u8         reserved_at_800[0x80];
4971 };
4972 
4973 struct mlx5_ifc_sqd2rts_qp_out_bits {
4974 	u8         status[0x8];
4975 	u8         reserved_at_8[0x18];
4976 
4977 	u8         syndrome[0x20];
4978 
4979 	u8         reserved_at_40[0x40];
4980 };
4981 
4982 struct mlx5_ifc_sqd2rts_qp_in_bits {
4983 	u8         opcode[0x10];
4984 	u8         uid[0x10];
4985 
4986 	u8         reserved_at_20[0x10];
4987 	u8         op_mod[0x10];
4988 
4989 	u8         reserved_at_40[0x8];
4990 	u8         qpn[0x18];
4991 
4992 	u8         reserved_at_60[0x20];
4993 
4994 	u8         opt_param_mask[0x20];
4995 
4996 	u8         reserved_at_a0[0x20];
4997 
4998 	struct mlx5_ifc_qpc_bits qpc;
4999 
5000 	u8         reserved_at_800[0x80];
5001 };
5002 
5003 struct mlx5_ifc_set_roce_address_out_bits {
5004 	u8         status[0x8];
5005 	u8         reserved_at_8[0x18];
5006 
5007 	u8         syndrome[0x20];
5008 
5009 	u8         reserved_at_40[0x40];
5010 };
5011 
5012 struct mlx5_ifc_set_roce_address_in_bits {
5013 	u8         opcode[0x10];
5014 	u8         reserved_at_10[0x10];
5015 
5016 	u8         reserved_at_20[0x10];
5017 	u8         op_mod[0x10];
5018 
5019 	u8         roce_address_index[0x10];
5020 	u8         reserved_at_50[0xc];
5021 	u8	   vhca_port_num[0x4];
5022 
5023 	u8         reserved_at_60[0x20];
5024 
5025 	struct mlx5_ifc_roce_addr_layout_bits roce_address;
5026 };
5027 
5028 struct mlx5_ifc_set_mad_demux_out_bits {
5029 	u8         status[0x8];
5030 	u8         reserved_at_8[0x18];
5031 
5032 	u8         syndrome[0x20];
5033 
5034 	u8         reserved_at_40[0x40];
5035 };
5036 
5037 enum {
5038 	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
5039 	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
5040 };
5041 
5042 struct mlx5_ifc_set_mad_demux_in_bits {
5043 	u8         opcode[0x10];
5044 	u8         reserved_at_10[0x10];
5045 
5046 	u8         reserved_at_20[0x10];
5047 	u8         op_mod[0x10];
5048 
5049 	u8         reserved_at_40[0x20];
5050 
5051 	u8         reserved_at_60[0x6];
5052 	u8         demux_mode[0x2];
5053 	u8         reserved_at_68[0x18];
5054 };
5055 
5056 struct mlx5_ifc_set_l2_table_entry_out_bits {
5057 	u8         status[0x8];
5058 	u8         reserved_at_8[0x18];
5059 
5060 	u8         syndrome[0x20];
5061 
5062 	u8         reserved_at_40[0x40];
5063 };
5064 
5065 struct mlx5_ifc_set_l2_table_entry_in_bits {
5066 	u8         opcode[0x10];
5067 	u8         reserved_at_10[0x10];
5068 
5069 	u8         reserved_at_20[0x10];
5070 	u8         op_mod[0x10];
5071 
5072 	u8         reserved_at_40[0x60];
5073 
5074 	u8         reserved_at_a0[0x8];
5075 	u8         table_index[0x18];
5076 
5077 	u8         reserved_at_c0[0x20];
5078 
5079 	u8         reserved_at_e0[0x10];
5080 	u8         silent_mode_valid[0x1];
5081 	u8         silent_mode[0x1];
5082 	u8         reserved_at_f2[0x1];
5083 	u8         vlan_valid[0x1];
5084 	u8         vlan[0xc];
5085 
5086 	struct mlx5_ifc_mac_address_layout_bits mac_address;
5087 
5088 	u8         reserved_at_140[0xc0];
5089 };
5090 
5091 struct mlx5_ifc_set_issi_out_bits {
5092 	u8         status[0x8];
5093 	u8         reserved_at_8[0x18];
5094 
5095 	u8         syndrome[0x20];
5096 
5097 	u8         reserved_at_40[0x40];
5098 };
5099 
5100 struct mlx5_ifc_set_issi_in_bits {
5101 	u8         opcode[0x10];
5102 	u8         reserved_at_10[0x10];
5103 
5104 	u8         reserved_at_20[0x10];
5105 	u8         op_mod[0x10];
5106 
5107 	u8         reserved_at_40[0x10];
5108 	u8         current_issi[0x10];
5109 
5110 	u8         reserved_at_60[0x20];
5111 };
5112 
5113 struct mlx5_ifc_set_hca_cap_out_bits {
5114 	u8         status[0x8];
5115 	u8         reserved_at_8[0x18];
5116 
5117 	u8         syndrome[0x20];
5118 
5119 	u8         reserved_at_40[0x40];
5120 };
5121 
5122 struct mlx5_ifc_set_hca_cap_in_bits {
5123 	u8         opcode[0x10];
5124 	u8         reserved_at_10[0x10];
5125 
5126 	u8         reserved_at_20[0x10];
5127 	u8         op_mod[0x10];
5128 
5129 	u8         other_function[0x1];
5130 	u8         ec_vf_function[0x1];
5131 	u8         reserved_at_42[0xe];
5132 	u8         function_id[0x10];
5133 
5134 	u8         reserved_at_60[0x20];
5135 
5136 	union mlx5_ifc_hca_cap_union_bits capability;
5137 };
5138 
5139 enum {
5140 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
5141 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
5142 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
5143 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3,
5144 	MLX5_SET_FTE_MODIFY_ENABLE_MASK_IPSEC_OBJ_ID    = 0x4
5145 };
5146 
5147 struct mlx5_ifc_set_fte_out_bits {
5148 	u8         status[0x8];
5149 	u8         reserved_at_8[0x18];
5150 
5151 	u8         syndrome[0x20];
5152 
5153 	u8         reserved_at_40[0x40];
5154 };
5155 
5156 struct mlx5_ifc_set_fte_in_bits {
5157 	u8         opcode[0x10];
5158 	u8         reserved_at_10[0x10];
5159 
5160 	u8         reserved_at_20[0x10];
5161 	u8         op_mod[0x10];
5162 
5163 	u8         other_vport[0x1];
5164 	u8         reserved_at_41[0xf];
5165 	u8         vport_number[0x10];
5166 
5167 	u8         reserved_at_60[0x20];
5168 
5169 	u8         table_type[0x8];
5170 	u8         reserved_at_88[0x18];
5171 
5172 	u8         reserved_at_a0[0x8];
5173 	u8         table_id[0x18];
5174 
5175 	u8         ignore_flow_level[0x1];
5176 	u8         reserved_at_c1[0x17];
5177 	u8         modify_enable_mask[0x8];
5178 
5179 	u8         reserved_at_e0[0x20];
5180 
5181 	u8         flow_index[0x20];
5182 
5183 	u8         reserved_at_120[0xe0];
5184 
5185 	struct mlx5_ifc_flow_context_bits flow_context;
5186 };
5187 
5188 struct mlx5_ifc_dest_format_bits {
5189 	u8         destination_type[0x8];
5190 	u8         destination_id[0x18];
5191 
5192 	u8         destination_eswitch_owner_vhca_id_valid[0x1];
5193 	u8         packet_reformat[0x1];
5194 	u8         reserved_at_22[0xe];
5195 	u8         destination_eswitch_owner_vhca_id[0x10];
5196 };
5197 
5198 struct mlx5_ifc_rts2rts_qp_out_bits {
5199 	u8         status[0x8];
5200 	u8         reserved_at_8[0x18];
5201 
5202 	u8         syndrome[0x20];
5203 
5204 	u8         reserved_at_40[0x20];
5205 	u8         ece[0x20];
5206 };
5207 
5208 struct mlx5_ifc_rts2rts_qp_in_bits {
5209 	u8         opcode[0x10];
5210 	u8         uid[0x10];
5211 
5212 	u8         reserved_at_20[0x10];
5213 	u8         op_mod[0x10];
5214 
5215 	u8         reserved_at_40[0x8];
5216 	u8         qpn[0x18];
5217 
5218 	u8         reserved_at_60[0x20];
5219 
5220 	u8         opt_param_mask[0x20];
5221 
5222 	u8         ece[0x20];
5223 
5224 	struct mlx5_ifc_qpc_bits qpc;
5225 
5226 	u8         reserved_at_800[0x80];
5227 };
5228 
5229 struct mlx5_ifc_rtr2rts_qp_out_bits {
5230 	u8         status[0x8];
5231 	u8         reserved_at_8[0x18];
5232 
5233 	u8         syndrome[0x20];
5234 
5235 	u8         reserved_at_40[0x20];
5236 	u8         ece[0x20];
5237 };
5238 
5239 struct mlx5_ifc_rtr2rts_qp_in_bits {
5240 	u8         opcode[0x10];
5241 	u8         uid[0x10];
5242 
5243 	u8         reserved_at_20[0x10];
5244 	u8         op_mod[0x10];
5245 
5246 	u8         reserved_at_40[0x8];
5247 	u8         qpn[0x18];
5248 
5249 	u8         reserved_at_60[0x20];
5250 
5251 	u8         opt_param_mask[0x20];
5252 
5253 	u8         ece[0x20];
5254 
5255 	struct mlx5_ifc_qpc_bits qpc;
5256 
5257 	u8         reserved_at_800[0x80];
5258 };
5259 
5260 struct mlx5_ifc_rst2init_qp_out_bits {
5261 	u8         status[0x8];
5262 	u8         reserved_at_8[0x18];
5263 
5264 	u8         syndrome[0x20];
5265 
5266 	u8         reserved_at_40[0x20];
5267 	u8         ece[0x20];
5268 };
5269 
5270 struct mlx5_ifc_rst2init_qp_in_bits {
5271 	u8         opcode[0x10];
5272 	u8         uid[0x10];
5273 
5274 	u8         reserved_at_20[0x10];
5275 	u8         op_mod[0x10];
5276 
5277 	u8         reserved_at_40[0x8];
5278 	u8         qpn[0x18];
5279 
5280 	u8         reserved_at_60[0x20];
5281 
5282 	u8         opt_param_mask[0x20];
5283 
5284 	u8         ece[0x20];
5285 
5286 	struct mlx5_ifc_qpc_bits qpc;
5287 
5288 	u8         reserved_at_800[0x80];
5289 };
5290 
5291 struct mlx5_ifc_query_xrq_out_bits {
5292 	u8         status[0x8];
5293 	u8         reserved_at_8[0x18];
5294 
5295 	u8         syndrome[0x20];
5296 
5297 	u8         reserved_at_40[0x40];
5298 
5299 	struct mlx5_ifc_xrqc_bits xrq_context;
5300 };
5301 
5302 struct mlx5_ifc_query_xrq_in_bits {
5303 	u8         opcode[0x10];
5304 	u8         reserved_at_10[0x10];
5305 
5306 	u8         reserved_at_20[0x10];
5307 	u8         op_mod[0x10];
5308 
5309 	u8         reserved_at_40[0x8];
5310 	u8         xrqn[0x18];
5311 
5312 	u8         reserved_at_60[0x20];
5313 };
5314 
5315 struct mlx5_ifc_query_xrc_srq_out_bits {
5316 	u8         status[0x8];
5317 	u8         reserved_at_8[0x18];
5318 
5319 	u8         syndrome[0x20];
5320 
5321 	u8         reserved_at_40[0x40];
5322 
5323 	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
5324 
5325 	u8         reserved_at_280[0x600];
5326 
5327 	u8         pas[][0x40];
5328 };
5329 
5330 struct mlx5_ifc_query_xrc_srq_in_bits {
5331 	u8         opcode[0x10];
5332 	u8         reserved_at_10[0x10];
5333 
5334 	u8         reserved_at_20[0x10];
5335 	u8         op_mod[0x10];
5336 
5337 	u8         reserved_at_40[0x8];
5338 	u8         xrc_srqn[0x18];
5339 
5340 	u8         reserved_at_60[0x20];
5341 };
5342 
5343 enum {
5344 	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
5345 	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
5346 };
5347 
5348 struct mlx5_ifc_query_vport_state_out_bits {
5349 	u8         status[0x8];
5350 	u8         reserved_at_8[0x18];
5351 
5352 	u8         syndrome[0x20];
5353 
5354 	u8         reserved_at_40[0x20];
5355 
5356 	u8         reserved_at_60[0x18];
5357 	u8         admin_state[0x4];
5358 	u8         state[0x4];
5359 };
5360 
5361 struct mlx5_ifc_array1024_auto_bits {
5362 	u8         array1024_auto[32][0x20];
5363 };
5364 
5365 struct mlx5_ifc_query_vuid_in_bits {
5366 	u8         opcode[0x10];
5367 	u8         uid[0x10];
5368 
5369 	u8         reserved_at_20[0x40];
5370 
5371 	u8         query_vfs_vuid[0x1];
5372 	u8         data_direct[0x1];
5373 	u8         reserved_at_62[0xe];
5374 	u8         vhca_id[0x10];
5375 };
5376 
5377 struct mlx5_ifc_query_vuid_out_bits {
5378 	u8        status[0x8];
5379 	u8        reserved_at_8[0x18];
5380 
5381 	u8        syndrome[0x20];
5382 
5383 	u8        reserved_at_40[0x1a0];
5384 
5385 	u8        reserved_at_1e0[0x10];
5386 	u8        num_of_entries[0x10];
5387 
5388 	struct mlx5_ifc_array1024_auto_bits vuid[];
5389 };
5390 
5391 enum {
5392 	MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT  = 0x0,
5393 	MLX5_VPORT_STATE_OP_MOD_ESW_VPORT   = 0x1,
5394 	MLX5_VPORT_STATE_OP_MOD_UPLINK      = 0x2,
5395 };
5396 
5397 struct mlx5_ifc_arm_monitor_counter_in_bits {
5398 	u8         opcode[0x10];
5399 	u8         uid[0x10];
5400 
5401 	u8         reserved_at_20[0x10];
5402 	u8         op_mod[0x10];
5403 
5404 	u8         reserved_at_40[0x20];
5405 
5406 	u8         reserved_at_60[0x20];
5407 };
5408 
5409 struct mlx5_ifc_arm_monitor_counter_out_bits {
5410 	u8         status[0x8];
5411 	u8         reserved_at_8[0x18];
5412 
5413 	u8         syndrome[0x20];
5414 
5415 	u8         reserved_at_40[0x40];
5416 };
5417 
5418 enum {
5419 	MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT     = 0x0,
5420 	MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1,
5421 };
5422 
5423 enum mlx5_monitor_counter_ppcnt {
5424 	MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS      = 0x0,
5425 	MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD   = 0x1,
5426 	MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS       = 0x2,
5427 	MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3,
5428 	MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS            = 0x4,
5429 	MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS             = 0x5,
5430 };
5431 
5432 enum {
5433 	MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER     = 0x4,
5434 };
5435 
5436 struct mlx5_ifc_monitor_counter_output_bits {
5437 	u8         reserved_at_0[0x4];
5438 	u8         type[0x4];
5439 	u8         reserved_at_8[0x8];
5440 	u8         counter[0x10];
5441 
5442 	u8         counter_group_id[0x20];
5443 };
5444 
5445 #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6)
5446 #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1    (1)
5447 #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\
5448 					  MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1)
5449 
5450 struct mlx5_ifc_set_monitor_counter_in_bits {
5451 	u8         opcode[0x10];
5452 	u8         uid[0x10];
5453 
5454 	u8         reserved_at_20[0x10];
5455 	u8         op_mod[0x10];
5456 
5457 	u8         reserved_at_40[0x10];
5458 	u8         num_of_counters[0x10];
5459 
5460 	u8         reserved_at_60[0x20];
5461 
5462 	struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER];
5463 };
5464 
5465 struct mlx5_ifc_set_monitor_counter_out_bits {
5466 	u8         status[0x8];
5467 	u8         reserved_at_8[0x18];
5468 
5469 	u8         syndrome[0x20];
5470 
5471 	u8         reserved_at_40[0x40];
5472 };
5473 
5474 struct mlx5_ifc_query_vport_state_in_bits {
5475 	u8         opcode[0x10];
5476 	u8         reserved_at_10[0x10];
5477 
5478 	u8         reserved_at_20[0x10];
5479 	u8         op_mod[0x10];
5480 
5481 	u8         other_vport[0x1];
5482 	u8         reserved_at_41[0xf];
5483 	u8         vport_number[0x10];
5484 
5485 	u8         reserved_at_60[0x20];
5486 };
5487 
5488 struct mlx5_ifc_query_vnic_env_out_bits {
5489 	u8         status[0x8];
5490 	u8         reserved_at_8[0x18];
5491 
5492 	u8         syndrome[0x20];
5493 
5494 	u8         reserved_at_40[0x40];
5495 
5496 	struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
5497 };
5498 
5499 enum {
5500 	MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS  = 0x0,
5501 };
5502 
5503 struct mlx5_ifc_query_vnic_env_in_bits {
5504 	u8         opcode[0x10];
5505 	u8         reserved_at_10[0x10];
5506 
5507 	u8         reserved_at_20[0x10];
5508 	u8         op_mod[0x10];
5509 
5510 	u8         other_vport[0x1];
5511 	u8         reserved_at_41[0xf];
5512 	u8         vport_number[0x10];
5513 
5514 	u8         reserved_at_60[0x20];
5515 };
5516 
5517 struct mlx5_ifc_query_vport_counter_out_bits {
5518 	u8         status[0x8];
5519 	u8         reserved_at_8[0x18];
5520 
5521 	u8         syndrome[0x20];
5522 
5523 	u8         reserved_at_40[0x40];
5524 
5525 	struct mlx5_ifc_traffic_counter_bits received_errors;
5526 
5527 	struct mlx5_ifc_traffic_counter_bits transmit_errors;
5528 
5529 	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
5530 
5531 	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
5532 
5533 	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
5534 
5535 	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
5536 
5537 	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
5538 
5539 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
5540 
5541 	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
5542 
5543 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
5544 
5545 	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
5546 
5547 	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
5548 
5549 	struct mlx5_ifc_traffic_counter_bits local_loopback;
5550 
5551 	u8         reserved_at_700[0x980];
5552 };
5553 
5554 enum {
5555 	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
5556 };
5557 
5558 struct mlx5_ifc_query_vport_counter_in_bits {
5559 	u8         opcode[0x10];
5560 	u8         reserved_at_10[0x10];
5561 
5562 	u8         reserved_at_20[0x10];
5563 	u8         op_mod[0x10];
5564 
5565 	u8         other_vport[0x1];
5566 	u8         reserved_at_41[0xb];
5567 	u8	   port_num[0x4];
5568 	u8         vport_number[0x10];
5569 
5570 	u8         reserved_at_60[0x60];
5571 
5572 	u8         clear[0x1];
5573 	u8         reserved_at_c1[0x1f];
5574 
5575 	u8         reserved_at_e0[0x20];
5576 };
5577 
5578 struct mlx5_ifc_query_tis_out_bits {
5579 	u8         status[0x8];
5580 	u8         reserved_at_8[0x18];
5581 
5582 	u8         syndrome[0x20];
5583 
5584 	u8         reserved_at_40[0x40];
5585 
5586 	struct mlx5_ifc_tisc_bits tis_context;
5587 };
5588 
5589 struct mlx5_ifc_query_tis_in_bits {
5590 	u8         opcode[0x10];
5591 	u8         reserved_at_10[0x10];
5592 
5593 	u8         reserved_at_20[0x10];
5594 	u8         op_mod[0x10];
5595 
5596 	u8         reserved_at_40[0x8];
5597 	u8         tisn[0x18];
5598 
5599 	u8         reserved_at_60[0x20];
5600 };
5601 
5602 struct mlx5_ifc_query_tir_out_bits {
5603 	u8         status[0x8];
5604 	u8         reserved_at_8[0x18];
5605 
5606 	u8         syndrome[0x20];
5607 
5608 	u8         reserved_at_40[0xc0];
5609 
5610 	struct mlx5_ifc_tirc_bits tir_context;
5611 };
5612 
5613 struct mlx5_ifc_query_tir_in_bits {
5614 	u8         opcode[0x10];
5615 	u8         reserved_at_10[0x10];
5616 
5617 	u8         reserved_at_20[0x10];
5618 	u8         op_mod[0x10];
5619 
5620 	u8         reserved_at_40[0x8];
5621 	u8         tirn[0x18];
5622 
5623 	u8         reserved_at_60[0x20];
5624 };
5625 
5626 struct mlx5_ifc_query_srq_out_bits {
5627 	u8         status[0x8];
5628 	u8         reserved_at_8[0x18];
5629 
5630 	u8         syndrome[0x20];
5631 
5632 	u8         reserved_at_40[0x40];
5633 
5634 	struct mlx5_ifc_srqc_bits srq_context_entry;
5635 
5636 	u8         reserved_at_280[0x600];
5637 
5638 	u8         pas[][0x40];
5639 };
5640 
5641 struct mlx5_ifc_query_srq_in_bits {
5642 	u8         opcode[0x10];
5643 	u8         reserved_at_10[0x10];
5644 
5645 	u8         reserved_at_20[0x10];
5646 	u8         op_mod[0x10];
5647 
5648 	u8         reserved_at_40[0x8];
5649 	u8         srqn[0x18];
5650 
5651 	u8         reserved_at_60[0x20];
5652 };
5653 
5654 struct mlx5_ifc_query_sq_out_bits {
5655 	u8         status[0x8];
5656 	u8         reserved_at_8[0x18];
5657 
5658 	u8         syndrome[0x20];
5659 
5660 	u8         reserved_at_40[0xc0];
5661 
5662 	struct mlx5_ifc_sqc_bits sq_context;
5663 };
5664 
5665 struct mlx5_ifc_query_sq_in_bits {
5666 	u8         opcode[0x10];
5667 	u8         reserved_at_10[0x10];
5668 
5669 	u8         reserved_at_20[0x10];
5670 	u8         op_mod[0x10];
5671 
5672 	u8         reserved_at_40[0x8];
5673 	u8         sqn[0x18];
5674 
5675 	u8         reserved_at_60[0x20];
5676 };
5677 
5678 struct mlx5_ifc_query_special_contexts_out_bits {
5679 	u8         status[0x8];
5680 	u8         reserved_at_8[0x18];
5681 
5682 	u8         syndrome[0x20];
5683 
5684 	u8         dump_fill_mkey[0x20];
5685 
5686 	u8         resd_lkey[0x20];
5687 
5688 	u8         null_mkey[0x20];
5689 
5690 	u8	   terminate_scatter_list_mkey[0x20];
5691 
5692 	u8	   repeated_mkey[0x20];
5693 
5694 	u8         reserved_at_a0[0x20];
5695 };
5696 
5697 struct mlx5_ifc_query_special_contexts_in_bits {
5698 	u8         opcode[0x10];
5699 	u8         reserved_at_10[0x10];
5700 
5701 	u8         reserved_at_20[0x10];
5702 	u8         op_mod[0x10];
5703 
5704 	u8         reserved_at_40[0x40];
5705 };
5706 
5707 struct mlx5_ifc_query_scheduling_element_out_bits {
5708 	u8         opcode[0x10];
5709 	u8         reserved_at_10[0x10];
5710 
5711 	u8         reserved_at_20[0x10];
5712 	u8         op_mod[0x10];
5713 
5714 	u8         reserved_at_40[0xc0];
5715 
5716 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
5717 
5718 	u8         reserved_at_300[0x100];
5719 };
5720 
5721 enum {
5722 	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
5723 	SCHEDULING_HIERARCHY_NIC = 0x3,
5724 };
5725 
5726 struct mlx5_ifc_query_scheduling_element_in_bits {
5727 	u8         opcode[0x10];
5728 	u8         reserved_at_10[0x10];
5729 
5730 	u8         reserved_at_20[0x10];
5731 	u8         op_mod[0x10];
5732 
5733 	u8         scheduling_hierarchy[0x8];
5734 	u8         reserved_at_48[0x18];
5735 
5736 	u8         scheduling_element_id[0x20];
5737 
5738 	u8         reserved_at_80[0x180];
5739 };
5740 
5741 struct mlx5_ifc_query_rqt_out_bits {
5742 	u8         status[0x8];
5743 	u8         reserved_at_8[0x18];
5744 
5745 	u8         syndrome[0x20];
5746 
5747 	u8         reserved_at_40[0xc0];
5748 
5749 	struct mlx5_ifc_rqtc_bits rqt_context;
5750 };
5751 
5752 struct mlx5_ifc_query_rqt_in_bits {
5753 	u8         opcode[0x10];
5754 	u8         reserved_at_10[0x10];
5755 
5756 	u8         reserved_at_20[0x10];
5757 	u8         op_mod[0x10];
5758 
5759 	u8         reserved_at_40[0x8];
5760 	u8         rqtn[0x18];
5761 
5762 	u8         reserved_at_60[0x20];
5763 };
5764 
5765 struct mlx5_ifc_query_rq_out_bits {
5766 	u8         status[0x8];
5767 	u8         reserved_at_8[0x18];
5768 
5769 	u8         syndrome[0x20];
5770 
5771 	u8         reserved_at_40[0xc0];
5772 
5773 	struct mlx5_ifc_rqc_bits rq_context;
5774 };
5775 
5776 struct mlx5_ifc_query_rq_in_bits {
5777 	u8         opcode[0x10];
5778 	u8         reserved_at_10[0x10];
5779 
5780 	u8         reserved_at_20[0x10];
5781 	u8         op_mod[0x10];
5782 
5783 	u8         reserved_at_40[0x8];
5784 	u8         rqn[0x18];
5785 
5786 	u8         reserved_at_60[0x20];
5787 };
5788 
5789 struct mlx5_ifc_query_roce_address_out_bits {
5790 	u8         status[0x8];
5791 	u8         reserved_at_8[0x18];
5792 
5793 	u8         syndrome[0x20];
5794 
5795 	u8         reserved_at_40[0x40];
5796 
5797 	struct mlx5_ifc_roce_addr_layout_bits roce_address;
5798 };
5799 
5800 struct mlx5_ifc_query_roce_address_in_bits {
5801 	u8         opcode[0x10];
5802 	u8         reserved_at_10[0x10];
5803 
5804 	u8         reserved_at_20[0x10];
5805 	u8         op_mod[0x10];
5806 
5807 	u8         roce_address_index[0x10];
5808 	u8         reserved_at_50[0xc];
5809 	u8	   vhca_port_num[0x4];
5810 
5811 	u8         reserved_at_60[0x20];
5812 };
5813 
5814 struct mlx5_ifc_query_rmp_out_bits {
5815 	u8         status[0x8];
5816 	u8         reserved_at_8[0x18];
5817 
5818 	u8         syndrome[0x20];
5819 
5820 	u8         reserved_at_40[0xc0];
5821 
5822 	struct mlx5_ifc_rmpc_bits rmp_context;
5823 };
5824 
5825 struct mlx5_ifc_query_rmp_in_bits {
5826 	u8         opcode[0x10];
5827 	u8         reserved_at_10[0x10];
5828 
5829 	u8         reserved_at_20[0x10];
5830 	u8         op_mod[0x10];
5831 
5832 	u8         reserved_at_40[0x8];
5833 	u8         rmpn[0x18];
5834 
5835 	u8         reserved_at_60[0x20];
5836 };
5837 
5838 struct mlx5_ifc_cqe_error_syndrome_bits {
5839 	u8         hw_error_syndrome[0x8];
5840 	u8         hw_syndrome_type[0x4];
5841 	u8         reserved_at_c[0x4];
5842 	u8         vendor_error_syndrome[0x8];
5843 	u8         syndrome[0x8];
5844 };
5845 
5846 struct mlx5_ifc_qp_context_extension_bits {
5847 	u8         reserved_at_0[0x60];
5848 
5849 	struct mlx5_ifc_cqe_error_syndrome_bits error_syndrome;
5850 
5851 	u8         reserved_at_80[0x580];
5852 };
5853 
5854 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits {
5855 	struct mlx5_ifc_qp_context_extension_bits qpc_data_extension;
5856 
5857 	u8         pas[0][0x40];
5858 };
5859 
5860 struct mlx5_ifc_qp_pas_list_in_bits {
5861 	struct mlx5_ifc_cmd_pas_bits pas[0];
5862 };
5863 
5864 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits {
5865 	struct mlx5_ifc_qp_pas_list_in_bits qp_pas_list;
5866 	struct mlx5_ifc_qpc_extension_and_pas_list_in_bits qpc_ext_and_pas_list;
5867 };
5868 
5869 struct mlx5_ifc_query_qp_out_bits {
5870 	u8         status[0x8];
5871 	u8         reserved_at_8[0x18];
5872 
5873 	u8         syndrome[0x20];
5874 
5875 	u8         reserved_at_40[0x40];
5876 
5877 	u8         opt_param_mask[0x20];
5878 
5879 	u8         ece[0x20];
5880 
5881 	struct mlx5_ifc_qpc_bits qpc;
5882 
5883 	u8         reserved_at_800[0x80];
5884 
5885 	union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits qp_pas_or_qpc_ext_and_pas;
5886 };
5887 
5888 struct mlx5_ifc_query_qp_in_bits {
5889 	u8         opcode[0x10];
5890 	u8         reserved_at_10[0x10];
5891 
5892 	u8         reserved_at_20[0x10];
5893 	u8         op_mod[0x10];
5894 
5895 	u8         qpc_ext[0x1];
5896 	u8         reserved_at_41[0x7];
5897 	u8         qpn[0x18];
5898 
5899 	u8         reserved_at_60[0x20];
5900 };
5901 
5902 struct mlx5_ifc_query_q_counter_out_bits {
5903 	u8         status[0x8];
5904 	u8         reserved_at_8[0x18];
5905 
5906 	u8         syndrome[0x20];
5907 
5908 	u8         reserved_at_40[0x40];
5909 
5910 	u8         rx_write_requests[0x20];
5911 
5912 	u8         reserved_at_a0[0x20];
5913 
5914 	u8         rx_read_requests[0x20];
5915 
5916 	u8         reserved_at_e0[0x20];
5917 
5918 	u8         rx_atomic_requests[0x20];
5919 
5920 	u8         reserved_at_120[0x20];
5921 
5922 	u8         rx_dct_connect[0x20];
5923 
5924 	u8         reserved_at_160[0x20];
5925 
5926 	u8         out_of_buffer[0x20];
5927 
5928 	u8         reserved_at_1a0[0x20];
5929 
5930 	u8         out_of_sequence[0x20];
5931 
5932 	u8         reserved_at_1e0[0x20];
5933 
5934 	u8         duplicate_request[0x20];
5935 
5936 	u8         reserved_at_220[0x20];
5937 
5938 	u8         rnr_nak_retry_err[0x20];
5939 
5940 	u8         reserved_at_260[0x20];
5941 
5942 	u8         packet_seq_err[0x20];
5943 
5944 	u8         reserved_at_2a0[0x20];
5945 
5946 	u8         implied_nak_seq_err[0x20];
5947 
5948 	u8         reserved_at_2e0[0x20];
5949 
5950 	u8         local_ack_timeout_err[0x20];
5951 
5952 	u8         reserved_at_320[0x60];
5953 
5954 	u8         req_rnr_retries_exceeded[0x20];
5955 
5956 	u8         reserved_at_3a0[0x20];
5957 
5958 	u8         resp_local_length_error[0x20];
5959 
5960 	u8         req_local_length_error[0x20];
5961 
5962 	u8         resp_local_qp_error[0x20];
5963 
5964 	u8         local_operation_error[0x20];
5965 
5966 	u8         resp_local_protection[0x20];
5967 
5968 	u8         req_local_protection[0x20];
5969 
5970 	u8         resp_cqe_error[0x20];
5971 
5972 	u8         req_cqe_error[0x20];
5973 
5974 	u8         req_mw_binding[0x20];
5975 
5976 	u8         req_bad_response[0x20];
5977 
5978 	u8         req_remote_invalid_request[0x20];
5979 
5980 	u8         resp_remote_invalid_request[0x20];
5981 
5982 	u8         req_remote_access_errors[0x20];
5983 
5984 	u8	   resp_remote_access_errors[0x20];
5985 
5986 	u8         req_remote_operation_errors[0x20];
5987 
5988 	u8         req_transport_retries_exceeded[0x20];
5989 
5990 	u8         cq_overflow[0x20];
5991 
5992 	u8         resp_cqe_flush_error[0x20];
5993 
5994 	u8         req_cqe_flush_error[0x20];
5995 
5996 	u8         reserved_at_620[0x20];
5997 
5998 	u8         roce_adp_retrans[0x20];
5999 
6000 	u8         roce_adp_retrans_to[0x20];
6001 
6002 	u8         roce_slow_restart[0x20];
6003 
6004 	u8         roce_slow_restart_cnps[0x20];
6005 
6006 	u8         roce_slow_restart_trans[0x20];
6007 
6008 	u8         reserved_at_6e0[0x120];
6009 };
6010 
6011 struct mlx5_ifc_query_q_counter_in_bits {
6012 	u8         opcode[0x10];
6013 	u8         reserved_at_10[0x10];
6014 
6015 	u8         reserved_at_20[0x10];
6016 	u8         op_mod[0x10];
6017 
6018 	u8         other_vport[0x1];
6019 	u8         reserved_at_41[0xf];
6020 	u8         vport_number[0x10];
6021 
6022 	u8         reserved_at_60[0x60];
6023 
6024 	u8         clear[0x1];
6025 	u8         aggregate[0x1];
6026 	u8         reserved_at_c2[0x1e];
6027 
6028 	u8         reserved_at_e0[0x18];
6029 	u8         counter_set_id[0x8];
6030 };
6031 
6032 struct mlx5_ifc_query_pages_out_bits {
6033 	u8         status[0x8];
6034 	u8         reserved_at_8[0x18];
6035 
6036 	u8         syndrome[0x20];
6037 
6038 	u8         embedded_cpu_function[0x1];
6039 	u8         reserved_at_41[0xf];
6040 	u8         function_id[0x10];
6041 
6042 	u8         num_pages[0x20];
6043 };
6044 
6045 enum {
6046 	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
6047 	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
6048 	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
6049 };
6050 
6051 struct mlx5_ifc_query_pages_in_bits {
6052 	u8         opcode[0x10];
6053 	u8         reserved_at_10[0x10];
6054 
6055 	u8         reserved_at_20[0x10];
6056 	u8         op_mod[0x10];
6057 
6058 	u8         embedded_cpu_function[0x1];
6059 	u8         reserved_at_41[0xf];
6060 	u8         function_id[0x10];
6061 
6062 	u8         reserved_at_60[0x20];
6063 };
6064 
6065 struct mlx5_ifc_query_nic_vport_context_out_bits {
6066 	u8         status[0x8];
6067 	u8         reserved_at_8[0x18];
6068 
6069 	u8         syndrome[0x20];
6070 
6071 	u8         reserved_at_40[0x40];
6072 
6073 	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
6074 };
6075 
6076 struct mlx5_ifc_query_nic_vport_context_in_bits {
6077 	u8         opcode[0x10];
6078 	u8         reserved_at_10[0x10];
6079 
6080 	u8         reserved_at_20[0x10];
6081 	u8         op_mod[0x10];
6082 
6083 	u8         other_vport[0x1];
6084 	u8         reserved_at_41[0xf];
6085 	u8         vport_number[0x10];
6086 
6087 	u8         reserved_at_60[0x5];
6088 	u8         allowed_list_type[0x3];
6089 	u8         reserved_at_68[0x18];
6090 };
6091 
6092 struct mlx5_ifc_query_mkey_out_bits {
6093 	u8         status[0x8];
6094 	u8         reserved_at_8[0x18];
6095 
6096 	u8         syndrome[0x20];
6097 
6098 	u8         reserved_at_40[0x40];
6099 
6100 	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
6101 
6102 	u8         reserved_at_280[0x600];
6103 
6104 	u8         bsf0_klm0_pas_mtt0_1[16][0x8];
6105 
6106 	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
6107 };
6108 
6109 struct mlx5_ifc_query_mkey_in_bits {
6110 	u8         opcode[0x10];
6111 	u8         reserved_at_10[0x10];
6112 
6113 	u8         reserved_at_20[0x10];
6114 	u8         op_mod[0x10];
6115 
6116 	u8         reserved_at_40[0x8];
6117 	u8         mkey_index[0x18];
6118 
6119 	u8         pg_access[0x1];
6120 	u8         reserved_at_61[0x1f];
6121 };
6122 
6123 struct mlx5_ifc_query_mad_demux_out_bits {
6124 	u8         status[0x8];
6125 	u8         reserved_at_8[0x18];
6126 
6127 	u8         syndrome[0x20];
6128 
6129 	u8         reserved_at_40[0x40];
6130 
6131 	u8         mad_dumux_parameters_block[0x20];
6132 };
6133 
6134 struct mlx5_ifc_query_mad_demux_in_bits {
6135 	u8         opcode[0x10];
6136 	u8         reserved_at_10[0x10];
6137 
6138 	u8         reserved_at_20[0x10];
6139 	u8         op_mod[0x10];
6140 
6141 	u8         reserved_at_40[0x40];
6142 };
6143 
6144 struct mlx5_ifc_query_l2_table_entry_out_bits {
6145 	u8         status[0x8];
6146 	u8         reserved_at_8[0x18];
6147 
6148 	u8         syndrome[0x20];
6149 
6150 	u8         reserved_at_40[0xa0];
6151 
6152 	u8         reserved_at_e0[0x13];
6153 	u8         vlan_valid[0x1];
6154 	u8         vlan[0xc];
6155 
6156 	struct mlx5_ifc_mac_address_layout_bits mac_address;
6157 
6158 	u8         reserved_at_140[0xc0];
6159 };
6160 
6161 struct mlx5_ifc_query_l2_table_entry_in_bits {
6162 	u8         opcode[0x10];
6163 	u8         reserved_at_10[0x10];
6164 
6165 	u8         reserved_at_20[0x10];
6166 	u8         op_mod[0x10];
6167 
6168 	u8         reserved_at_40[0x60];
6169 
6170 	u8         reserved_at_a0[0x8];
6171 	u8         table_index[0x18];
6172 
6173 	u8         reserved_at_c0[0x140];
6174 };
6175 
6176 struct mlx5_ifc_query_issi_out_bits {
6177 	u8         status[0x8];
6178 	u8         reserved_at_8[0x18];
6179 
6180 	u8         syndrome[0x20];
6181 
6182 	u8         reserved_at_40[0x10];
6183 	u8         current_issi[0x10];
6184 
6185 	u8         reserved_at_60[0xa0];
6186 
6187 	u8         reserved_at_100[76][0x8];
6188 	u8         supported_issi_dw0[0x20];
6189 };
6190 
6191 struct mlx5_ifc_query_issi_in_bits {
6192 	u8         opcode[0x10];
6193 	u8         reserved_at_10[0x10];
6194 
6195 	u8         reserved_at_20[0x10];
6196 	u8         op_mod[0x10];
6197 
6198 	u8         reserved_at_40[0x40];
6199 };
6200 
6201 struct mlx5_ifc_set_driver_version_out_bits {
6202 	u8         status[0x8];
6203 	u8         reserved_0[0x18];
6204 
6205 	u8         syndrome[0x20];
6206 	u8         reserved_1[0x40];
6207 };
6208 
6209 struct mlx5_ifc_set_driver_version_in_bits {
6210 	u8         opcode[0x10];
6211 	u8         reserved_0[0x10];
6212 
6213 	u8         reserved_1[0x10];
6214 	u8         op_mod[0x10];
6215 
6216 	u8         reserved_2[0x40];
6217 	u8         driver_version[64][0x8];
6218 };
6219 
6220 struct mlx5_ifc_query_hca_vport_pkey_out_bits {
6221 	u8         status[0x8];
6222 	u8         reserved_at_8[0x18];
6223 
6224 	u8         syndrome[0x20];
6225 
6226 	u8         reserved_at_40[0x40];
6227 
6228 	struct mlx5_ifc_pkey_bits pkey[];
6229 };
6230 
6231 struct mlx5_ifc_query_hca_vport_pkey_in_bits {
6232 	u8         opcode[0x10];
6233 	u8         reserved_at_10[0x10];
6234 
6235 	u8         reserved_at_20[0x10];
6236 	u8         op_mod[0x10];
6237 
6238 	u8         other_vport[0x1];
6239 	u8         reserved_at_41[0xb];
6240 	u8         port_num[0x4];
6241 	u8         vport_number[0x10];
6242 
6243 	u8         reserved_at_60[0x10];
6244 	u8         pkey_index[0x10];
6245 };
6246 
6247 enum {
6248 	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
6249 	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
6250 	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
6251 };
6252 
6253 struct mlx5_ifc_query_hca_vport_gid_out_bits {
6254 	u8         status[0x8];
6255 	u8         reserved_at_8[0x18];
6256 
6257 	u8         syndrome[0x20];
6258 
6259 	u8         reserved_at_40[0x20];
6260 
6261 	u8         gids_num[0x10];
6262 	u8         reserved_at_70[0x10];
6263 
6264 	struct mlx5_ifc_array128_auto_bits gid[];
6265 };
6266 
6267 struct mlx5_ifc_query_hca_vport_gid_in_bits {
6268 	u8         opcode[0x10];
6269 	u8         reserved_at_10[0x10];
6270 
6271 	u8         reserved_at_20[0x10];
6272 	u8         op_mod[0x10];
6273 
6274 	u8         other_vport[0x1];
6275 	u8         reserved_at_41[0xb];
6276 	u8         port_num[0x4];
6277 	u8         vport_number[0x10];
6278 
6279 	u8         reserved_at_60[0x10];
6280 	u8         gid_index[0x10];
6281 };
6282 
6283 struct mlx5_ifc_query_hca_vport_context_out_bits {
6284 	u8         status[0x8];
6285 	u8         reserved_at_8[0x18];
6286 
6287 	u8         syndrome[0x20];
6288 
6289 	u8         reserved_at_40[0x40];
6290 
6291 	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
6292 };
6293 
6294 struct mlx5_ifc_query_hca_vport_context_in_bits {
6295 	u8         opcode[0x10];
6296 	u8         reserved_at_10[0x10];
6297 
6298 	u8         reserved_at_20[0x10];
6299 	u8         op_mod[0x10];
6300 
6301 	u8         other_vport[0x1];
6302 	u8         reserved_at_41[0xb];
6303 	u8         port_num[0x4];
6304 	u8         vport_number[0x10];
6305 
6306 	u8         reserved_at_60[0x20];
6307 };
6308 
6309 struct mlx5_ifc_query_hca_cap_out_bits {
6310 	u8         status[0x8];
6311 	u8         reserved_at_8[0x18];
6312 
6313 	u8         syndrome[0x20];
6314 
6315 	u8         reserved_at_40[0x40];
6316 
6317 	union mlx5_ifc_hca_cap_union_bits capability;
6318 };
6319 
6320 struct mlx5_ifc_query_hca_cap_in_bits {
6321 	u8         opcode[0x10];
6322 	u8         reserved_at_10[0x10];
6323 
6324 	u8         reserved_at_20[0x10];
6325 	u8         op_mod[0x10];
6326 
6327 	u8         other_function[0x1];
6328 	u8         ec_vf_function[0x1];
6329 	u8         reserved_at_42[0xe];
6330 	u8         function_id[0x10];
6331 
6332 	u8         reserved_at_60[0x20];
6333 };
6334 
6335 struct mlx5_ifc_other_hca_cap_bits {
6336 	u8         roce[0x1];
6337 	u8         reserved_at_1[0x27f];
6338 };
6339 
6340 struct mlx5_ifc_query_other_hca_cap_out_bits {
6341 	u8         status[0x8];
6342 	u8         reserved_at_8[0x18];
6343 
6344 	u8         syndrome[0x20];
6345 
6346 	u8         reserved_at_40[0x40];
6347 
6348 	struct     mlx5_ifc_other_hca_cap_bits other_capability;
6349 };
6350 
6351 struct mlx5_ifc_query_other_hca_cap_in_bits {
6352 	u8         opcode[0x10];
6353 	u8         reserved_at_10[0x10];
6354 
6355 	u8         reserved_at_20[0x10];
6356 	u8         op_mod[0x10];
6357 
6358 	u8         reserved_at_40[0x10];
6359 	u8         function_id[0x10];
6360 
6361 	u8         reserved_at_60[0x20];
6362 };
6363 
6364 struct mlx5_ifc_modify_other_hca_cap_out_bits {
6365 	u8         status[0x8];
6366 	u8         reserved_at_8[0x18];
6367 
6368 	u8         syndrome[0x20];
6369 
6370 	u8         reserved_at_40[0x40];
6371 };
6372 
6373 struct mlx5_ifc_modify_other_hca_cap_in_bits {
6374 	u8         opcode[0x10];
6375 	u8         reserved_at_10[0x10];
6376 
6377 	u8         reserved_at_20[0x10];
6378 	u8         op_mod[0x10];
6379 
6380 	u8         reserved_at_40[0x10];
6381 	u8         function_id[0x10];
6382 	u8         field_select[0x20];
6383 
6384 	struct     mlx5_ifc_other_hca_cap_bits other_capability;
6385 };
6386 
6387 struct mlx5_ifc_sw_owner_icm_root_params_bits {
6388 	u8         sw_owner_icm_root_1[0x40];
6389 
6390 	u8         sw_owner_icm_root_0[0x40];
6391 };
6392 
6393 struct mlx5_ifc_rtc_params_bits {
6394 	u8         rtc_id_0[0x20];
6395 
6396 	u8         rtc_id_1[0x20];
6397 
6398 	u8         reserved_at_40[0x40];
6399 };
6400 
6401 struct mlx5_ifc_flow_table_context_bits {
6402 	u8         reformat_en[0x1];
6403 	u8         decap_en[0x1];
6404 	u8         sw_owner[0x1];
6405 	u8         termination_table[0x1];
6406 	u8         table_miss_action[0x4];
6407 	u8         level[0x8];
6408 	u8         rtc_valid[0x1];
6409 	u8         reserved_at_11[0x7];
6410 	u8         log_size[0x8];
6411 
6412 	u8         reserved_at_20[0x8];
6413 	u8         table_miss_id[0x18];
6414 
6415 	u8         reserved_at_40[0x8];
6416 	u8         lag_master_next_table_id[0x18];
6417 
6418 	u8         reserved_at_60[0x60];
6419 
6420 	union {
6421 		struct mlx5_ifc_sw_owner_icm_root_params_bits sws;
6422 		struct mlx5_ifc_rtc_params_bits hws;
6423 	};
6424 };
6425 
6426 struct mlx5_ifc_query_flow_table_out_bits {
6427 	u8         status[0x8];
6428 	u8         reserved_at_8[0x18];
6429 
6430 	u8         syndrome[0x20];
6431 
6432 	u8         reserved_at_40[0x80];
6433 
6434 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
6435 };
6436 
6437 struct mlx5_ifc_query_flow_table_in_bits {
6438 	u8         opcode[0x10];
6439 	u8         reserved_at_10[0x10];
6440 
6441 	u8         reserved_at_20[0x10];
6442 	u8         op_mod[0x10];
6443 
6444 	u8         reserved_at_40[0x40];
6445 
6446 	u8         table_type[0x8];
6447 	u8         reserved_at_88[0x18];
6448 
6449 	u8         reserved_at_a0[0x8];
6450 	u8         table_id[0x18];
6451 
6452 	u8         reserved_at_c0[0x140];
6453 };
6454 
6455 struct mlx5_ifc_query_fte_out_bits {
6456 	u8         status[0x8];
6457 	u8         reserved_at_8[0x18];
6458 
6459 	u8         syndrome[0x20];
6460 
6461 	u8         reserved_at_40[0x1c0];
6462 
6463 	struct mlx5_ifc_flow_context_bits flow_context;
6464 };
6465 
6466 struct mlx5_ifc_query_fte_in_bits {
6467 	u8         opcode[0x10];
6468 	u8         reserved_at_10[0x10];
6469 
6470 	u8         reserved_at_20[0x10];
6471 	u8         op_mod[0x10];
6472 
6473 	u8         reserved_at_40[0x40];
6474 
6475 	u8         table_type[0x8];
6476 	u8         reserved_at_88[0x18];
6477 
6478 	u8         reserved_at_a0[0x8];
6479 	u8         table_id[0x18];
6480 
6481 	u8         reserved_at_c0[0x40];
6482 
6483 	u8         flow_index[0x20];
6484 
6485 	u8         reserved_at_120[0xe0];
6486 };
6487 
6488 struct mlx5_ifc_match_definer_format_0_bits {
6489 	u8         reserved_at_0[0x100];
6490 
6491 	u8         metadata_reg_c_0[0x20];
6492 
6493 	u8         metadata_reg_c_1[0x20];
6494 
6495 	u8         outer_dmac_47_16[0x20];
6496 
6497 	u8         outer_dmac_15_0[0x10];
6498 	u8         outer_ethertype[0x10];
6499 
6500 	u8         reserved_at_180[0x1];
6501 	u8         sx_sniffer[0x1];
6502 	u8         functional_lb[0x1];
6503 	u8         outer_ip_frag[0x1];
6504 	u8         outer_qp_type[0x2];
6505 	u8         outer_encap_type[0x2];
6506 	u8         port_number[0x2];
6507 	u8         outer_l3_type[0x2];
6508 	u8         outer_l4_type[0x2];
6509 	u8         outer_first_vlan_type[0x2];
6510 	u8         outer_first_vlan_prio[0x3];
6511 	u8         outer_first_vlan_cfi[0x1];
6512 	u8         outer_first_vlan_vid[0xc];
6513 
6514 	u8         outer_l4_type_ext[0x4];
6515 	u8         reserved_at_1a4[0x2];
6516 	u8         outer_ipsec_layer[0x2];
6517 	u8         outer_l2_type[0x2];
6518 	u8         force_lb[0x1];
6519 	u8         outer_l2_ok[0x1];
6520 	u8         outer_l3_ok[0x1];
6521 	u8         outer_l4_ok[0x1];
6522 	u8         outer_second_vlan_type[0x2];
6523 	u8         outer_second_vlan_prio[0x3];
6524 	u8         outer_second_vlan_cfi[0x1];
6525 	u8         outer_second_vlan_vid[0xc];
6526 
6527 	u8         outer_smac_47_16[0x20];
6528 
6529 	u8         outer_smac_15_0[0x10];
6530 	u8         inner_ipv4_checksum_ok[0x1];
6531 	u8         inner_l4_checksum_ok[0x1];
6532 	u8         outer_ipv4_checksum_ok[0x1];
6533 	u8         outer_l4_checksum_ok[0x1];
6534 	u8         inner_l3_ok[0x1];
6535 	u8         inner_l4_ok[0x1];
6536 	u8         outer_l3_ok_duplicate[0x1];
6537 	u8         outer_l4_ok_duplicate[0x1];
6538 	u8         outer_tcp_cwr[0x1];
6539 	u8         outer_tcp_ece[0x1];
6540 	u8         outer_tcp_urg[0x1];
6541 	u8         outer_tcp_ack[0x1];
6542 	u8         outer_tcp_psh[0x1];
6543 	u8         outer_tcp_rst[0x1];
6544 	u8         outer_tcp_syn[0x1];
6545 	u8         outer_tcp_fin[0x1];
6546 };
6547 
6548 struct mlx5_ifc_match_definer_format_22_bits {
6549 	u8         reserved_at_0[0x100];
6550 
6551 	u8         outer_ip_src_addr[0x20];
6552 
6553 	u8         outer_ip_dest_addr[0x20];
6554 
6555 	u8         outer_l4_sport[0x10];
6556 	u8         outer_l4_dport[0x10];
6557 
6558 	u8         reserved_at_160[0x1];
6559 	u8         sx_sniffer[0x1];
6560 	u8         functional_lb[0x1];
6561 	u8         outer_ip_frag[0x1];
6562 	u8         outer_qp_type[0x2];
6563 	u8         outer_encap_type[0x2];
6564 	u8         port_number[0x2];
6565 	u8         outer_l3_type[0x2];
6566 	u8         outer_l4_type[0x2];
6567 	u8         outer_first_vlan_type[0x2];
6568 	u8         outer_first_vlan_prio[0x3];
6569 	u8         outer_first_vlan_cfi[0x1];
6570 	u8         outer_first_vlan_vid[0xc];
6571 
6572 	u8         metadata_reg_c_0[0x20];
6573 
6574 	u8         outer_dmac_47_16[0x20];
6575 
6576 	u8         outer_smac_47_16[0x20];
6577 
6578 	u8         outer_smac_15_0[0x10];
6579 	u8         outer_dmac_15_0[0x10];
6580 };
6581 
6582 struct mlx5_ifc_match_definer_format_23_bits {
6583 	u8         reserved_at_0[0x100];
6584 
6585 	u8         inner_ip_src_addr[0x20];
6586 
6587 	u8         inner_ip_dest_addr[0x20];
6588 
6589 	u8         inner_l4_sport[0x10];
6590 	u8         inner_l4_dport[0x10];
6591 
6592 	u8         reserved_at_160[0x1];
6593 	u8         sx_sniffer[0x1];
6594 	u8         functional_lb[0x1];
6595 	u8         inner_ip_frag[0x1];
6596 	u8         inner_qp_type[0x2];
6597 	u8         inner_encap_type[0x2];
6598 	u8         port_number[0x2];
6599 	u8         inner_l3_type[0x2];
6600 	u8         inner_l4_type[0x2];
6601 	u8         inner_first_vlan_type[0x2];
6602 	u8         inner_first_vlan_prio[0x3];
6603 	u8         inner_first_vlan_cfi[0x1];
6604 	u8         inner_first_vlan_vid[0xc];
6605 
6606 	u8         tunnel_header_0[0x20];
6607 
6608 	u8         inner_dmac_47_16[0x20];
6609 
6610 	u8         inner_smac_47_16[0x20];
6611 
6612 	u8         inner_smac_15_0[0x10];
6613 	u8         inner_dmac_15_0[0x10];
6614 };
6615 
6616 struct mlx5_ifc_match_definer_format_29_bits {
6617 	u8         reserved_at_0[0xc0];
6618 
6619 	u8         outer_ip_dest_addr[0x80];
6620 
6621 	u8         outer_ip_src_addr[0x80];
6622 
6623 	u8         outer_l4_sport[0x10];
6624 	u8         outer_l4_dport[0x10];
6625 
6626 	u8         reserved_at_1e0[0x20];
6627 };
6628 
6629 struct mlx5_ifc_match_definer_format_30_bits {
6630 	u8         reserved_at_0[0xa0];
6631 
6632 	u8         outer_ip_dest_addr[0x80];
6633 
6634 	u8         outer_ip_src_addr[0x80];
6635 
6636 	u8         outer_dmac_47_16[0x20];
6637 
6638 	u8         outer_smac_47_16[0x20];
6639 
6640 	u8         outer_smac_15_0[0x10];
6641 	u8         outer_dmac_15_0[0x10];
6642 };
6643 
6644 struct mlx5_ifc_match_definer_format_31_bits {
6645 	u8         reserved_at_0[0xc0];
6646 
6647 	u8         inner_ip_dest_addr[0x80];
6648 
6649 	u8         inner_ip_src_addr[0x80];
6650 
6651 	u8         inner_l4_sport[0x10];
6652 	u8         inner_l4_dport[0x10];
6653 
6654 	u8         reserved_at_1e0[0x20];
6655 };
6656 
6657 struct mlx5_ifc_match_definer_format_32_bits {
6658 	u8         reserved_at_0[0xa0];
6659 
6660 	u8         inner_ip_dest_addr[0x80];
6661 
6662 	u8         inner_ip_src_addr[0x80];
6663 
6664 	u8         inner_dmac_47_16[0x20];
6665 
6666 	u8         inner_smac_47_16[0x20];
6667 
6668 	u8         inner_smac_15_0[0x10];
6669 	u8         inner_dmac_15_0[0x10];
6670 };
6671 
6672 enum {
6673 	MLX5_IFC_DEFINER_FORMAT_ID_SELECT = 61,
6674 };
6675 
6676 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_UNUSED 0x0
6677 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_OUTER_ETH_PKT_LEN 0x48
6678 #define MLX5_IFC_DEFINER_DW_SELECTORS_NUM 9
6679 #define MLX5_IFC_DEFINER_BYTE_SELECTORS_NUM 8
6680 
6681 struct mlx5_ifc_match_definer_match_mask_bits {
6682 	u8         reserved_at_1c0[5][0x20];
6683 	u8         match_dw_8[0x20];
6684 	u8         match_dw_7[0x20];
6685 	u8         match_dw_6[0x20];
6686 	u8         match_dw_5[0x20];
6687 	u8         match_dw_4[0x20];
6688 	u8         match_dw_3[0x20];
6689 	u8         match_dw_2[0x20];
6690 	u8         match_dw_1[0x20];
6691 	u8         match_dw_0[0x20];
6692 
6693 	u8         match_byte_7[0x8];
6694 	u8         match_byte_6[0x8];
6695 	u8         match_byte_5[0x8];
6696 	u8         match_byte_4[0x8];
6697 
6698 	u8         match_byte_3[0x8];
6699 	u8         match_byte_2[0x8];
6700 	u8         match_byte_1[0x8];
6701 	u8         match_byte_0[0x8];
6702 };
6703 
6704 struct mlx5_ifc_match_definer_bits {
6705 	u8         modify_field_select[0x40];
6706 
6707 	u8         reserved_at_40[0x40];
6708 
6709 	u8         reserved_at_80[0x10];
6710 	u8         format_id[0x10];
6711 
6712 	u8         reserved_at_a0[0x60];
6713 
6714 	u8         format_select_dw3[0x8];
6715 	u8         format_select_dw2[0x8];
6716 	u8         format_select_dw1[0x8];
6717 	u8         format_select_dw0[0x8];
6718 
6719 	u8         format_select_dw7[0x8];
6720 	u8         format_select_dw6[0x8];
6721 	u8         format_select_dw5[0x8];
6722 	u8         format_select_dw4[0x8];
6723 
6724 	u8         reserved_at_100[0x18];
6725 	u8         format_select_dw8[0x8];
6726 
6727 	u8         reserved_at_120[0x20];
6728 
6729 	u8         format_select_byte3[0x8];
6730 	u8         format_select_byte2[0x8];
6731 	u8         format_select_byte1[0x8];
6732 	u8         format_select_byte0[0x8];
6733 
6734 	u8         format_select_byte7[0x8];
6735 	u8         format_select_byte6[0x8];
6736 	u8         format_select_byte5[0x8];
6737 	u8         format_select_byte4[0x8];
6738 
6739 	u8         reserved_at_180[0x40];
6740 
6741 	union {
6742 		struct {
6743 			u8         match_mask[16][0x20];
6744 		};
6745 		struct mlx5_ifc_match_definer_match_mask_bits match_mask_format;
6746 	};
6747 };
6748 
6749 struct mlx5_ifc_general_obj_create_param_bits {
6750 	u8         alias_object[0x1];
6751 	u8         reserved_at_1[0x2];
6752 	u8         log_obj_range[0x5];
6753 	u8         reserved_at_8[0x18];
6754 };
6755 
6756 struct mlx5_ifc_general_obj_query_param_bits {
6757 	u8         alias_object[0x1];
6758 	u8         obj_offset[0x1f];
6759 };
6760 
6761 struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
6762 	u8         opcode[0x10];
6763 	u8         uid[0x10];
6764 
6765 	u8         vhca_tunnel_id[0x10];
6766 	u8         obj_type[0x10];
6767 
6768 	u8         obj_id[0x20];
6769 
6770 	union {
6771 		struct mlx5_ifc_general_obj_create_param_bits create;
6772 		struct mlx5_ifc_general_obj_query_param_bits query;
6773 	} op_param;
6774 };
6775 
6776 struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
6777 	u8         status[0x8];
6778 	u8         reserved_at_8[0x18];
6779 
6780 	u8         syndrome[0x20];
6781 
6782 	u8         obj_id[0x20];
6783 
6784 	u8         reserved_at_60[0x20];
6785 };
6786 
6787 struct mlx5_ifc_allow_other_vhca_access_in_bits {
6788 	u8 opcode[0x10];
6789 	u8 uid[0x10];
6790 	u8 reserved_at_20[0x10];
6791 	u8 op_mod[0x10];
6792 	u8 reserved_at_40[0x50];
6793 	u8 object_type_to_be_accessed[0x10];
6794 	u8 object_id_to_be_accessed[0x20];
6795 	u8 reserved_at_c0[0x40];
6796 	union {
6797 		u8 access_key_raw[0x100];
6798 		u8 access_key[8][0x20];
6799 	};
6800 };
6801 
6802 struct mlx5_ifc_allow_other_vhca_access_out_bits {
6803 	u8 status[0x8];
6804 	u8 reserved_at_8[0x18];
6805 	u8 syndrome[0x20];
6806 	u8 reserved_at_40[0x40];
6807 };
6808 
6809 struct mlx5_ifc_modify_header_arg_bits {
6810 	u8         reserved_at_0[0x80];
6811 
6812 	u8         reserved_at_80[0x8];
6813 	u8         access_pd[0x18];
6814 };
6815 
6816 struct mlx5_ifc_create_modify_header_arg_in_bits {
6817 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
6818 	struct mlx5_ifc_modify_header_arg_bits arg;
6819 };
6820 
6821 struct mlx5_ifc_create_match_definer_in_bits {
6822 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
6823 
6824 	struct mlx5_ifc_match_definer_bits obj_context;
6825 };
6826 
6827 struct mlx5_ifc_create_match_definer_out_bits {
6828 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
6829 };
6830 
6831 struct mlx5_ifc_alias_context_bits {
6832 	u8 vhca_id_to_be_accessed[0x10];
6833 	u8 reserved_at_10[0xd];
6834 	u8 status[0x3];
6835 	u8 object_id_to_be_accessed[0x20];
6836 	u8 reserved_at_40[0x40];
6837 	union {
6838 		u8 access_key_raw[0x100];
6839 		u8 access_key[8][0x20];
6840 	};
6841 	u8 metadata[0x80];
6842 };
6843 
6844 struct mlx5_ifc_create_alias_obj_in_bits {
6845 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
6846 	struct mlx5_ifc_alias_context_bits alias_ctx;
6847 };
6848 
6849 enum {
6850 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
6851 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
6852 	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
6853 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
6854 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4,
6855 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_4 = 0x5,
6856 	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_5 = 0x6,
6857 };
6858 
6859 struct mlx5_ifc_query_flow_group_out_bits {
6860 	u8         status[0x8];
6861 	u8         reserved_at_8[0x18];
6862 
6863 	u8         syndrome[0x20];
6864 
6865 	u8         reserved_at_40[0xa0];
6866 
6867 	u8         start_flow_index[0x20];
6868 
6869 	u8         reserved_at_100[0x20];
6870 
6871 	u8         end_flow_index[0x20];
6872 
6873 	u8         reserved_at_140[0xa0];
6874 
6875 	u8         reserved_at_1e0[0x18];
6876 	u8         match_criteria_enable[0x8];
6877 
6878 	struct mlx5_ifc_fte_match_param_bits match_criteria;
6879 
6880 	u8         reserved_at_1200[0xe00];
6881 };
6882 
6883 struct mlx5_ifc_query_flow_group_in_bits {
6884 	u8         opcode[0x10];
6885 	u8         reserved_at_10[0x10];
6886 
6887 	u8         reserved_at_20[0x10];
6888 	u8         op_mod[0x10];
6889 
6890 	u8         reserved_at_40[0x40];
6891 
6892 	u8         table_type[0x8];
6893 	u8         reserved_at_88[0x18];
6894 
6895 	u8         reserved_at_a0[0x8];
6896 	u8         table_id[0x18];
6897 
6898 	u8         group_id[0x20];
6899 
6900 	u8         reserved_at_e0[0x120];
6901 };
6902 
6903 struct mlx5_ifc_query_flow_counter_out_bits {
6904 	u8         status[0x8];
6905 	u8         reserved_at_8[0x18];
6906 
6907 	u8         syndrome[0x20];
6908 
6909 	u8         reserved_at_40[0x40];
6910 
6911 	struct mlx5_ifc_traffic_counter_bits flow_statistics[];
6912 };
6913 
6914 struct mlx5_ifc_query_flow_counter_in_bits {
6915 	u8         opcode[0x10];
6916 	u8         reserved_at_10[0x10];
6917 
6918 	u8         reserved_at_20[0x10];
6919 	u8         op_mod[0x10];
6920 
6921 	u8         reserved_at_40[0x80];
6922 
6923 	u8         clear[0x1];
6924 	u8         reserved_at_c1[0xf];
6925 	u8         num_of_counters[0x10];
6926 
6927 	u8         flow_counter_id[0x20];
6928 };
6929 
6930 struct mlx5_ifc_query_esw_vport_context_out_bits {
6931 	u8         status[0x8];
6932 	u8         reserved_at_8[0x18];
6933 
6934 	u8         syndrome[0x20];
6935 
6936 	u8         reserved_at_40[0x40];
6937 
6938 	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
6939 };
6940 
6941 struct mlx5_ifc_query_esw_vport_context_in_bits {
6942 	u8         opcode[0x10];
6943 	u8         reserved_at_10[0x10];
6944 
6945 	u8         reserved_at_20[0x10];
6946 	u8         op_mod[0x10];
6947 
6948 	u8         other_vport[0x1];
6949 	u8         reserved_at_41[0xf];
6950 	u8         vport_number[0x10];
6951 
6952 	u8         reserved_at_60[0x20];
6953 };
6954 
6955 struct mlx5_ifc_modify_esw_vport_context_out_bits {
6956 	u8         status[0x8];
6957 	u8         reserved_at_8[0x18];
6958 
6959 	u8         syndrome[0x20];
6960 
6961 	u8         reserved_at_40[0x40];
6962 };
6963 
6964 struct mlx5_ifc_esw_vport_context_fields_select_bits {
6965 	u8         reserved_at_0[0x1b];
6966 	u8         fdb_to_vport_reg_c_id[0x1];
6967 	u8         vport_cvlan_insert[0x1];
6968 	u8         vport_svlan_insert[0x1];
6969 	u8         vport_cvlan_strip[0x1];
6970 	u8         vport_svlan_strip[0x1];
6971 };
6972 
6973 struct mlx5_ifc_modify_esw_vport_context_in_bits {
6974 	u8         opcode[0x10];
6975 	u8         reserved_at_10[0x10];
6976 
6977 	u8         reserved_at_20[0x10];
6978 	u8         op_mod[0x10];
6979 
6980 	u8         other_vport[0x1];
6981 	u8         reserved_at_41[0xf];
6982 	u8         vport_number[0x10];
6983 
6984 	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
6985 
6986 	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
6987 };
6988 
6989 struct mlx5_ifc_query_eq_out_bits {
6990 	u8         status[0x8];
6991 	u8         reserved_at_8[0x18];
6992 
6993 	u8         syndrome[0x20];
6994 
6995 	u8         reserved_at_40[0x40];
6996 
6997 	struct mlx5_ifc_eqc_bits eq_context_entry;
6998 
6999 	u8         reserved_at_280[0x40];
7000 
7001 	u8         event_bitmask[0x40];
7002 
7003 	u8         reserved_at_300[0x580];
7004 
7005 	u8         pas[][0x40];
7006 };
7007 
7008 struct mlx5_ifc_query_eq_in_bits {
7009 	u8         opcode[0x10];
7010 	u8         reserved_at_10[0x10];
7011 
7012 	u8         reserved_at_20[0x10];
7013 	u8         op_mod[0x10];
7014 
7015 	u8         reserved_at_40[0x18];
7016 	u8         eq_number[0x8];
7017 
7018 	u8         reserved_at_60[0x20];
7019 };
7020 
7021 struct mlx5_ifc_packet_reformat_context_in_bits {
7022 	u8         reformat_type[0x8];
7023 	u8         reserved_at_8[0x4];
7024 	u8         reformat_param_0[0x4];
7025 	u8         reserved_at_10[0x6];
7026 	u8         reformat_data_size[0xa];
7027 
7028 	u8         reformat_param_1[0x8];
7029 	u8         reserved_at_28[0x8];
7030 	u8         reformat_data[2][0x8];
7031 
7032 	u8         more_reformat_data[][0x8];
7033 };
7034 
7035 struct mlx5_ifc_query_packet_reformat_context_out_bits {
7036 	u8         status[0x8];
7037 	u8         reserved_at_8[0x18];
7038 
7039 	u8         syndrome[0x20];
7040 
7041 	u8         reserved_at_40[0xa0];
7042 
7043 	struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[];
7044 };
7045 
7046 struct mlx5_ifc_query_packet_reformat_context_in_bits {
7047 	u8         opcode[0x10];
7048 	u8         reserved_at_10[0x10];
7049 
7050 	u8         reserved_at_20[0x10];
7051 	u8         op_mod[0x10];
7052 
7053 	u8         packet_reformat_id[0x20];
7054 
7055 	u8         reserved_at_60[0xa0];
7056 };
7057 
7058 struct mlx5_ifc_alloc_packet_reformat_context_out_bits {
7059 	u8         status[0x8];
7060 	u8         reserved_at_8[0x18];
7061 
7062 	u8         syndrome[0x20];
7063 
7064 	u8         packet_reformat_id[0x20];
7065 
7066 	u8         reserved_at_60[0x20];
7067 };
7068 
7069 enum {
7070 	MLX5_REFORMAT_CONTEXT_ANCHOR_MAC_START = 0x1,
7071 	MLX5_REFORMAT_CONTEXT_ANCHOR_VLAN_START = 0x2,
7072 	MLX5_REFORMAT_CONTEXT_ANCHOR_IP_START = 0x7,
7073 	MLX5_REFORMAT_CONTEXT_ANCHOR_TCP_UDP_START = 0x9,
7074 };
7075 
7076 enum mlx5_reformat_ctx_type {
7077 	MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0,
7078 	MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1,
7079 	MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2,
7080 	MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3,
7081 	MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4,
7082 	MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV4 = 0x5,
7083 	MLX5_REFORMAT_TYPE_L2_TO_L3_ESP_TUNNEL = 0x6,
7084 	MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV4 = 0x7,
7085 	MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT = 0x8,
7086 	MLX5_REFORMAT_TYPE_L3_ESP_TUNNEL_TO_L2 = 0x9,
7087 	MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT_OVER_UDP = 0xa,
7088 	MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV6 = 0xb,
7089 	MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV6 = 0xc,
7090 	MLX5_REFORMAT_TYPE_INSERT_HDR = 0xf,
7091 	MLX5_REFORMAT_TYPE_REMOVE_HDR = 0x10,
7092 	MLX5_REFORMAT_TYPE_ADD_MACSEC = 0x11,
7093 	MLX5_REFORMAT_TYPE_DEL_MACSEC = 0x12,
7094 };
7095 
7096 struct mlx5_ifc_alloc_packet_reformat_context_in_bits {
7097 	u8         opcode[0x10];
7098 	u8         reserved_at_10[0x10];
7099 
7100 	u8         reserved_at_20[0x10];
7101 	u8         op_mod[0x10];
7102 
7103 	u8         reserved_at_40[0xa0];
7104 
7105 	struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context;
7106 };
7107 
7108 struct mlx5_ifc_dealloc_packet_reformat_context_out_bits {
7109 	u8         status[0x8];
7110 	u8         reserved_at_8[0x18];
7111 
7112 	u8         syndrome[0x20];
7113 
7114 	u8         reserved_at_40[0x40];
7115 };
7116 
7117 struct mlx5_ifc_dealloc_packet_reformat_context_in_bits {
7118 	u8         opcode[0x10];
7119 	u8         reserved_at_10[0x10];
7120 
7121 	u8         reserved_20[0x10];
7122 	u8         op_mod[0x10];
7123 
7124 	u8         packet_reformat_id[0x20];
7125 
7126 	u8         reserved_60[0x20];
7127 };
7128 
7129 struct mlx5_ifc_set_action_in_bits {
7130 	u8         action_type[0x4];
7131 	u8         field[0xc];
7132 	u8         reserved_at_10[0x3];
7133 	u8         offset[0x5];
7134 	u8         reserved_at_18[0x3];
7135 	u8         length[0x5];
7136 
7137 	u8         data[0x20];
7138 };
7139 
7140 struct mlx5_ifc_add_action_in_bits {
7141 	u8         action_type[0x4];
7142 	u8         field[0xc];
7143 	u8         reserved_at_10[0x10];
7144 
7145 	u8         data[0x20];
7146 };
7147 
7148 struct mlx5_ifc_copy_action_in_bits {
7149 	u8         action_type[0x4];
7150 	u8         src_field[0xc];
7151 	u8         reserved_at_10[0x3];
7152 	u8         src_offset[0x5];
7153 	u8         reserved_at_18[0x3];
7154 	u8         length[0x5];
7155 
7156 	u8         reserved_at_20[0x4];
7157 	u8         dst_field[0xc];
7158 	u8         reserved_at_30[0x3];
7159 	u8         dst_offset[0x5];
7160 	u8         reserved_at_38[0x8];
7161 };
7162 
7163 union mlx5_ifc_set_add_copy_action_in_auto_bits {
7164 	struct mlx5_ifc_set_action_in_bits  set_action_in;
7165 	struct mlx5_ifc_add_action_in_bits  add_action_in;
7166 	struct mlx5_ifc_copy_action_in_bits copy_action_in;
7167 	u8         reserved_at_0[0x40];
7168 };
7169 
7170 enum {
7171 	MLX5_ACTION_TYPE_SET   = 0x1,
7172 	MLX5_ACTION_TYPE_ADD   = 0x2,
7173 	MLX5_ACTION_TYPE_COPY  = 0x3,
7174 };
7175 
7176 enum {
7177 	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
7178 	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
7179 	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
7180 	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
7181 	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
7182 	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
7183 	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
7184 	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
7185 	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
7186 	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
7187 	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
7188 	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
7189 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
7190 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
7191 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
7192 	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
7193 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
7194 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
7195 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
7196 	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
7197 	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
7198 	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
7199 	MLX5_ACTION_IN_FIELD_OUT_FIRST_VID     = 0x17,
7200 	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
7201 	MLX5_ACTION_IN_FIELD_METADATA_REG_A    = 0x49,
7202 	MLX5_ACTION_IN_FIELD_METADATA_REG_B    = 0x50,
7203 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_0  = 0x51,
7204 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_1  = 0x52,
7205 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_2  = 0x53,
7206 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_3  = 0x54,
7207 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_4  = 0x55,
7208 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_5  = 0x56,
7209 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_6  = 0x57,
7210 	MLX5_ACTION_IN_FIELD_METADATA_REG_C_7  = 0x58,
7211 	MLX5_ACTION_IN_FIELD_OUT_TCP_SEQ_NUM   = 0x59,
7212 	MLX5_ACTION_IN_FIELD_OUT_TCP_ACK_NUM   = 0x5B,
7213 	MLX5_ACTION_IN_FIELD_IPSEC_SYNDROME    = 0x5D,
7214 	MLX5_ACTION_IN_FIELD_OUT_EMD_47_32     = 0x6F,
7215 	MLX5_ACTION_IN_FIELD_OUT_EMD_31_0      = 0x70,
7216 };
7217 
7218 struct mlx5_ifc_alloc_modify_header_context_out_bits {
7219 	u8         status[0x8];
7220 	u8         reserved_at_8[0x18];
7221 
7222 	u8         syndrome[0x20];
7223 
7224 	u8         modify_header_id[0x20];
7225 
7226 	u8         reserved_at_60[0x20];
7227 };
7228 
7229 struct mlx5_ifc_alloc_modify_header_context_in_bits {
7230 	u8         opcode[0x10];
7231 	u8         reserved_at_10[0x10];
7232 
7233 	u8         reserved_at_20[0x10];
7234 	u8         op_mod[0x10];
7235 
7236 	u8         reserved_at_40[0x20];
7237 
7238 	u8         table_type[0x8];
7239 	u8         reserved_at_68[0x10];
7240 	u8         num_of_actions[0x8];
7241 
7242 	union mlx5_ifc_set_add_copy_action_in_auto_bits actions[];
7243 };
7244 
7245 struct mlx5_ifc_dealloc_modify_header_context_out_bits {
7246 	u8         status[0x8];
7247 	u8         reserved_at_8[0x18];
7248 
7249 	u8         syndrome[0x20];
7250 
7251 	u8         reserved_at_40[0x40];
7252 };
7253 
7254 struct mlx5_ifc_dealloc_modify_header_context_in_bits {
7255 	u8         opcode[0x10];
7256 	u8         reserved_at_10[0x10];
7257 
7258 	u8         reserved_at_20[0x10];
7259 	u8         op_mod[0x10];
7260 
7261 	u8         modify_header_id[0x20];
7262 
7263 	u8         reserved_at_60[0x20];
7264 };
7265 
7266 struct mlx5_ifc_query_modify_header_context_in_bits {
7267 	u8         opcode[0x10];
7268 	u8         uid[0x10];
7269 
7270 	u8         reserved_at_20[0x10];
7271 	u8         op_mod[0x10];
7272 
7273 	u8         modify_header_id[0x20];
7274 
7275 	u8         reserved_at_60[0xa0];
7276 };
7277 
7278 struct mlx5_ifc_query_dct_out_bits {
7279 	u8         status[0x8];
7280 	u8         reserved_at_8[0x18];
7281 
7282 	u8         syndrome[0x20];
7283 
7284 	u8         reserved_at_40[0x40];
7285 
7286 	struct mlx5_ifc_dctc_bits dct_context_entry;
7287 
7288 	u8         reserved_at_280[0x180];
7289 };
7290 
7291 struct mlx5_ifc_query_dct_in_bits {
7292 	u8         opcode[0x10];
7293 	u8         reserved_at_10[0x10];
7294 
7295 	u8         reserved_at_20[0x10];
7296 	u8         op_mod[0x10];
7297 
7298 	u8         reserved_at_40[0x8];
7299 	u8         dctn[0x18];
7300 
7301 	u8         reserved_at_60[0x20];
7302 };
7303 
7304 struct mlx5_ifc_query_cq_out_bits {
7305 	u8         status[0x8];
7306 	u8         reserved_at_8[0x18];
7307 
7308 	u8         syndrome[0x20];
7309 
7310 	u8         reserved_at_40[0x40];
7311 
7312 	struct mlx5_ifc_cqc_bits cq_context;
7313 
7314 	u8         reserved_at_280[0x600];
7315 
7316 	u8         pas[][0x40];
7317 };
7318 
7319 struct mlx5_ifc_query_cq_in_bits {
7320 	u8         opcode[0x10];
7321 	u8         reserved_at_10[0x10];
7322 
7323 	u8         reserved_at_20[0x10];
7324 	u8         op_mod[0x10];
7325 
7326 	u8         reserved_at_40[0x8];
7327 	u8         cqn[0x18];
7328 
7329 	u8         reserved_at_60[0x20];
7330 };
7331 
7332 struct mlx5_ifc_query_cong_status_out_bits {
7333 	u8         status[0x8];
7334 	u8         reserved_at_8[0x18];
7335 
7336 	u8         syndrome[0x20];
7337 
7338 	u8         reserved_at_40[0x20];
7339 
7340 	u8         enable[0x1];
7341 	u8         tag_enable[0x1];
7342 	u8         reserved_at_62[0x1e];
7343 };
7344 
7345 struct mlx5_ifc_query_cong_status_in_bits {
7346 	u8         opcode[0x10];
7347 	u8         reserved_at_10[0x10];
7348 
7349 	u8         reserved_at_20[0x10];
7350 	u8         op_mod[0x10];
7351 
7352 	u8         reserved_at_40[0x18];
7353 	u8         priority[0x4];
7354 	u8         cong_protocol[0x4];
7355 
7356 	u8         reserved_at_60[0x20];
7357 };
7358 
7359 struct mlx5_ifc_query_cong_statistics_out_bits {
7360 	u8         status[0x8];
7361 	u8         reserved_at_8[0x18];
7362 
7363 	u8         syndrome[0x20];
7364 
7365 	u8         reserved_at_40[0x40];
7366 
7367 	u8         rp_cur_flows[0x20];
7368 
7369 	u8         sum_flows[0x20];
7370 
7371 	u8         rp_cnp_ignored_high[0x20];
7372 
7373 	u8         rp_cnp_ignored_low[0x20];
7374 
7375 	u8         rp_cnp_handled_high[0x20];
7376 
7377 	u8         rp_cnp_handled_low[0x20];
7378 
7379 	u8         reserved_at_140[0x100];
7380 
7381 	u8         time_stamp_high[0x20];
7382 
7383 	u8         time_stamp_low[0x20];
7384 
7385 	u8         accumulators_period[0x20];
7386 
7387 	u8         np_ecn_marked_roce_packets_high[0x20];
7388 
7389 	u8         np_ecn_marked_roce_packets_low[0x20];
7390 
7391 	u8         np_cnp_sent_high[0x20];
7392 
7393 	u8         np_cnp_sent_low[0x20];
7394 
7395 	u8         reserved_at_320[0x560];
7396 };
7397 
7398 struct mlx5_ifc_query_cong_statistics_in_bits {
7399 	u8         opcode[0x10];
7400 	u8         reserved_at_10[0x10];
7401 
7402 	u8         reserved_at_20[0x10];
7403 	u8         op_mod[0x10];
7404 
7405 	u8         clear[0x1];
7406 	u8         reserved_at_41[0x1f];
7407 
7408 	u8         reserved_at_60[0x20];
7409 };
7410 
7411 struct mlx5_ifc_query_cong_params_out_bits {
7412 	u8         status[0x8];
7413 	u8         reserved_at_8[0x18];
7414 
7415 	u8         syndrome[0x20];
7416 
7417 	u8         reserved_at_40[0x40];
7418 
7419 	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
7420 };
7421 
7422 struct mlx5_ifc_query_cong_params_in_bits {
7423 	u8         opcode[0x10];
7424 	u8         reserved_at_10[0x10];
7425 
7426 	u8         reserved_at_20[0x10];
7427 	u8         op_mod[0x10];
7428 
7429 	u8         reserved_at_40[0x1c];
7430 	u8         cong_protocol[0x4];
7431 
7432 	u8         reserved_at_60[0x20];
7433 };
7434 
7435 struct mlx5_ifc_query_adapter_out_bits {
7436 	u8         status[0x8];
7437 	u8         reserved_at_8[0x18];
7438 
7439 	u8         syndrome[0x20];
7440 
7441 	u8         reserved_at_40[0x40];
7442 
7443 	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
7444 };
7445 
7446 struct mlx5_ifc_query_adapter_in_bits {
7447 	u8         opcode[0x10];
7448 	u8         reserved_at_10[0x10];
7449 
7450 	u8         reserved_at_20[0x10];
7451 	u8         op_mod[0x10];
7452 
7453 	u8         reserved_at_40[0x40];
7454 };
7455 
7456 struct mlx5_ifc_qp_2rst_out_bits {
7457 	u8         status[0x8];
7458 	u8         reserved_at_8[0x18];
7459 
7460 	u8         syndrome[0x20];
7461 
7462 	u8         reserved_at_40[0x40];
7463 };
7464 
7465 struct mlx5_ifc_qp_2rst_in_bits {
7466 	u8         opcode[0x10];
7467 	u8         uid[0x10];
7468 
7469 	u8         reserved_at_20[0x10];
7470 	u8         op_mod[0x10];
7471 
7472 	u8         reserved_at_40[0x8];
7473 	u8         qpn[0x18];
7474 
7475 	u8         reserved_at_60[0x20];
7476 };
7477 
7478 struct mlx5_ifc_qp_2err_out_bits {
7479 	u8         status[0x8];
7480 	u8         reserved_at_8[0x18];
7481 
7482 	u8         syndrome[0x20];
7483 
7484 	u8         reserved_at_40[0x40];
7485 };
7486 
7487 struct mlx5_ifc_qp_2err_in_bits {
7488 	u8         opcode[0x10];
7489 	u8         uid[0x10];
7490 
7491 	u8         reserved_at_20[0x10];
7492 	u8         op_mod[0x10];
7493 
7494 	u8         reserved_at_40[0x8];
7495 	u8         qpn[0x18];
7496 
7497 	u8         reserved_at_60[0x20];
7498 };
7499 
7500 struct mlx5_ifc_trans_page_fault_info_bits {
7501 	u8         error[0x1];
7502 	u8         reserved_at_1[0x4];
7503 	u8         page_fault_type[0x3];
7504 	u8         wq_number[0x18];
7505 
7506 	u8         reserved_at_20[0x8];
7507 	u8         fault_token[0x18];
7508 };
7509 
7510 struct mlx5_ifc_mem_page_fault_info_bits {
7511 	u8          error[0x1];
7512 	u8          reserved_at_1[0xf];
7513 	u8          fault_token_47_32[0x10];
7514 
7515 	u8          fault_token_31_0[0x20];
7516 };
7517 
7518 union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits {
7519 	struct mlx5_ifc_trans_page_fault_info_bits trans_page_fault_info;
7520 	struct mlx5_ifc_mem_page_fault_info_bits mem_page_fault_info;
7521 	u8          reserved_at_0[0x40];
7522 };
7523 
7524 struct mlx5_ifc_page_fault_resume_out_bits {
7525 	u8         status[0x8];
7526 	u8         reserved_at_8[0x18];
7527 
7528 	u8         syndrome[0x20];
7529 
7530 	u8         reserved_at_40[0x40];
7531 };
7532 
7533 struct mlx5_ifc_page_fault_resume_in_bits {
7534 	u8         opcode[0x10];
7535 	u8         reserved_at_10[0x10];
7536 
7537 	u8         reserved_at_20[0x10];
7538 	u8         op_mod[0x10];
7539 
7540 	union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits
7541 		page_fault_info;
7542 };
7543 
7544 struct mlx5_ifc_nop_out_bits {
7545 	u8         status[0x8];
7546 	u8         reserved_at_8[0x18];
7547 
7548 	u8         syndrome[0x20];
7549 
7550 	u8         reserved_at_40[0x40];
7551 };
7552 
7553 struct mlx5_ifc_nop_in_bits {
7554 	u8         opcode[0x10];
7555 	u8         reserved_at_10[0x10];
7556 
7557 	u8         reserved_at_20[0x10];
7558 	u8         op_mod[0x10];
7559 
7560 	u8         reserved_at_40[0x40];
7561 };
7562 
7563 struct mlx5_ifc_modify_vport_state_out_bits {
7564 	u8         status[0x8];
7565 	u8         reserved_at_8[0x18];
7566 
7567 	u8         syndrome[0x20];
7568 
7569 	u8         reserved_at_40[0x40];
7570 };
7571 
7572 struct mlx5_ifc_modify_vport_state_in_bits {
7573 	u8         opcode[0x10];
7574 	u8         reserved_at_10[0x10];
7575 
7576 	u8         reserved_at_20[0x10];
7577 	u8         op_mod[0x10];
7578 
7579 	u8         other_vport[0x1];
7580 	u8         reserved_at_41[0xf];
7581 	u8         vport_number[0x10];
7582 
7583 	u8         reserved_at_60[0x18];
7584 	u8         admin_state[0x4];
7585 	u8         reserved_at_7c[0x4];
7586 };
7587 
7588 struct mlx5_ifc_modify_tis_out_bits {
7589 	u8         status[0x8];
7590 	u8         reserved_at_8[0x18];
7591 
7592 	u8         syndrome[0x20];
7593 
7594 	u8         reserved_at_40[0x40];
7595 };
7596 
7597 struct mlx5_ifc_modify_tis_bitmask_bits {
7598 	u8         reserved_at_0[0x20];
7599 
7600 	u8         reserved_at_20[0x1d];
7601 	u8         lag_tx_port_affinity[0x1];
7602 	u8         strict_lag_tx_port_affinity[0x1];
7603 	u8         prio[0x1];
7604 };
7605 
7606 struct mlx5_ifc_modify_tis_in_bits {
7607 	u8         opcode[0x10];
7608 	u8         uid[0x10];
7609 
7610 	u8         reserved_at_20[0x10];
7611 	u8         op_mod[0x10];
7612 
7613 	u8         reserved_at_40[0x8];
7614 	u8         tisn[0x18];
7615 
7616 	u8         reserved_at_60[0x20];
7617 
7618 	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
7619 
7620 	u8         reserved_at_c0[0x40];
7621 
7622 	struct mlx5_ifc_tisc_bits ctx;
7623 };
7624 
7625 struct mlx5_ifc_modify_tir_bitmask_bits {
7626 	u8	   reserved_at_0[0x20];
7627 
7628 	u8         reserved_at_20[0x1b];
7629 	u8         self_lb_en[0x1];
7630 	u8         reserved_at_3c[0x1];
7631 	u8         hash[0x1];
7632 	u8         reserved_at_3e[0x1];
7633 	u8         packet_merge[0x1];
7634 };
7635 
7636 struct mlx5_ifc_modify_tir_out_bits {
7637 	u8         status[0x8];
7638 	u8         reserved_at_8[0x18];
7639 
7640 	u8         syndrome[0x20];
7641 
7642 	u8         reserved_at_40[0x40];
7643 };
7644 
7645 struct mlx5_ifc_modify_tir_in_bits {
7646 	u8         opcode[0x10];
7647 	u8         uid[0x10];
7648 
7649 	u8         reserved_at_20[0x10];
7650 	u8         op_mod[0x10];
7651 
7652 	u8         reserved_at_40[0x8];
7653 	u8         tirn[0x18];
7654 
7655 	u8         reserved_at_60[0x20];
7656 
7657 	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
7658 
7659 	u8         reserved_at_c0[0x40];
7660 
7661 	struct mlx5_ifc_tirc_bits ctx;
7662 };
7663 
7664 struct mlx5_ifc_modify_sq_out_bits {
7665 	u8         status[0x8];
7666 	u8         reserved_at_8[0x18];
7667 
7668 	u8         syndrome[0x20];
7669 
7670 	u8         reserved_at_40[0x40];
7671 };
7672 
7673 struct mlx5_ifc_modify_sq_in_bits {
7674 	u8         opcode[0x10];
7675 	u8         uid[0x10];
7676 
7677 	u8         reserved_at_20[0x10];
7678 	u8         op_mod[0x10];
7679 
7680 	u8         sq_state[0x4];
7681 	u8         reserved_at_44[0x4];
7682 	u8         sqn[0x18];
7683 
7684 	u8         reserved_at_60[0x20];
7685 
7686 	u8         modify_bitmask[0x40];
7687 
7688 	u8         reserved_at_c0[0x40];
7689 
7690 	struct mlx5_ifc_sqc_bits ctx;
7691 };
7692 
7693 struct mlx5_ifc_modify_scheduling_element_out_bits {
7694 	u8         status[0x8];
7695 	u8         reserved_at_8[0x18];
7696 
7697 	u8         syndrome[0x20];
7698 
7699 	u8         reserved_at_40[0x1c0];
7700 };
7701 
7702 enum {
7703 	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
7704 	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
7705 };
7706 
7707 struct mlx5_ifc_modify_scheduling_element_in_bits {
7708 	u8         opcode[0x10];
7709 	u8         reserved_at_10[0x10];
7710 
7711 	u8         reserved_at_20[0x10];
7712 	u8         op_mod[0x10];
7713 
7714 	u8         scheduling_hierarchy[0x8];
7715 	u8         reserved_at_48[0x18];
7716 
7717 	u8         scheduling_element_id[0x20];
7718 
7719 	u8         reserved_at_80[0x20];
7720 
7721 	u8         modify_bitmask[0x20];
7722 
7723 	u8         reserved_at_c0[0x40];
7724 
7725 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
7726 
7727 	u8         reserved_at_300[0x100];
7728 };
7729 
7730 struct mlx5_ifc_modify_rqt_out_bits {
7731 	u8         status[0x8];
7732 	u8         reserved_at_8[0x18];
7733 
7734 	u8         syndrome[0x20];
7735 
7736 	u8         reserved_at_40[0x40];
7737 };
7738 
7739 struct mlx5_ifc_rqt_bitmask_bits {
7740 	u8	   reserved_at_0[0x20];
7741 
7742 	u8         reserved_at_20[0x1f];
7743 	u8         rqn_list[0x1];
7744 };
7745 
7746 struct mlx5_ifc_modify_rqt_in_bits {
7747 	u8         opcode[0x10];
7748 	u8         uid[0x10];
7749 
7750 	u8         reserved_at_20[0x10];
7751 	u8         op_mod[0x10];
7752 
7753 	u8         reserved_at_40[0x8];
7754 	u8         rqtn[0x18];
7755 
7756 	u8         reserved_at_60[0x20];
7757 
7758 	struct mlx5_ifc_rqt_bitmask_bits bitmask;
7759 
7760 	u8         reserved_at_c0[0x40];
7761 
7762 	struct mlx5_ifc_rqtc_bits ctx;
7763 };
7764 
7765 struct mlx5_ifc_modify_rq_out_bits {
7766 	u8         status[0x8];
7767 	u8         reserved_at_8[0x18];
7768 
7769 	u8         syndrome[0x20];
7770 
7771 	u8         reserved_at_40[0x40];
7772 };
7773 
7774 enum {
7775 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
7776 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
7777 	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
7778 };
7779 
7780 struct mlx5_ifc_modify_rq_in_bits {
7781 	u8         opcode[0x10];
7782 	u8         uid[0x10];
7783 
7784 	u8         reserved_at_20[0x10];
7785 	u8         op_mod[0x10];
7786 
7787 	u8         rq_state[0x4];
7788 	u8         reserved_at_44[0x4];
7789 	u8         rqn[0x18];
7790 
7791 	u8         reserved_at_60[0x20];
7792 
7793 	u8         modify_bitmask[0x40];
7794 
7795 	u8         reserved_at_c0[0x40];
7796 
7797 	struct mlx5_ifc_rqc_bits ctx;
7798 };
7799 
7800 struct mlx5_ifc_modify_rmp_out_bits {
7801 	u8         status[0x8];
7802 	u8         reserved_at_8[0x18];
7803 
7804 	u8         syndrome[0x20];
7805 
7806 	u8         reserved_at_40[0x40];
7807 };
7808 
7809 struct mlx5_ifc_rmp_bitmask_bits {
7810 	u8	   reserved_at_0[0x20];
7811 
7812 	u8         reserved_at_20[0x1f];
7813 	u8         lwm[0x1];
7814 };
7815 
7816 struct mlx5_ifc_modify_rmp_in_bits {
7817 	u8         opcode[0x10];
7818 	u8         uid[0x10];
7819 
7820 	u8         reserved_at_20[0x10];
7821 	u8         op_mod[0x10];
7822 
7823 	u8         rmp_state[0x4];
7824 	u8         reserved_at_44[0x4];
7825 	u8         rmpn[0x18];
7826 
7827 	u8         reserved_at_60[0x20];
7828 
7829 	struct mlx5_ifc_rmp_bitmask_bits bitmask;
7830 
7831 	u8         reserved_at_c0[0x40];
7832 
7833 	struct mlx5_ifc_rmpc_bits ctx;
7834 };
7835 
7836 struct mlx5_ifc_modify_nic_vport_context_out_bits {
7837 	u8         status[0x8];
7838 	u8         reserved_at_8[0x18];
7839 
7840 	u8         syndrome[0x20];
7841 
7842 	u8         reserved_at_40[0x40];
7843 };
7844 
7845 struct mlx5_ifc_modify_nic_vport_field_select_bits {
7846 	u8         reserved_at_0[0x12];
7847 	u8	   affiliation[0x1];
7848 	u8	   reserved_at_13[0x1];
7849 	u8         disable_uc_local_lb[0x1];
7850 	u8         disable_mc_local_lb[0x1];
7851 	u8         node_guid[0x1];
7852 	u8         port_guid[0x1];
7853 	u8         min_inline[0x1];
7854 	u8         mtu[0x1];
7855 	u8         change_event[0x1];
7856 	u8         promisc[0x1];
7857 	u8         permanent_address[0x1];
7858 	u8         addresses_list[0x1];
7859 	u8         roce_en[0x1];
7860 	u8         reserved_at_1f[0x1];
7861 };
7862 
7863 struct mlx5_ifc_modify_nic_vport_context_in_bits {
7864 	u8         opcode[0x10];
7865 	u8         reserved_at_10[0x10];
7866 
7867 	u8         reserved_at_20[0x10];
7868 	u8         op_mod[0x10];
7869 
7870 	u8         other_vport[0x1];
7871 	u8         reserved_at_41[0xf];
7872 	u8         vport_number[0x10];
7873 
7874 	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
7875 
7876 	u8         reserved_at_80[0x780];
7877 
7878 	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
7879 };
7880 
7881 struct mlx5_ifc_modify_hca_vport_context_out_bits {
7882 	u8         status[0x8];
7883 	u8         reserved_at_8[0x18];
7884 
7885 	u8         syndrome[0x20];
7886 
7887 	u8         reserved_at_40[0x40];
7888 };
7889 
7890 struct mlx5_ifc_modify_hca_vport_context_in_bits {
7891 	u8         opcode[0x10];
7892 	u8         reserved_at_10[0x10];
7893 
7894 	u8         reserved_at_20[0x10];
7895 	u8         op_mod[0x10];
7896 
7897 	u8         other_vport[0x1];
7898 	u8         reserved_at_41[0xb];
7899 	u8         port_num[0x4];
7900 	u8         vport_number[0x10];
7901 
7902 	u8         reserved_at_60[0x20];
7903 
7904 	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
7905 };
7906 
7907 struct mlx5_ifc_modify_cq_out_bits {
7908 	u8         status[0x8];
7909 	u8         reserved_at_8[0x18];
7910 
7911 	u8         syndrome[0x20];
7912 
7913 	u8         reserved_at_40[0x40];
7914 };
7915 
7916 enum {
7917 	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
7918 	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
7919 };
7920 
7921 struct mlx5_ifc_modify_cq_in_bits {
7922 	u8         opcode[0x10];
7923 	u8         uid[0x10];
7924 
7925 	u8         reserved_at_20[0x10];
7926 	u8         op_mod[0x10];
7927 
7928 	u8         reserved_at_40[0x8];
7929 	u8         cqn[0x18];
7930 
7931 	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
7932 
7933 	struct mlx5_ifc_cqc_bits cq_context;
7934 
7935 	u8         reserved_at_280[0x60];
7936 
7937 	u8         cq_umem_valid[0x1];
7938 	u8         reserved_at_2e1[0x1f];
7939 
7940 	u8         reserved_at_300[0x580];
7941 
7942 	u8         pas[][0x40];
7943 };
7944 
7945 struct mlx5_ifc_modify_cong_status_out_bits {
7946 	u8         status[0x8];
7947 	u8         reserved_at_8[0x18];
7948 
7949 	u8         syndrome[0x20];
7950 
7951 	u8         reserved_at_40[0x40];
7952 };
7953 
7954 struct mlx5_ifc_modify_cong_status_in_bits {
7955 	u8         opcode[0x10];
7956 	u8         reserved_at_10[0x10];
7957 
7958 	u8         reserved_at_20[0x10];
7959 	u8         op_mod[0x10];
7960 
7961 	u8         reserved_at_40[0x18];
7962 	u8         priority[0x4];
7963 	u8         cong_protocol[0x4];
7964 
7965 	u8         enable[0x1];
7966 	u8         tag_enable[0x1];
7967 	u8         reserved_at_62[0x1e];
7968 };
7969 
7970 struct mlx5_ifc_modify_cong_params_out_bits {
7971 	u8         status[0x8];
7972 	u8         reserved_at_8[0x18];
7973 
7974 	u8         syndrome[0x20];
7975 
7976 	u8         reserved_at_40[0x40];
7977 };
7978 
7979 struct mlx5_ifc_modify_cong_params_in_bits {
7980 	u8         opcode[0x10];
7981 	u8         reserved_at_10[0x10];
7982 
7983 	u8         reserved_at_20[0x10];
7984 	u8         op_mod[0x10];
7985 
7986 	u8         reserved_at_40[0x1c];
7987 	u8         cong_protocol[0x4];
7988 
7989 	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
7990 
7991 	u8         reserved_at_80[0x80];
7992 
7993 	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
7994 };
7995 
7996 struct mlx5_ifc_manage_pages_out_bits {
7997 	u8         status[0x8];
7998 	u8         reserved_at_8[0x18];
7999 
8000 	u8         syndrome[0x20];
8001 
8002 	u8         output_num_entries[0x20];
8003 
8004 	u8         reserved_at_60[0x20];
8005 
8006 	u8         pas[][0x40];
8007 };
8008 
8009 enum {
8010 	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
8011 	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
8012 	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
8013 };
8014 
8015 struct mlx5_ifc_manage_pages_in_bits {
8016 	u8         opcode[0x10];
8017 	u8         reserved_at_10[0x10];
8018 
8019 	u8         reserved_at_20[0x10];
8020 	u8         op_mod[0x10];
8021 
8022 	u8         embedded_cpu_function[0x1];
8023 	u8         reserved_at_41[0xf];
8024 	u8         function_id[0x10];
8025 
8026 	u8         input_num_entries[0x20];
8027 
8028 	u8         pas[][0x40];
8029 };
8030 
8031 struct mlx5_ifc_mad_ifc_out_bits {
8032 	u8         status[0x8];
8033 	u8         reserved_at_8[0x18];
8034 
8035 	u8         syndrome[0x20];
8036 
8037 	u8         reserved_at_40[0x40];
8038 
8039 	u8         response_mad_packet[256][0x8];
8040 };
8041 
8042 struct mlx5_ifc_mad_ifc_in_bits {
8043 	u8         opcode[0x10];
8044 	u8         reserved_at_10[0x10];
8045 
8046 	u8         reserved_at_20[0x10];
8047 	u8         op_mod[0x10];
8048 
8049 	u8         remote_lid[0x10];
8050 	u8         plane_index[0x8];
8051 	u8         port[0x8];
8052 
8053 	u8         reserved_at_60[0x20];
8054 
8055 	u8         mad[256][0x8];
8056 };
8057 
8058 struct mlx5_ifc_init_hca_out_bits {
8059 	u8         status[0x8];
8060 	u8         reserved_at_8[0x18];
8061 
8062 	u8         syndrome[0x20];
8063 
8064 	u8         reserved_at_40[0x40];
8065 };
8066 
8067 struct mlx5_ifc_init_hca_in_bits {
8068 	u8         opcode[0x10];
8069 	u8         reserved_at_10[0x10];
8070 
8071 	u8         reserved_at_20[0x10];
8072 	u8         op_mod[0x10];
8073 
8074 	u8         reserved_at_40[0x20];
8075 
8076 	u8         reserved_at_60[0x2];
8077 	u8         sw_vhca_id[0xe];
8078 	u8         reserved_at_70[0x10];
8079 
8080 	u8	   sw_owner_id[4][0x20];
8081 };
8082 
8083 struct mlx5_ifc_init2rtr_qp_out_bits {
8084 	u8         status[0x8];
8085 	u8         reserved_at_8[0x18];
8086 
8087 	u8         syndrome[0x20];
8088 
8089 	u8         reserved_at_40[0x20];
8090 	u8         ece[0x20];
8091 };
8092 
8093 struct mlx5_ifc_init2rtr_qp_in_bits {
8094 	u8         opcode[0x10];
8095 	u8         uid[0x10];
8096 
8097 	u8         reserved_at_20[0x10];
8098 	u8         op_mod[0x10];
8099 
8100 	u8         reserved_at_40[0x8];
8101 	u8         qpn[0x18];
8102 
8103 	u8         reserved_at_60[0x20];
8104 
8105 	u8         opt_param_mask[0x20];
8106 
8107 	u8         ece[0x20];
8108 
8109 	struct mlx5_ifc_qpc_bits qpc;
8110 
8111 	u8         reserved_at_800[0x80];
8112 };
8113 
8114 struct mlx5_ifc_init2init_qp_out_bits {
8115 	u8         status[0x8];
8116 	u8         reserved_at_8[0x18];
8117 
8118 	u8         syndrome[0x20];
8119 
8120 	u8         reserved_at_40[0x20];
8121 	u8         ece[0x20];
8122 };
8123 
8124 struct mlx5_ifc_init2init_qp_in_bits {
8125 	u8         opcode[0x10];
8126 	u8         uid[0x10];
8127 
8128 	u8         reserved_at_20[0x10];
8129 	u8         op_mod[0x10];
8130 
8131 	u8         reserved_at_40[0x8];
8132 	u8         qpn[0x18];
8133 
8134 	u8         reserved_at_60[0x20];
8135 
8136 	u8         opt_param_mask[0x20];
8137 
8138 	u8         ece[0x20];
8139 
8140 	struct mlx5_ifc_qpc_bits qpc;
8141 
8142 	u8         reserved_at_800[0x80];
8143 };
8144 
8145 struct mlx5_ifc_get_dropped_packet_log_out_bits {
8146 	u8         status[0x8];
8147 	u8         reserved_at_8[0x18];
8148 
8149 	u8         syndrome[0x20];
8150 
8151 	u8         reserved_at_40[0x40];
8152 
8153 	u8         packet_headers_log[128][0x8];
8154 
8155 	u8         packet_syndrome[64][0x8];
8156 };
8157 
8158 struct mlx5_ifc_get_dropped_packet_log_in_bits {
8159 	u8         opcode[0x10];
8160 	u8         reserved_at_10[0x10];
8161 
8162 	u8         reserved_at_20[0x10];
8163 	u8         op_mod[0x10];
8164 
8165 	u8         reserved_at_40[0x40];
8166 };
8167 
8168 struct mlx5_ifc_gen_eqe_in_bits {
8169 	u8         opcode[0x10];
8170 	u8         reserved_at_10[0x10];
8171 
8172 	u8         reserved_at_20[0x10];
8173 	u8         op_mod[0x10];
8174 
8175 	u8         reserved_at_40[0x18];
8176 	u8         eq_number[0x8];
8177 
8178 	u8         reserved_at_60[0x20];
8179 
8180 	u8         eqe[64][0x8];
8181 };
8182 
8183 struct mlx5_ifc_gen_eq_out_bits {
8184 	u8         status[0x8];
8185 	u8         reserved_at_8[0x18];
8186 
8187 	u8         syndrome[0x20];
8188 
8189 	u8         reserved_at_40[0x40];
8190 };
8191 
8192 struct mlx5_ifc_enable_hca_out_bits {
8193 	u8         status[0x8];
8194 	u8         reserved_at_8[0x18];
8195 
8196 	u8         syndrome[0x20];
8197 
8198 	u8         reserved_at_40[0x20];
8199 };
8200 
8201 struct mlx5_ifc_enable_hca_in_bits {
8202 	u8         opcode[0x10];
8203 	u8         reserved_at_10[0x10];
8204 
8205 	u8         reserved_at_20[0x10];
8206 	u8         op_mod[0x10];
8207 
8208 	u8         embedded_cpu_function[0x1];
8209 	u8         reserved_at_41[0xf];
8210 	u8         function_id[0x10];
8211 
8212 	u8         reserved_at_60[0x20];
8213 };
8214 
8215 struct mlx5_ifc_drain_dct_out_bits {
8216 	u8         status[0x8];
8217 	u8         reserved_at_8[0x18];
8218 
8219 	u8         syndrome[0x20];
8220 
8221 	u8         reserved_at_40[0x40];
8222 };
8223 
8224 struct mlx5_ifc_drain_dct_in_bits {
8225 	u8         opcode[0x10];
8226 	u8         uid[0x10];
8227 
8228 	u8         reserved_at_20[0x10];
8229 	u8         op_mod[0x10];
8230 
8231 	u8         reserved_at_40[0x8];
8232 	u8         dctn[0x18];
8233 
8234 	u8         reserved_at_60[0x20];
8235 };
8236 
8237 struct mlx5_ifc_disable_hca_out_bits {
8238 	u8         status[0x8];
8239 	u8         reserved_at_8[0x18];
8240 
8241 	u8         syndrome[0x20];
8242 
8243 	u8         reserved_at_40[0x20];
8244 };
8245 
8246 struct mlx5_ifc_disable_hca_in_bits {
8247 	u8         opcode[0x10];
8248 	u8         reserved_at_10[0x10];
8249 
8250 	u8         reserved_at_20[0x10];
8251 	u8         op_mod[0x10];
8252 
8253 	u8         embedded_cpu_function[0x1];
8254 	u8         reserved_at_41[0xf];
8255 	u8         function_id[0x10];
8256 
8257 	u8         reserved_at_60[0x20];
8258 };
8259 
8260 struct mlx5_ifc_detach_from_mcg_out_bits {
8261 	u8         status[0x8];
8262 	u8         reserved_at_8[0x18];
8263 
8264 	u8         syndrome[0x20];
8265 
8266 	u8         reserved_at_40[0x40];
8267 };
8268 
8269 struct mlx5_ifc_detach_from_mcg_in_bits {
8270 	u8         opcode[0x10];
8271 	u8         uid[0x10];
8272 
8273 	u8         reserved_at_20[0x10];
8274 	u8         op_mod[0x10];
8275 
8276 	u8         reserved_at_40[0x8];
8277 	u8         qpn[0x18];
8278 
8279 	u8         reserved_at_60[0x20];
8280 
8281 	u8         multicast_gid[16][0x8];
8282 };
8283 
8284 struct mlx5_ifc_destroy_xrq_out_bits {
8285 	u8         status[0x8];
8286 	u8         reserved_at_8[0x18];
8287 
8288 	u8         syndrome[0x20];
8289 
8290 	u8         reserved_at_40[0x40];
8291 };
8292 
8293 struct mlx5_ifc_destroy_xrq_in_bits {
8294 	u8         opcode[0x10];
8295 	u8         uid[0x10];
8296 
8297 	u8         reserved_at_20[0x10];
8298 	u8         op_mod[0x10];
8299 
8300 	u8         reserved_at_40[0x8];
8301 	u8         xrqn[0x18];
8302 
8303 	u8         reserved_at_60[0x20];
8304 };
8305 
8306 struct mlx5_ifc_destroy_xrc_srq_out_bits {
8307 	u8         status[0x8];
8308 	u8         reserved_at_8[0x18];
8309 
8310 	u8         syndrome[0x20];
8311 
8312 	u8         reserved_at_40[0x40];
8313 };
8314 
8315 struct mlx5_ifc_destroy_xrc_srq_in_bits {
8316 	u8         opcode[0x10];
8317 	u8         uid[0x10];
8318 
8319 	u8         reserved_at_20[0x10];
8320 	u8         op_mod[0x10];
8321 
8322 	u8         reserved_at_40[0x8];
8323 	u8         xrc_srqn[0x18];
8324 
8325 	u8         reserved_at_60[0x20];
8326 };
8327 
8328 struct mlx5_ifc_destroy_tis_out_bits {
8329 	u8         status[0x8];
8330 	u8         reserved_at_8[0x18];
8331 
8332 	u8         syndrome[0x20];
8333 
8334 	u8         reserved_at_40[0x40];
8335 };
8336 
8337 struct mlx5_ifc_destroy_tis_in_bits {
8338 	u8         opcode[0x10];
8339 	u8         uid[0x10];
8340 
8341 	u8         reserved_at_20[0x10];
8342 	u8         op_mod[0x10];
8343 
8344 	u8         reserved_at_40[0x8];
8345 	u8         tisn[0x18];
8346 
8347 	u8         reserved_at_60[0x20];
8348 };
8349 
8350 struct mlx5_ifc_destroy_tir_out_bits {
8351 	u8         status[0x8];
8352 	u8         reserved_at_8[0x18];
8353 
8354 	u8         syndrome[0x20];
8355 
8356 	u8         reserved_at_40[0x40];
8357 };
8358 
8359 struct mlx5_ifc_destroy_tir_in_bits {
8360 	u8         opcode[0x10];
8361 	u8         uid[0x10];
8362 
8363 	u8         reserved_at_20[0x10];
8364 	u8         op_mod[0x10];
8365 
8366 	u8         reserved_at_40[0x8];
8367 	u8         tirn[0x18];
8368 
8369 	u8         reserved_at_60[0x20];
8370 };
8371 
8372 struct mlx5_ifc_destroy_srq_out_bits {
8373 	u8         status[0x8];
8374 	u8         reserved_at_8[0x18];
8375 
8376 	u8         syndrome[0x20];
8377 
8378 	u8         reserved_at_40[0x40];
8379 };
8380 
8381 struct mlx5_ifc_destroy_srq_in_bits {
8382 	u8         opcode[0x10];
8383 	u8         uid[0x10];
8384 
8385 	u8         reserved_at_20[0x10];
8386 	u8         op_mod[0x10];
8387 
8388 	u8         reserved_at_40[0x8];
8389 	u8         srqn[0x18];
8390 
8391 	u8         reserved_at_60[0x20];
8392 };
8393 
8394 struct mlx5_ifc_destroy_sq_out_bits {
8395 	u8         status[0x8];
8396 	u8         reserved_at_8[0x18];
8397 
8398 	u8         syndrome[0x20];
8399 
8400 	u8         reserved_at_40[0x40];
8401 };
8402 
8403 struct mlx5_ifc_destroy_sq_in_bits {
8404 	u8         opcode[0x10];
8405 	u8         uid[0x10];
8406 
8407 	u8         reserved_at_20[0x10];
8408 	u8         op_mod[0x10];
8409 
8410 	u8         reserved_at_40[0x8];
8411 	u8         sqn[0x18];
8412 
8413 	u8         reserved_at_60[0x20];
8414 };
8415 
8416 struct mlx5_ifc_destroy_scheduling_element_out_bits {
8417 	u8         status[0x8];
8418 	u8         reserved_at_8[0x18];
8419 
8420 	u8         syndrome[0x20];
8421 
8422 	u8         reserved_at_40[0x1c0];
8423 };
8424 
8425 struct mlx5_ifc_destroy_scheduling_element_in_bits {
8426 	u8         opcode[0x10];
8427 	u8         reserved_at_10[0x10];
8428 
8429 	u8         reserved_at_20[0x10];
8430 	u8         op_mod[0x10];
8431 
8432 	u8         scheduling_hierarchy[0x8];
8433 	u8         reserved_at_48[0x18];
8434 
8435 	u8         scheduling_element_id[0x20];
8436 
8437 	u8         reserved_at_80[0x180];
8438 };
8439 
8440 struct mlx5_ifc_destroy_rqt_out_bits {
8441 	u8         status[0x8];
8442 	u8         reserved_at_8[0x18];
8443 
8444 	u8         syndrome[0x20];
8445 
8446 	u8         reserved_at_40[0x40];
8447 };
8448 
8449 struct mlx5_ifc_destroy_rqt_in_bits {
8450 	u8         opcode[0x10];
8451 	u8         uid[0x10];
8452 
8453 	u8         reserved_at_20[0x10];
8454 	u8         op_mod[0x10];
8455 
8456 	u8         reserved_at_40[0x8];
8457 	u8         rqtn[0x18];
8458 
8459 	u8         reserved_at_60[0x20];
8460 };
8461 
8462 struct mlx5_ifc_destroy_rq_out_bits {
8463 	u8         status[0x8];
8464 	u8         reserved_at_8[0x18];
8465 
8466 	u8         syndrome[0x20];
8467 
8468 	u8         reserved_at_40[0x40];
8469 };
8470 
8471 struct mlx5_ifc_destroy_rq_in_bits {
8472 	u8         opcode[0x10];
8473 	u8         uid[0x10];
8474 
8475 	u8         reserved_at_20[0x10];
8476 	u8         op_mod[0x10];
8477 
8478 	u8         reserved_at_40[0x8];
8479 	u8         rqn[0x18];
8480 
8481 	u8         reserved_at_60[0x20];
8482 };
8483 
8484 struct mlx5_ifc_set_delay_drop_params_in_bits {
8485 	u8         opcode[0x10];
8486 	u8         reserved_at_10[0x10];
8487 
8488 	u8         reserved_at_20[0x10];
8489 	u8         op_mod[0x10];
8490 
8491 	u8         reserved_at_40[0x20];
8492 
8493 	u8         reserved_at_60[0x10];
8494 	u8         delay_drop_timeout[0x10];
8495 };
8496 
8497 struct mlx5_ifc_set_delay_drop_params_out_bits {
8498 	u8         status[0x8];
8499 	u8         reserved_at_8[0x18];
8500 
8501 	u8         syndrome[0x20];
8502 
8503 	u8         reserved_at_40[0x40];
8504 };
8505 
8506 struct mlx5_ifc_destroy_rmp_out_bits {
8507 	u8         status[0x8];
8508 	u8         reserved_at_8[0x18];
8509 
8510 	u8         syndrome[0x20];
8511 
8512 	u8         reserved_at_40[0x40];
8513 };
8514 
8515 struct mlx5_ifc_destroy_rmp_in_bits {
8516 	u8         opcode[0x10];
8517 	u8         uid[0x10];
8518 
8519 	u8         reserved_at_20[0x10];
8520 	u8         op_mod[0x10];
8521 
8522 	u8         reserved_at_40[0x8];
8523 	u8         rmpn[0x18];
8524 
8525 	u8         reserved_at_60[0x20];
8526 };
8527 
8528 struct mlx5_ifc_destroy_qp_out_bits {
8529 	u8         status[0x8];
8530 	u8         reserved_at_8[0x18];
8531 
8532 	u8         syndrome[0x20];
8533 
8534 	u8         reserved_at_40[0x40];
8535 };
8536 
8537 struct mlx5_ifc_destroy_qp_in_bits {
8538 	u8         opcode[0x10];
8539 	u8         uid[0x10];
8540 
8541 	u8         reserved_at_20[0x10];
8542 	u8         op_mod[0x10];
8543 
8544 	u8         reserved_at_40[0x8];
8545 	u8         qpn[0x18];
8546 
8547 	u8         reserved_at_60[0x20];
8548 };
8549 
8550 struct mlx5_ifc_destroy_psv_out_bits {
8551 	u8         status[0x8];
8552 	u8         reserved_at_8[0x18];
8553 
8554 	u8         syndrome[0x20];
8555 
8556 	u8         reserved_at_40[0x40];
8557 };
8558 
8559 struct mlx5_ifc_destroy_psv_in_bits {
8560 	u8         opcode[0x10];
8561 	u8         reserved_at_10[0x10];
8562 
8563 	u8         reserved_at_20[0x10];
8564 	u8         op_mod[0x10];
8565 
8566 	u8         reserved_at_40[0x8];
8567 	u8         psvn[0x18];
8568 
8569 	u8         reserved_at_60[0x20];
8570 };
8571 
8572 struct mlx5_ifc_destroy_mkey_out_bits {
8573 	u8         status[0x8];
8574 	u8         reserved_at_8[0x18];
8575 
8576 	u8         syndrome[0x20];
8577 
8578 	u8         reserved_at_40[0x40];
8579 };
8580 
8581 struct mlx5_ifc_destroy_mkey_in_bits {
8582 	u8         opcode[0x10];
8583 	u8         uid[0x10];
8584 
8585 	u8         reserved_at_20[0x10];
8586 	u8         op_mod[0x10];
8587 
8588 	u8         reserved_at_40[0x8];
8589 	u8         mkey_index[0x18];
8590 
8591 	u8         reserved_at_60[0x20];
8592 };
8593 
8594 struct mlx5_ifc_destroy_flow_table_out_bits {
8595 	u8         status[0x8];
8596 	u8         reserved_at_8[0x18];
8597 
8598 	u8         syndrome[0x20];
8599 
8600 	u8         reserved_at_40[0x40];
8601 };
8602 
8603 struct mlx5_ifc_destroy_flow_table_in_bits {
8604 	u8         opcode[0x10];
8605 	u8         reserved_at_10[0x10];
8606 
8607 	u8         reserved_at_20[0x10];
8608 	u8         op_mod[0x10];
8609 
8610 	u8         other_vport[0x1];
8611 	u8         reserved_at_41[0xf];
8612 	u8         vport_number[0x10];
8613 
8614 	u8         reserved_at_60[0x20];
8615 
8616 	u8         table_type[0x8];
8617 	u8         reserved_at_88[0x18];
8618 
8619 	u8         reserved_at_a0[0x8];
8620 	u8         table_id[0x18];
8621 
8622 	u8         reserved_at_c0[0x140];
8623 };
8624 
8625 struct mlx5_ifc_destroy_flow_group_out_bits {
8626 	u8         status[0x8];
8627 	u8         reserved_at_8[0x18];
8628 
8629 	u8         syndrome[0x20];
8630 
8631 	u8         reserved_at_40[0x40];
8632 };
8633 
8634 struct mlx5_ifc_destroy_flow_group_in_bits {
8635 	u8         opcode[0x10];
8636 	u8         reserved_at_10[0x10];
8637 
8638 	u8         reserved_at_20[0x10];
8639 	u8         op_mod[0x10];
8640 
8641 	u8         other_vport[0x1];
8642 	u8         reserved_at_41[0xf];
8643 	u8         vport_number[0x10];
8644 
8645 	u8         reserved_at_60[0x20];
8646 
8647 	u8         table_type[0x8];
8648 	u8         reserved_at_88[0x18];
8649 
8650 	u8         reserved_at_a0[0x8];
8651 	u8         table_id[0x18];
8652 
8653 	u8         group_id[0x20];
8654 
8655 	u8         reserved_at_e0[0x120];
8656 };
8657 
8658 struct mlx5_ifc_destroy_eq_out_bits {
8659 	u8         status[0x8];
8660 	u8         reserved_at_8[0x18];
8661 
8662 	u8         syndrome[0x20];
8663 
8664 	u8         reserved_at_40[0x40];
8665 };
8666 
8667 struct mlx5_ifc_destroy_eq_in_bits {
8668 	u8         opcode[0x10];
8669 	u8         reserved_at_10[0x10];
8670 
8671 	u8         reserved_at_20[0x10];
8672 	u8         op_mod[0x10];
8673 
8674 	u8         reserved_at_40[0x18];
8675 	u8         eq_number[0x8];
8676 
8677 	u8         reserved_at_60[0x20];
8678 };
8679 
8680 struct mlx5_ifc_destroy_dct_out_bits {
8681 	u8         status[0x8];
8682 	u8         reserved_at_8[0x18];
8683 
8684 	u8         syndrome[0x20];
8685 
8686 	u8         reserved_at_40[0x40];
8687 };
8688 
8689 struct mlx5_ifc_destroy_dct_in_bits {
8690 	u8         opcode[0x10];
8691 	u8         uid[0x10];
8692 
8693 	u8         reserved_at_20[0x10];
8694 	u8         op_mod[0x10];
8695 
8696 	u8         reserved_at_40[0x8];
8697 	u8         dctn[0x18];
8698 
8699 	u8         reserved_at_60[0x20];
8700 };
8701 
8702 struct mlx5_ifc_destroy_cq_out_bits {
8703 	u8         status[0x8];
8704 	u8         reserved_at_8[0x18];
8705 
8706 	u8         syndrome[0x20];
8707 
8708 	u8         reserved_at_40[0x40];
8709 };
8710 
8711 struct mlx5_ifc_destroy_cq_in_bits {
8712 	u8         opcode[0x10];
8713 	u8         uid[0x10];
8714 
8715 	u8         reserved_at_20[0x10];
8716 	u8         op_mod[0x10];
8717 
8718 	u8         reserved_at_40[0x8];
8719 	u8         cqn[0x18];
8720 
8721 	u8         reserved_at_60[0x20];
8722 };
8723 
8724 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
8725 	u8         status[0x8];
8726 	u8         reserved_at_8[0x18];
8727 
8728 	u8         syndrome[0x20];
8729 
8730 	u8         reserved_at_40[0x40];
8731 };
8732 
8733 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
8734 	u8         opcode[0x10];
8735 	u8         reserved_at_10[0x10];
8736 
8737 	u8         reserved_at_20[0x10];
8738 	u8         op_mod[0x10];
8739 
8740 	u8         reserved_at_40[0x20];
8741 
8742 	u8         reserved_at_60[0x10];
8743 	u8         vxlan_udp_port[0x10];
8744 };
8745 
8746 struct mlx5_ifc_delete_l2_table_entry_out_bits {
8747 	u8         status[0x8];
8748 	u8         reserved_at_8[0x18];
8749 
8750 	u8         syndrome[0x20];
8751 
8752 	u8         reserved_at_40[0x40];
8753 };
8754 
8755 struct mlx5_ifc_delete_l2_table_entry_in_bits {
8756 	u8         opcode[0x10];
8757 	u8         reserved_at_10[0x10];
8758 
8759 	u8         reserved_at_20[0x10];
8760 	u8         op_mod[0x10];
8761 
8762 	u8         reserved_at_40[0x60];
8763 
8764 	u8         reserved_at_a0[0x8];
8765 	u8         table_index[0x18];
8766 
8767 	u8         reserved_at_c0[0x140];
8768 };
8769 
8770 struct mlx5_ifc_delete_fte_out_bits {
8771 	u8         status[0x8];
8772 	u8         reserved_at_8[0x18];
8773 
8774 	u8         syndrome[0x20];
8775 
8776 	u8         reserved_at_40[0x40];
8777 };
8778 
8779 struct mlx5_ifc_delete_fte_in_bits {
8780 	u8         opcode[0x10];
8781 	u8         reserved_at_10[0x10];
8782 
8783 	u8         reserved_at_20[0x10];
8784 	u8         op_mod[0x10];
8785 
8786 	u8         other_vport[0x1];
8787 	u8         reserved_at_41[0xf];
8788 	u8         vport_number[0x10];
8789 
8790 	u8         reserved_at_60[0x20];
8791 
8792 	u8         table_type[0x8];
8793 	u8         reserved_at_88[0x18];
8794 
8795 	u8         reserved_at_a0[0x8];
8796 	u8         table_id[0x18];
8797 
8798 	u8         reserved_at_c0[0x40];
8799 
8800 	u8         flow_index[0x20];
8801 
8802 	u8         reserved_at_120[0xe0];
8803 };
8804 
8805 struct mlx5_ifc_dealloc_xrcd_out_bits {
8806 	u8         status[0x8];
8807 	u8         reserved_at_8[0x18];
8808 
8809 	u8         syndrome[0x20];
8810 
8811 	u8         reserved_at_40[0x40];
8812 };
8813 
8814 struct mlx5_ifc_dealloc_xrcd_in_bits {
8815 	u8         opcode[0x10];
8816 	u8         uid[0x10];
8817 
8818 	u8         reserved_at_20[0x10];
8819 	u8         op_mod[0x10];
8820 
8821 	u8         reserved_at_40[0x8];
8822 	u8         xrcd[0x18];
8823 
8824 	u8         reserved_at_60[0x20];
8825 };
8826 
8827 struct mlx5_ifc_dealloc_uar_out_bits {
8828 	u8         status[0x8];
8829 	u8         reserved_at_8[0x18];
8830 
8831 	u8         syndrome[0x20];
8832 
8833 	u8         reserved_at_40[0x40];
8834 };
8835 
8836 struct mlx5_ifc_dealloc_uar_in_bits {
8837 	u8         opcode[0x10];
8838 	u8         uid[0x10];
8839 
8840 	u8         reserved_at_20[0x10];
8841 	u8         op_mod[0x10];
8842 
8843 	u8         reserved_at_40[0x8];
8844 	u8         uar[0x18];
8845 
8846 	u8         reserved_at_60[0x20];
8847 };
8848 
8849 struct mlx5_ifc_dealloc_transport_domain_out_bits {
8850 	u8         status[0x8];
8851 	u8         reserved_at_8[0x18];
8852 
8853 	u8         syndrome[0x20];
8854 
8855 	u8         reserved_at_40[0x40];
8856 };
8857 
8858 struct mlx5_ifc_dealloc_transport_domain_in_bits {
8859 	u8         opcode[0x10];
8860 	u8         uid[0x10];
8861 
8862 	u8         reserved_at_20[0x10];
8863 	u8         op_mod[0x10];
8864 
8865 	u8         reserved_at_40[0x8];
8866 	u8         transport_domain[0x18];
8867 
8868 	u8         reserved_at_60[0x20];
8869 };
8870 
8871 struct mlx5_ifc_dealloc_q_counter_out_bits {
8872 	u8         status[0x8];
8873 	u8         reserved_at_8[0x18];
8874 
8875 	u8         syndrome[0x20];
8876 
8877 	u8         reserved_at_40[0x40];
8878 };
8879 
8880 struct mlx5_ifc_dealloc_q_counter_in_bits {
8881 	u8         opcode[0x10];
8882 	u8         reserved_at_10[0x10];
8883 
8884 	u8         reserved_at_20[0x10];
8885 	u8         op_mod[0x10];
8886 
8887 	u8         reserved_at_40[0x18];
8888 	u8         counter_set_id[0x8];
8889 
8890 	u8         reserved_at_60[0x20];
8891 };
8892 
8893 struct mlx5_ifc_dealloc_pd_out_bits {
8894 	u8         status[0x8];
8895 	u8         reserved_at_8[0x18];
8896 
8897 	u8         syndrome[0x20];
8898 
8899 	u8         reserved_at_40[0x40];
8900 };
8901 
8902 struct mlx5_ifc_dealloc_pd_in_bits {
8903 	u8         opcode[0x10];
8904 	u8         uid[0x10];
8905 
8906 	u8         reserved_at_20[0x10];
8907 	u8         op_mod[0x10];
8908 
8909 	u8         reserved_at_40[0x8];
8910 	u8         pd[0x18];
8911 
8912 	u8         reserved_at_60[0x20];
8913 };
8914 
8915 struct mlx5_ifc_dealloc_flow_counter_out_bits {
8916 	u8         status[0x8];
8917 	u8         reserved_at_8[0x18];
8918 
8919 	u8         syndrome[0x20];
8920 
8921 	u8         reserved_at_40[0x40];
8922 };
8923 
8924 struct mlx5_ifc_dealloc_flow_counter_in_bits {
8925 	u8         opcode[0x10];
8926 	u8         reserved_at_10[0x10];
8927 
8928 	u8         reserved_at_20[0x10];
8929 	u8         op_mod[0x10];
8930 
8931 	u8         flow_counter_id[0x20];
8932 
8933 	u8         reserved_at_60[0x20];
8934 };
8935 
8936 struct mlx5_ifc_create_xrq_out_bits {
8937 	u8         status[0x8];
8938 	u8         reserved_at_8[0x18];
8939 
8940 	u8         syndrome[0x20];
8941 
8942 	u8         reserved_at_40[0x8];
8943 	u8         xrqn[0x18];
8944 
8945 	u8         reserved_at_60[0x20];
8946 };
8947 
8948 struct mlx5_ifc_create_xrq_in_bits {
8949 	u8         opcode[0x10];
8950 	u8         uid[0x10];
8951 
8952 	u8         reserved_at_20[0x10];
8953 	u8         op_mod[0x10];
8954 
8955 	u8         reserved_at_40[0x40];
8956 
8957 	struct mlx5_ifc_xrqc_bits xrq_context;
8958 };
8959 
8960 struct mlx5_ifc_create_xrc_srq_out_bits {
8961 	u8         status[0x8];
8962 	u8         reserved_at_8[0x18];
8963 
8964 	u8         syndrome[0x20];
8965 
8966 	u8         reserved_at_40[0x8];
8967 	u8         xrc_srqn[0x18];
8968 
8969 	u8         reserved_at_60[0x20];
8970 };
8971 
8972 struct mlx5_ifc_create_xrc_srq_in_bits {
8973 	u8         opcode[0x10];
8974 	u8         uid[0x10];
8975 
8976 	u8         reserved_at_20[0x10];
8977 	u8         op_mod[0x10];
8978 
8979 	u8         reserved_at_40[0x40];
8980 
8981 	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
8982 
8983 	u8         reserved_at_280[0x60];
8984 
8985 	u8         xrc_srq_umem_valid[0x1];
8986 	u8         reserved_at_2e1[0x1f];
8987 
8988 	u8         reserved_at_300[0x580];
8989 
8990 	u8         pas[][0x40];
8991 };
8992 
8993 struct mlx5_ifc_create_tis_out_bits {
8994 	u8         status[0x8];
8995 	u8         reserved_at_8[0x18];
8996 
8997 	u8         syndrome[0x20];
8998 
8999 	u8         reserved_at_40[0x8];
9000 	u8         tisn[0x18];
9001 
9002 	u8         reserved_at_60[0x20];
9003 };
9004 
9005 struct mlx5_ifc_create_tis_in_bits {
9006 	u8         opcode[0x10];
9007 	u8         uid[0x10];
9008 
9009 	u8         reserved_at_20[0x10];
9010 	u8         op_mod[0x10];
9011 
9012 	u8         reserved_at_40[0xc0];
9013 
9014 	struct mlx5_ifc_tisc_bits ctx;
9015 };
9016 
9017 struct mlx5_ifc_create_tir_out_bits {
9018 	u8         status[0x8];
9019 	u8         icm_address_63_40[0x18];
9020 
9021 	u8         syndrome[0x20];
9022 
9023 	u8         icm_address_39_32[0x8];
9024 	u8         tirn[0x18];
9025 
9026 	u8         icm_address_31_0[0x20];
9027 };
9028 
9029 struct mlx5_ifc_create_tir_in_bits {
9030 	u8         opcode[0x10];
9031 	u8         uid[0x10];
9032 
9033 	u8         reserved_at_20[0x10];
9034 	u8         op_mod[0x10];
9035 
9036 	u8         reserved_at_40[0xc0];
9037 
9038 	struct mlx5_ifc_tirc_bits ctx;
9039 };
9040 
9041 struct mlx5_ifc_create_srq_out_bits {
9042 	u8         status[0x8];
9043 	u8         reserved_at_8[0x18];
9044 
9045 	u8         syndrome[0x20];
9046 
9047 	u8         reserved_at_40[0x8];
9048 	u8         srqn[0x18];
9049 
9050 	u8         reserved_at_60[0x20];
9051 };
9052 
9053 struct mlx5_ifc_create_srq_in_bits {
9054 	u8         opcode[0x10];
9055 	u8         uid[0x10];
9056 
9057 	u8         reserved_at_20[0x10];
9058 	u8         op_mod[0x10];
9059 
9060 	u8         reserved_at_40[0x40];
9061 
9062 	struct mlx5_ifc_srqc_bits srq_context_entry;
9063 
9064 	u8         reserved_at_280[0x600];
9065 
9066 	u8         pas[][0x40];
9067 };
9068 
9069 struct mlx5_ifc_create_sq_out_bits {
9070 	u8         status[0x8];
9071 	u8         reserved_at_8[0x18];
9072 
9073 	u8         syndrome[0x20];
9074 
9075 	u8         reserved_at_40[0x8];
9076 	u8         sqn[0x18];
9077 
9078 	u8         reserved_at_60[0x20];
9079 };
9080 
9081 struct mlx5_ifc_create_sq_in_bits {
9082 	u8         opcode[0x10];
9083 	u8         uid[0x10];
9084 
9085 	u8         reserved_at_20[0x10];
9086 	u8         op_mod[0x10];
9087 
9088 	u8         reserved_at_40[0xc0];
9089 
9090 	struct mlx5_ifc_sqc_bits ctx;
9091 };
9092 
9093 struct mlx5_ifc_create_scheduling_element_out_bits {
9094 	u8         status[0x8];
9095 	u8         reserved_at_8[0x18];
9096 
9097 	u8         syndrome[0x20];
9098 
9099 	u8         reserved_at_40[0x40];
9100 
9101 	u8         scheduling_element_id[0x20];
9102 
9103 	u8         reserved_at_a0[0x160];
9104 };
9105 
9106 struct mlx5_ifc_create_scheduling_element_in_bits {
9107 	u8         opcode[0x10];
9108 	u8         reserved_at_10[0x10];
9109 
9110 	u8         reserved_at_20[0x10];
9111 	u8         op_mod[0x10];
9112 
9113 	u8         scheduling_hierarchy[0x8];
9114 	u8         reserved_at_48[0x18];
9115 
9116 	u8         reserved_at_60[0xa0];
9117 
9118 	struct mlx5_ifc_scheduling_context_bits scheduling_context;
9119 
9120 	u8         reserved_at_300[0x100];
9121 };
9122 
9123 struct mlx5_ifc_create_rqt_out_bits {
9124 	u8         status[0x8];
9125 	u8         reserved_at_8[0x18];
9126 
9127 	u8         syndrome[0x20];
9128 
9129 	u8         reserved_at_40[0x8];
9130 	u8         rqtn[0x18];
9131 
9132 	u8         reserved_at_60[0x20];
9133 };
9134 
9135 struct mlx5_ifc_create_rqt_in_bits {
9136 	u8         opcode[0x10];
9137 	u8         uid[0x10];
9138 
9139 	u8         reserved_at_20[0x10];
9140 	u8         op_mod[0x10];
9141 
9142 	u8         reserved_at_40[0xc0];
9143 
9144 	struct mlx5_ifc_rqtc_bits rqt_context;
9145 };
9146 
9147 struct mlx5_ifc_create_rq_out_bits {
9148 	u8         status[0x8];
9149 	u8         reserved_at_8[0x18];
9150 
9151 	u8         syndrome[0x20];
9152 
9153 	u8         reserved_at_40[0x8];
9154 	u8         rqn[0x18];
9155 
9156 	u8         reserved_at_60[0x20];
9157 };
9158 
9159 struct mlx5_ifc_create_rq_in_bits {
9160 	u8         opcode[0x10];
9161 	u8         uid[0x10];
9162 
9163 	u8         reserved_at_20[0x10];
9164 	u8         op_mod[0x10];
9165 
9166 	u8         reserved_at_40[0xc0];
9167 
9168 	struct mlx5_ifc_rqc_bits ctx;
9169 };
9170 
9171 struct mlx5_ifc_create_rmp_out_bits {
9172 	u8         status[0x8];
9173 	u8         reserved_at_8[0x18];
9174 
9175 	u8         syndrome[0x20];
9176 
9177 	u8         reserved_at_40[0x8];
9178 	u8         rmpn[0x18];
9179 
9180 	u8         reserved_at_60[0x20];
9181 };
9182 
9183 struct mlx5_ifc_create_rmp_in_bits {
9184 	u8         opcode[0x10];
9185 	u8         uid[0x10];
9186 
9187 	u8         reserved_at_20[0x10];
9188 	u8         op_mod[0x10];
9189 
9190 	u8         reserved_at_40[0xc0];
9191 
9192 	struct mlx5_ifc_rmpc_bits ctx;
9193 };
9194 
9195 struct mlx5_ifc_create_qp_out_bits {
9196 	u8         status[0x8];
9197 	u8         reserved_at_8[0x18];
9198 
9199 	u8         syndrome[0x20];
9200 
9201 	u8         reserved_at_40[0x8];
9202 	u8         qpn[0x18];
9203 
9204 	u8         ece[0x20];
9205 };
9206 
9207 struct mlx5_ifc_create_qp_in_bits {
9208 	u8         opcode[0x10];
9209 	u8         uid[0x10];
9210 
9211 	u8         reserved_at_20[0x10];
9212 	u8         op_mod[0x10];
9213 
9214 	u8         qpc_ext[0x1];
9215 	u8         reserved_at_41[0x7];
9216 	u8         input_qpn[0x18];
9217 
9218 	u8         reserved_at_60[0x20];
9219 	u8         opt_param_mask[0x20];
9220 
9221 	u8         ece[0x20];
9222 
9223 	struct mlx5_ifc_qpc_bits qpc;
9224 
9225 	u8         wq_umem_offset[0x40];
9226 
9227 	u8         wq_umem_id[0x20];
9228 
9229 	u8         wq_umem_valid[0x1];
9230 	u8         reserved_at_861[0x1f];
9231 
9232 	u8         pas[][0x40];
9233 };
9234 
9235 struct mlx5_ifc_create_psv_out_bits {
9236 	u8         status[0x8];
9237 	u8         reserved_at_8[0x18];
9238 
9239 	u8         syndrome[0x20];
9240 
9241 	u8         reserved_at_40[0x40];
9242 
9243 	u8         reserved_at_80[0x8];
9244 	u8         psv0_index[0x18];
9245 
9246 	u8         reserved_at_a0[0x8];
9247 	u8         psv1_index[0x18];
9248 
9249 	u8         reserved_at_c0[0x8];
9250 	u8         psv2_index[0x18];
9251 
9252 	u8         reserved_at_e0[0x8];
9253 	u8         psv3_index[0x18];
9254 };
9255 
9256 struct mlx5_ifc_create_psv_in_bits {
9257 	u8         opcode[0x10];
9258 	u8         reserved_at_10[0x10];
9259 
9260 	u8         reserved_at_20[0x10];
9261 	u8         op_mod[0x10];
9262 
9263 	u8         num_psv[0x4];
9264 	u8         reserved_at_44[0x4];
9265 	u8         pd[0x18];
9266 
9267 	u8         reserved_at_60[0x20];
9268 };
9269 
9270 struct mlx5_ifc_create_mkey_out_bits {
9271 	u8         status[0x8];
9272 	u8         reserved_at_8[0x18];
9273 
9274 	u8         syndrome[0x20];
9275 
9276 	u8         reserved_at_40[0x8];
9277 	u8         mkey_index[0x18];
9278 
9279 	u8         reserved_at_60[0x20];
9280 };
9281 
9282 struct mlx5_ifc_create_mkey_in_bits {
9283 	u8         opcode[0x10];
9284 	u8         uid[0x10];
9285 
9286 	u8         reserved_at_20[0x10];
9287 	u8         op_mod[0x10];
9288 
9289 	u8         reserved_at_40[0x20];
9290 
9291 	u8         pg_access[0x1];
9292 	u8         mkey_umem_valid[0x1];
9293 	u8         data_direct[0x1];
9294 	u8         reserved_at_63[0x1d];
9295 
9296 	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
9297 
9298 	u8         reserved_at_280[0x80];
9299 
9300 	u8         translations_octword_actual_size[0x20];
9301 
9302 	u8         reserved_at_320[0x560];
9303 
9304 	u8         klm_pas_mtt[][0x20];
9305 };
9306 
9307 enum {
9308 	MLX5_FLOW_TABLE_TYPE_NIC_RX		= 0x0,
9309 	MLX5_FLOW_TABLE_TYPE_NIC_TX		= 0x1,
9310 	MLX5_FLOW_TABLE_TYPE_ESW_EGRESS_ACL	= 0x2,
9311 	MLX5_FLOW_TABLE_TYPE_ESW_INGRESS_ACL	= 0x3,
9312 	MLX5_FLOW_TABLE_TYPE_FDB		= 0X4,
9313 	MLX5_FLOW_TABLE_TYPE_SNIFFER_RX		= 0X5,
9314 	MLX5_FLOW_TABLE_TYPE_SNIFFER_TX		= 0X6,
9315 };
9316 
9317 struct mlx5_ifc_create_flow_table_out_bits {
9318 	u8         status[0x8];
9319 	u8         icm_address_63_40[0x18];
9320 
9321 	u8         syndrome[0x20];
9322 
9323 	u8         icm_address_39_32[0x8];
9324 	u8         table_id[0x18];
9325 
9326 	u8         icm_address_31_0[0x20];
9327 };
9328 
9329 struct mlx5_ifc_create_flow_table_in_bits {
9330 	u8         opcode[0x10];
9331 	u8         uid[0x10];
9332 
9333 	u8         reserved_at_20[0x10];
9334 	u8         op_mod[0x10];
9335 
9336 	u8         other_vport[0x1];
9337 	u8         reserved_at_41[0xf];
9338 	u8         vport_number[0x10];
9339 
9340 	u8         reserved_at_60[0x20];
9341 
9342 	u8         table_type[0x8];
9343 	u8         reserved_at_88[0x18];
9344 
9345 	u8         reserved_at_a0[0x20];
9346 
9347 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
9348 };
9349 
9350 struct mlx5_ifc_create_flow_group_out_bits {
9351 	u8         status[0x8];
9352 	u8         reserved_at_8[0x18];
9353 
9354 	u8         syndrome[0x20];
9355 
9356 	u8         reserved_at_40[0x8];
9357 	u8         group_id[0x18];
9358 
9359 	u8         reserved_at_60[0x20];
9360 };
9361 
9362 enum {
9363 	MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_TCAM_SUBTABLE  = 0x0,
9364 	MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_HASH_SPLIT     = 0x1,
9365 };
9366 
9367 enum {
9368 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS     = 0x0,
9369 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS   = 0x1,
9370 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS     = 0x2,
9371 	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
9372 };
9373 
9374 struct mlx5_ifc_create_flow_group_in_bits {
9375 	u8         opcode[0x10];
9376 	u8         reserved_at_10[0x10];
9377 
9378 	u8         reserved_at_20[0x10];
9379 	u8         op_mod[0x10];
9380 
9381 	u8         other_vport[0x1];
9382 	u8         reserved_at_41[0xf];
9383 	u8         vport_number[0x10];
9384 
9385 	u8         reserved_at_60[0x20];
9386 
9387 	u8         table_type[0x8];
9388 	u8         reserved_at_88[0x4];
9389 	u8         group_type[0x4];
9390 	u8         reserved_at_90[0x10];
9391 
9392 	u8         reserved_at_a0[0x8];
9393 	u8         table_id[0x18];
9394 
9395 	u8         source_eswitch_owner_vhca_id_valid[0x1];
9396 
9397 	u8         reserved_at_c1[0x1f];
9398 
9399 	u8         start_flow_index[0x20];
9400 
9401 	u8         reserved_at_100[0x20];
9402 
9403 	u8         end_flow_index[0x20];
9404 
9405 	u8         reserved_at_140[0x10];
9406 	u8         match_definer_id[0x10];
9407 
9408 	u8         reserved_at_160[0x80];
9409 
9410 	u8         reserved_at_1e0[0x18];
9411 	u8         match_criteria_enable[0x8];
9412 
9413 	struct mlx5_ifc_fte_match_param_bits match_criteria;
9414 
9415 	u8         reserved_at_1200[0xe00];
9416 };
9417 
9418 struct mlx5_ifc_create_eq_out_bits {
9419 	u8         status[0x8];
9420 	u8         reserved_at_8[0x18];
9421 
9422 	u8         syndrome[0x20];
9423 
9424 	u8         reserved_at_40[0x18];
9425 	u8         eq_number[0x8];
9426 
9427 	u8         reserved_at_60[0x20];
9428 };
9429 
9430 struct mlx5_ifc_create_eq_in_bits {
9431 	u8         opcode[0x10];
9432 	u8         uid[0x10];
9433 
9434 	u8         reserved_at_20[0x10];
9435 	u8         op_mod[0x10];
9436 
9437 	u8         reserved_at_40[0x40];
9438 
9439 	struct mlx5_ifc_eqc_bits eq_context_entry;
9440 
9441 	u8         reserved_at_280[0x40];
9442 
9443 	u8         event_bitmask[4][0x40];
9444 
9445 	u8         reserved_at_3c0[0x4c0];
9446 
9447 	u8         pas[][0x40];
9448 };
9449 
9450 struct mlx5_ifc_create_dct_out_bits {
9451 	u8         status[0x8];
9452 	u8         reserved_at_8[0x18];
9453 
9454 	u8         syndrome[0x20];
9455 
9456 	u8         reserved_at_40[0x8];
9457 	u8         dctn[0x18];
9458 
9459 	u8         ece[0x20];
9460 };
9461 
9462 struct mlx5_ifc_create_dct_in_bits {
9463 	u8         opcode[0x10];
9464 	u8         uid[0x10];
9465 
9466 	u8         reserved_at_20[0x10];
9467 	u8         op_mod[0x10];
9468 
9469 	u8         reserved_at_40[0x40];
9470 
9471 	struct mlx5_ifc_dctc_bits dct_context_entry;
9472 
9473 	u8         reserved_at_280[0x180];
9474 };
9475 
9476 struct mlx5_ifc_create_cq_out_bits {
9477 	u8         status[0x8];
9478 	u8         reserved_at_8[0x18];
9479 
9480 	u8         syndrome[0x20];
9481 
9482 	u8         reserved_at_40[0x8];
9483 	u8         cqn[0x18];
9484 
9485 	u8         reserved_at_60[0x20];
9486 };
9487 
9488 struct mlx5_ifc_create_cq_in_bits {
9489 	u8         opcode[0x10];
9490 	u8         uid[0x10];
9491 
9492 	u8         reserved_at_20[0x10];
9493 	u8         op_mod[0x10];
9494 
9495 	u8         reserved_at_40[0x40];
9496 
9497 	struct mlx5_ifc_cqc_bits cq_context;
9498 
9499 	u8         reserved_at_280[0x60];
9500 
9501 	u8         cq_umem_valid[0x1];
9502 	u8         reserved_at_2e1[0x59f];
9503 
9504 	u8         pas[][0x40];
9505 };
9506 
9507 struct mlx5_ifc_config_int_moderation_out_bits {
9508 	u8         status[0x8];
9509 	u8         reserved_at_8[0x18];
9510 
9511 	u8         syndrome[0x20];
9512 
9513 	u8         reserved_at_40[0x4];
9514 	u8         min_delay[0xc];
9515 	u8         int_vector[0x10];
9516 
9517 	u8         reserved_at_60[0x20];
9518 };
9519 
9520 enum {
9521 	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
9522 	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
9523 };
9524 
9525 struct mlx5_ifc_config_int_moderation_in_bits {
9526 	u8         opcode[0x10];
9527 	u8         reserved_at_10[0x10];
9528 
9529 	u8         reserved_at_20[0x10];
9530 	u8         op_mod[0x10];
9531 
9532 	u8         reserved_at_40[0x4];
9533 	u8         min_delay[0xc];
9534 	u8         int_vector[0x10];
9535 
9536 	u8         reserved_at_60[0x20];
9537 };
9538 
9539 struct mlx5_ifc_attach_to_mcg_out_bits {
9540 	u8         status[0x8];
9541 	u8         reserved_at_8[0x18];
9542 
9543 	u8         syndrome[0x20];
9544 
9545 	u8         reserved_at_40[0x40];
9546 };
9547 
9548 struct mlx5_ifc_attach_to_mcg_in_bits {
9549 	u8         opcode[0x10];
9550 	u8         uid[0x10];
9551 
9552 	u8         reserved_at_20[0x10];
9553 	u8         op_mod[0x10];
9554 
9555 	u8         reserved_at_40[0x8];
9556 	u8         qpn[0x18];
9557 
9558 	u8         reserved_at_60[0x20];
9559 
9560 	u8         multicast_gid[16][0x8];
9561 };
9562 
9563 struct mlx5_ifc_arm_xrq_out_bits {
9564 	u8         status[0x8];
9565 	u8         reserved_at_8[0x18];
9566 
9567 	u8         syndrome[0x20];
9568 
9569 	u8         reserved_at_40[0x40];
9570 };
9571 
9572 struct mlx5_ifc_arm_xrq_in_bits {
9573 	u8         opcode[0x10];
9574 	u8         reserved_at_10[0x10];
9575 
9576 	u8         reserved_at_20[0x10];
9577 	u8         op_mod[0x10];
9578 
9579 	u8         reserved_at_40[0x8];
9580 	u8         xrqn[0x18];
9581 
9582 	u8         reserved_at_60[0x10];
9583 	u8         lwm[0x10];
9584 };
9585 
9586 struct mlx5_ifc_arm_xrc_srq_out_bits {
9587 	u8         status[0x8];
9588 	u8         reserved_at_8[0x18];
9589 
9590 	u8         syndrome[0x20];
9591 
9592 	u8         reserved_at_40[0x40];
9593 };
9594 
9595 enum {
9596 	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
9597 };
9598 
9599 struct mlx5_ifc_arm_xrc_srq_in_bits {
9600 	u8         opcode[0x10];
9601 	u8         uid[0x10];
9602 
9603 	u8         reserved_at_20[0x10];
9604 	u8         op_mod[0x10];
9605 
9606 	u8         reserved_at_40[0x8];
9607 	u8         xrc_srqn[0x18];
9608 
9609 	u8         reserved_at_60[0x10];
9610 	u8         lwm[0x10];
9611 };
9612 
9613 struct mlx5_ifc_arm_rq_out_bits {
9614 	u8         status[0x8];
9615 	u8         reserved_at_8[0x18];
9616 
9617 	u8         syndrome[0x20];
9618 
9619 	u8         reserved_at_40[0x40];
9620 };
9621 
9622 enum {
9623 	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
9624 	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
9625 };
9626 
9627 struct mlx5_ifc_arm_rq_in_bits {
9628 	u8         opcode[0x10];
9629 	u8         uid[0x10];
9630 
9631 	u8         reserved_at_20[0x10];
9632 	u8         op_mod[0x10];
9633 
9634 	u8         reserved_at_40[0x8];
9635 	u8         srq_number[0x18];
9636 
9637 	u8         reserved_at_60[0x10];
9638 	u8         lwm[0x10];
9639 };
9640 
9641 struct mlx5_ifc_arm_dct_out_bits {
9642 	u8         status[0x8];
9643 	u8         reserved_at_8[0x18];
9644 
9645 	u8         syndrome[0x20];
9646 
9647 	u8         reserved_at_40[0x40];
9648 };
9649 
9650 struct mlx5_ifc_arm_dct_in_bits {
9651 	u8         opcode[0x10];
9652 	u8         reserved_at_10[0x10];
9653 
9654 	u8         reserved_at_20[0x10];
9655 	u8         op_mod[0x10];
9656 
9657 	u8         reserved_at_40[0x8];
9658 	u8         dct_number[0x18];
9659 
9660 	u8         reserved_at_60[0x20];
9661 };
9662 
9663 struct mlx5_ifc_alloc_xrcd_out_bits {
9664 	u8         status[0x8];
9665 	u8         reserved_at_8[0x18];
9666 
9667 	u8         syndrome[0x20];
9668 
9669 	u8         reserved_at_40[0x8];
9670 	u8         xrcd[0x18];
9671 
9672 	u8         reserved_at_60[0x20];
9673 };
9674 
9675 struct mlx5_ifc_alloc_xrcd_in_bits {
9676 	u8         opcode[0x10];
9677 	u8         uid[0x10];
9678 
9679 	u8         reserved_at_20[0x10];
9680 	u8         op_mod[0x10];
9681 
9682 	u8         reserved_at_40[0x40];
9683 };
9684 
9685 struct mlx5_ifc_alloc_uar_out_bits {
9686 	u8         status[0x8];
9687 	u8         reserved_at_8[0x18];
9688 
9689 	u8         syndrome[0x20];
9690 
9691 	u8         reserved_at_40[0x8];
9692 	u8         uar[0x18];
9693 
9694 	u8         reserved_at_60[0x20];
9695 };
9696 
9697 struct mlx5_ifc_alloc_uar_in_bits {
9698 	u8         opcode[0x10];
9699 	u8         uid[0x10];
9700 
9701 	u8         reserved_at_20[0x10];
9702 	u8         op_mod[0x10];
9703 
9704 	u8         reserved_at_40[0x40];
9705 };
9706 
9707 struct mlx5_ifc_alloc_transport_domain_out_bits {
9708 	u8         status[0x8];
9709 	u8         reserved_at_8[0x18];
9710 
9711 	u8         syndrome[0x20];
9712 
9713 	u8         reserved_at_40[0x8];
9714 	u8         transport_domain[0x18];
9715 
9716 	u8         reserved_at_60[0x20];
9717 };
9718 
9719 struct mlx5_ifc_alloc_transport_domain_in_bits {
9720 	u8         opcode[0x10];
9721 	u8         uid[0x10];
9722 
9723 	u8         reserved_at_20[0x10];
9724 	u8         op_mod[0x10];
9725 
9726 	u8         reserved_at_40[0x40];
9727 };
9728 
9729 struct mlx5_ifc_alloc_q_counter_out_bits {
9730 	u8         status[0x8];
9731 	u8         reserved_at_8[0x18];
9732 
9733 	u8         syndrome[0x20];
9734 
9735 	u8         reserved_at_40[0x18];
9736 	u8         counter_set_id[0x8];
9737 
9738 	u8         reserved_at_60[0x20];
9739 };
9740 
9741 struct mlx5_ifc_alloc_q_counter_in_bits {
9742 	u8         opcode[0x10];
9743 	u8         uid[0x10];
9744 
9745 	u8         reserved_at_20[0x10];
9746 	u8         op_mod[0x10];
9747 
9748 	u8         reserved_at_40[0x40];
9749 };
9750 
9751 struct mlx5_ifc_alloc_pd_out_bits {
9752 	u8         status[0x8];
9753 	u8         reserved_at_8[0x18];
9754 
9755 	u8         syndrome[0x20];
9756 
9757 	u8         reserved_at_40[0x8];
9758 	u8         pd[0x18];
9759 
9760 	u8         reserved_at_60[0x20];
9761 };
9762 
9763 struct mlx5_ifc_alloc_pd_in_bits {
9764 	u8         opcode[0x10];
9765 	u8         uid[0x10];
9766 
9767 	u8         reserved_at_20[0x10];
9768 	u8         op_mod[0x10];
9769 
9770 	u8         reserved_at_40[0x40];
9771 };
9772 
9773 struct mlx5_ifc_alloc_flow_counter_out_bits {
9774 	u8         status[0x8];
9775 	u8         reserved_at_8[0x18];
9776 
9777 	u8         syndrome[0x20];
9778 
9779 	u8         flow_counter_id[0x20];
9780 
9781 	u8         reserved_at_60[0x20];
9782 };
9783 
9784 struct mlx5_ifc_alloc_flow_counter_in_bits {
9785 	u8         opcode[0x10];
9786 	u8         reserved_at_10[0x10];
9787 
9788 	u8         reserved_at_20[0x10];
9789 	u8         op_mod[0x10];
9790 
9791 	u8         reserved_at_40[0x33];
9792 	u8         flow_counter_bulk_log_size[0x5];
9793 	u8         flow_counter_bulk[0x8];
9794 };
9795 
9796 struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
9797 	u8         status[0x8];
9798 	u8         reserved_at_8[0x18];
9799 
9800 	u8         syndrome[0x20];
9801 
9802 	u8         reserved_at_40[0x40];
9803 };
9804 
9805 struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
9806 	u8         opcode[0x10];
9807 	u8         reserved_at_10[0x10];
9808 
9809 	u8         reserved_at_20[0x10];
9810 	u8         op_mod[0x10];
9811 
9812 	u8         reserved_at_40[0x20];
9813 
9814 	u8         reserved_at_60[0x10];
9815 	u8         vxlan_udp_port[0x10];
9816 };
9817 
9818 struct mlx5_ifc_set_pp_rate_limit_out_bits {
9819 	u8         status[0x8];
9820 	u8         reserved_at_8[0x18];
9821 
9822 	u8         syndrome[0x20];
9823 
9824 	u8         reserved_at_40[0x40];
9825 };
9826 
9827 struct mlx5_ifc_set_pp_rate_limit_context_bits {
9828 	u8         rate_limit[0x20];
9829 
9830 	u8	   burst_upper_bound[0x20];
9831 
9832 	u8         reserved_at_40[0x10];
9833 	u8	   typical_packet_size[0x10];
9834 
9835 	u8         reserved_at_60[0x120];
9836 };
9837 
9838 struct mlx5_ifc_set_pp_rate_limit_in_bits {
9839 	u8         opcode[0x10];
9840 	u8         uid[0x10];
9841 
9842 	u8         reserved_at_20[0x10];
9843 	u8         op_mod[0x10];
9844 
9845 	u8         reserved_at_40[0x10];
9846 	u8         rate_limit_index[0x10];
9847 
9848 	u8         reserved_at_60[0x20];
9849 
9850 	struct mlx5_ifc_set_pp_rate_limit_context_bits ctx;
9851 };
9852 
9853 struct mlx5_ifc_access_register_out_bits {
9854 	u8         status[0x8];
9855 	u8         reserved_at_8[0x18];
9856 
9857 	u8         syndrome[0x20];
9858 
9859 	u8         reserved_at_40[0x40];
9860 
9861 	u8         register_data[][0x20];
9862 };
9863 
9864 enum {
9865 	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
9866 	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
9867 };
9868 
9869 struct mlx5_ifc_access_register_in_bits {
9870 	u8         opcode[0x10];
9871 	u8         reserved_at_10[0x10];
9872 
9873 	u8         reserved_at_20[0x10];
9874 	u8         op_mod[0x10];
9875 
9876 	u8         reserved_at_40[0x10];
9877 	u8         register_id[0x10];
9878 
9879 	u8         argument[0x20];
9880 
9881 	u8         register_data[][0x20];
9882 };
9883 
9884 struct mlx5_ifc_sltp_reg_bits {
9885 	u8         status[0x4];
9886 	u8         version[0x4];
9887 	u8         local_port[0x8];
9888 	u8         pnat[0x2];
9889 	u8         reserved_at_12[0x2];
9890 	u8         lane[0x4];
9891 	u8         reserved_at_18[0x8];
9892 
9893 	u8         reserved_at_20[0x20];
9894 
9895 	u8         reserved_at_40[0x7];
9896 	u8         polarity[0x1];
9897 	u8         ob_tap0[0x8];
9898 	u8         ob_tap1[0x8];
9899 	u8         ob_tap2[0x8];
9900 
9901 	u8         reserved_at_60[0xc];
9902 	u8         ob_preemp_mode[0x4];
9903 	u8         ob_reg[0x8];
9904 	u8         ob_bias[0x8];
9905 
9906 	u8         reserved_at_80[0x20];
9907 };
9908 
9909 struct mlx5_ifc_slrg_reg_bits {
9910 	u8         status[0x4];
9911 	u8         version[0x4];
9912 	u8         local_port[0x8];
9913 	u8         pnat[0x2];
9914 	u8         reserved_at_12[0x2];
9915 	u8         lane[0x4];
9916 	u8         reserved_at_18[0x8];
9917 
9918 	u8         time_to_link_up[0x10];
9919 	u8         reserved_at_30[0xc];
9920 	u8         grade_lane_speed[0x4];
9921 
9922 	u8         grade_version[0x8];
9923 	u8         grade[0x18];
9924 
9925 	u8         reserved_at_60[0x4];
9926 	u8         height_grade_type[0x4];
9927 	u8         height_grade[0x18];
9928 
9929 	u8         height_dz[0x10];
9930 	u8         height_dv[0x10];
9931 
9932 	u8         reserved_at_a0[0x10];
9933 	u8         height_sigma[0x10];
9934 
9935 	u8         reserved_at_c0[0x20];
9936 
9937 	u8         reserved_at_e0[0x4];
9938 	u8         phase_grade_type[0x4];
9939 	u8         phase_grade[0x18];
9940 
9941 	u8         reserved_at_100[0x8];
9942 	u8         phase_eo_pos[0x8];
9943 	u8         reserved_at_110[0x8];
9944 	u8         phase_eo_neg[0x8];
9945 
9946 	u8         ffe_set_tested[0x10];
9947 	u8         test_errors_per_lane[0x10];
9948 };
9949 
9950 struct mlx5_ifc_pvlc_reg_bits {
9951 	u8         reserved_at_0[0x8];
9952 	u8         local_port[0x8];
9953 	u8         reserved_at_10[0x10];
9954 
9955 	u8         reserved_at_20[0x1c];
9956 	u8         vl_hw_cap[0x4];
9957 
9958 	u8         reserved_at_40[0x1c];
9959 	u8         vl_admin[0x4];
9960 
9961 	u8         reserved_at_60[0x1c];
9962 	u8         vl_operational[0x4];
9963 };
9964 
9965 struct mlx5_ifc_pude_reg_bits {
9966 	u8         swid[0x8];
9967 	u8         local_port[0x8];
9968 	u8         reserved_at_10[0x4];
9969 	u8         admin_status[0x4];
9970 	u8         reserved_at_18[0x4];
9971 	u8         oper_status[0x4];
9972 
9973 	u8         reserved_at_20[0x60];
9974 };
9975 
9976 struct mlx5_ifc_ptys_reg_bits {
9977 	u8         reserved_at_0[0x1];
9978 	u8         an_disable_admin[0x1];
9979 	u8         an_disable_cap[0x1];
9980 	u8         reserved_at_3[0x5];
9981 	u8         local_port[0x8];
9982 	u8         reserved_at_10[0x8];
9983 	u8         plane_ind[0x4];
9984 	u8         reserved_at_1c[0x1];
9985 	u8         proto_mask[0x3];
9986 
9987 	u8         an_status[0x4];
9988 	u8         reserved_at_24[0xc];
9989 	u8         data_rate_oper[0x10];
9990 
9991 	u8         ext_eth_proto_capability[0x20];
9992 
9993 	u8         eth_proto_capability[0x20];
9994 
9995 	u8         ib_link_width_capability[0x10];
9996 	u8         ib_proto_capability[0x10];
9997 
9998 	u8         ext_eth_proto_admin[0x20];
9999 
10000 	u8         eth_proto_admin[0x20];
10001 
10002 	u8         ib_link_width_admin[0x10];
10003 	u8         ib_proto_admin[0x10];
10004 
10005 	u8         ext_eth_proto_oper[0x20];
10006 
10007 	u8         eth_proto_oper[0x20];
10008 
10009 	u8         ib_link_width_oper[0x10];
10010 	u8         ib_proto_oper[0x10];
10011 
10012 	u8         reserved_at_160[0x1c];
10013 	u8         connector_type[0x4];
10014 
10015 	u8         eth_proto_lp_advertise[0x20];
10016 
10017 	u8         reserved_at_1a0[0x60];
10018 };
10019 
10020 struct mlx5_ifc_mlcr_reg_bits {
10021 	u8         reserved_at_0[0x8];
10022 	u8         local_port[0x8];
10023 	u8         reserved_at_10[0x20];
10024 
10025 	u8         beacon_duration[0x10];
10026 	u8         reserved_at_40[0x10];
10027 
10028 	u8         beacon_remain[0x10];
10029 };
10030 
10031 struct mlx5_ifc_ptas_reg_bits {
10032 	u8         reserved_at_0[0x20];
10033 
10034 	u8         algorithm_options[0x10];
10035 	u8         reserved_at_30[0x4];
10036 	u8         repetitions_mode[0x4];
10037 	u8         num_of_repetitions[0x8];
10038 
10039 	u8         grade_version[0x8];
10040 	u8         height_grade_type[0x4];
10041 	u8         phase_grade_type[0x4];
10042 	u8         height_grade_weight[0x8];
10043 	u8         phase_grade_weight[0x8];
10044 
10045 	u8         gisim_measure_bits[0x10];
10046 	u8         adaptive_tap_measure_bits[0x10];
10047 
10048 	u8         ber_bath_high_error_threshold[0x10];
10049 	u8         ber_bath_mid_error_threshold[0x10];
10050 
10051 	u8         ber_bath_low_error_threshold[0x10];
10052 	u8         one_ratio_high_threshold[0x10];
10053 
10054 	u8         one_ratio_high_mid_threshold[0x10];
10055 	u8         one_ratio_low_mid_threshold[0x10];
10056 
10057 	u8         one_ratio_low_threshold[0x10];
10058 	u8         ndeo_error_threshold[0x10];
10059 
10060 	u8         mixer_offset_step_size[0x10];
10061 	u8         reserved_at_110[0x8];
10062 	u8         mix90_phase_for_voltage_bath[0x8];
10063 
10064 	u8         mixer_offset_start[0x10];
10065 	u8         mixer_offset_end[0x10];
10066 
10067 	u8         reserved_at_140[0x15];
10068 	u8         ber_test_time[0xb];
10069 };
10070 
10071 struct mlx5_ifc_pspa_reg_bits {
10072 	u8         swid[0x8];
10073 	u8         local_port[0x8];
10074 	u8         sub_port[0x8];
10075 	u8         reserved_at_18[0x8];
10076 
10077 	u8         reserved_at_20[0x20];
10078 };
10079 
10080 struct mlx5_ifc_pqdr_reg_bits {
10081 	u8         reserved_at_0[0x8];
10082 	u8         local_port[0x8];
10083 	u8         reserved_at_10[0x5];
10084 	u8         prio[0x3];
10085 	u8         reserved_at_18[0x6];
10086 	u8         mode[0x2];
10087 
10088 	u8         reserved_at_20[0x20];
10089 
10090 	u8         reserved_at_40[0x10];
10091 	u8         min_threshold[0x10];
10092 
10093 	u8         reserved_at_60[0x10];
10094 	u8         max_threshold[0x10];
10095 
10096 	u8         reserved_at_80[0x10];
10097 	u8         mark_probability_denominator[0x10];
10098 
10099 	u8         reserved_at_a0[0x60];
10100 };
10101 
10102 struct mlx5_ifc_ppsc_reg_bits {
10103 	u8         reserved_at_0[0x8];
10104 	u8         local_port[0x8];
10105 	u8         reserved_at_10[0x10];
10106 
10107 	u8         reserved_at_20[0x60];
10108 
10109 	u8         reserved_at_80[0x1c];
10110 	u8         wrps_admin[0x4];
10111 
10112 	u8         reserved_at_a0[0x1c];
10113 	u8         wrps_status[0x4];
10114 
10115 	u8         reserved_at_c0[0x8];
10116 	u8         up_threshold[0x8];
10117 	u8         reserved_at_d0[0x8];
10118 	u8         down_threshold[0x8];
10119 
10120 	u8         reserved_at_e0[0x20];
10121 
10122 	u8         reserved_at_100[0x1c];
10123 	u8         srps_admin[0x4];
10124 
10125 	u8         reserved_at_120[0x1c];
10126 	u8         srps_status[0x4];
10127 
10128 	u8         reserved_at_140[0x40];
10129 };
10130 
10131 struct mlx5_ifc_pplr_reg_bits {
10132 	u8         reserved_at_0[0x8];
10133 	u8         local_port[0x8];
10134 	u8         reserved_at_10[0x10];
10135 
10136 	u8         reserved_at_20[0x8];
10137 	u8         lb_cap[0x8];
10138 	u8         reserved_at_30[0x8];
10139 	u8         lb_en[0x8];
10140 };
10141 
10142 struct mlx5_ifc_pplm_reg_bits {
10143 	u8         reserved_at_0[0x8];
10144 	u8	   local_port[0x8];
10145 	u8	   reserved_at_10[0x10];
10146 
10147 	u8	   reserved_at_20[0x20];
10148 
10149 	u8	   port_profile_mode[0x8];
10150 	u8	   static_port_profile[0x8];
10151 	u8	   active_port_profile[0x8];
10152 	u8	   reserved_at_58[0x8];
10153 
10154 	u8	   retransmission_active[0x8];
10155 	u8	   fec_mode_active[0x18];
10156 
10157 	u8	   rs_fec_correction_bypass_cap[0x4];
10158 	u8	   reserved_at_84[0x8];
10159 	u8	   fec_override_cap_56g[0x4];
10160 	u8	   fec_override_cap_100g[0x4];
10161 	u8	   fec_override_cap_50g[0x4];
10162 	u8	   fec_override_cap_25g[0x4];
10163 	u8	   fec_override_cap_10g_40g[0x4];
10164 
10165 	u8	   rs_fec_correction_bypass_admin[0x4];
10166 	u8	   reserved_at_a4[0x8];
10167 	u8	   fec_override_admin_56g[0x4];
10168 	u8	   fec_override_admin_100g[0x4];
10169 	u8	   fec_override_admin_50g[0x4];
10170 	u8	   fec_override_admin_25g[0x4];
10171 	u8	   fec_override_admin_10g_40g[0x4];
10172 
10173 	u8         fec_override_cap_400g_8x[0x10];
10174 	u8         fec_override_cap_200g_4x[0x10];
10175 
10176 	u8         fec_override_cap_100g_2x[0x10];
10177 	u8         fec_override_cap_50g_1x[0x10];
10178 
10179 	u8         fec_override_admin_400g_8x[0x10];
10180 	u8         fec_override_admin_200g_4x[0x10];
10181 
10182 	u8         fec_override_admin_100g_2x[0x10];
10183 	u8         fec_override_admin_50g_1x[0x10];
10184 
10185 	u8         fec_override_cap_800g_8x[0x10];
10186 	u8         fec_override_cap_400g_4x[0x10];
10187 
10188 	u8         fec_override_cap_200g_2x[0x10];
10189 	u8         fec_override_cap_100g_1x[0x10];
10190 
10191 	u8         reserved_at_180[0xa0];
10192 
10193 	u8         fec_override_admin_800g_8x[0x10];
10194 	u8         fec_override_admin_400g_4x[0x10];
10195 
10196 	u8         fec_override_admin_200g_2x[0x10];
10197 	u8         fec_override_admin_100g_1x[0x10];
10198 
10199 	u8         reserved_at_260[0x60];
10200 
10201 	u8         fec_override_cap_1600g_8x[0x10];
10202 	u8         fec_override_cap_800g_4x[0x10];
10203 
10204 	u8         fec_override_cap_400g_2x[0x10];
10205 	u8         fec_override_cap_200g_1x[0x10];
10206 
10207 	u8         fec_override_admin_1600g_8x[0x10];
10208 	u8         fec_override_admin_800g_4x[0x10];
10209 
10210 	u8         fec_override_admin_400g_2x[0x10];
10211 	u8         fec_override_admin_200g_1x[0x10];
10212 
10213 	u8         reserved_at_340[0x80];
10214 };
10215 
10216 struct mlx5_ifc_ppcnt_reg_bits {
10217 	u8         swid[0x8];
10218 	u8         local_port[0x8];
10219 	u8         pnat[0x2];
10220 	u8         reserved_at_12[0x8];
10221 	u8         grp[0x6];
10222 
10223 	u8         clr[0x1];
10224 	u8         reserved_at_21[0x13];
10225 	u8         plane_ind[0x4];
10226 	u8         reserved_at_38[0x3];
10227 	u8         prio_tc[0x5];
10228 
10229 	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
10230 };
10231 
10232 struct mlx5_ifc_mpein_reg_bits {
10233 	u8         reserved_at_0[0x2];
10234 	u8         depth[0x6];
10235 	u8         pcie_index[0x8];
10236 	u8         node[0x8];
10237 	u8         reserved_at_18[0x8];
10238 
10239 	u8         capability_mask[0x20];
10240 
10241 	u8         reserved_at_40[0x8];
10242 	u8         link_width_enabled[0x8];
10243 	u8         link_speed_enabled[0x10];
10244 
10245 	u8         lane0_physical_position[0x8];
10246 	u8         link_width_active[0x8];
10247 	u8         link_speed_active[0x10];
10248 
10249 	u8         num_of_pfs[0x10];
10250 	u8         num_of_vfs[0x10];
10251 
10252 	u8         bdf0[0x10];
10253 	u8         reserved_at_b0[0x10];
10254 
10255 	u8         max_read_request_size[0x4];
10256 	u8         max_payload_size[0x4];
10257 	u8         reserved_at_c8[0x5];
10258 	u8         pwr_status[0x3];
10259 	u8         port_type[0x4];
10260 	u8         reserved_at_d4[0xb];
10261 	u8         lane_reversal[0x1];
10262 
10263 	u8         reserved_at_e0[0x14];
10264 	u8         pci_power[0xc];
10265 
10266 	u8         reserved_at_100[0x20];
10267 
10268 	u8         device_status[0x10];
10269 	u8         port_state[0x8];
10270 	u8         reserved_at_138[0x8];
10271 
10272 	u8         reserved_at_140[0x10];
10273 	u8         receiver_detect_result[0x10];
10274 
10275 	u8         reserved_at_160[0x20];
10276 };
10277 
10278 struct mlx5_ifc_mpcnt_reg_bits {
10279 	u8         reserved_at_0[0x8];
10280 	u8         pcie_index[0x8];
10281 	u8         reserved_at_10[0xa];
10282 	u8         grp[0x6];
10283 
10284 	u8         clr[0x1];
10285 	u8         reserved_at_21[0x1f];
10286 
10287 	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
10288 };
10289 
10290 struct mlx5_ifc_ppad_reg_bits {
10291 	u8         reserved_at_0[0x3];
10292 	u8         single_mac[0x1];
10293 	u8         reserved_at_4[0x4];
10294 	u8         local_port[0x8];
10295 	u8         mac_47_32[0x10];
10296 
10297 	u8         mac_31_0[0x20];
10298 
10299 	u8         reserved_at_40[0x40];
10300 };
10301 
10302 struct mlx5_ifc_pmtu_reg_bits {
10303 	u8         reserved_at_0[0x8];
10304 	u8         local_port[0x8];
10305 	u8         reserved_at_10[0x10];
10306 
10307 	u8         max_mtu[0x10];
10308 	u8         reserved_at_30[0x10];
10309 
10310 	u8         admin_mtu[0x10];
10311 	u8         reserved_at_50[0x10];
10312 
10313 	u8         oper_mtu[0x10];
10314 	u8         reserved_at_70[0x10];
10315 };
10316 
10317 struct mlx5_ifc_pmpr_reg_bits {
10318 	u8         reserved_at_0[0x8];
10319 	u8         module[0x8];
10320 	u8         reserved_at_10[0x10];
10321 
10322 	u8         reserved_at_20[0x18];
10323 	u8         attenuation_5g[0x8];
10324 
10325 	u8         reserved_at_40[0x18];
10326 	u8         attenuation_7g[0x8];
10327 
10328 	u8         reserved_at_60[0x18];
10329 	u8         attenuation_12g[0x8];
10330 };
10331 
10332 struct mlx5_ifc_pmpe_reg_bits {
10333 	u8         reserved_at_0[0x8];
10334 	u8         module[0x8];
10335 	u8         reserved_at_10[0xc];
10336 	u8         module_status[0x4];
10337 
10338 	u8         reserved_at_20[0x60];
10339 };
10340 
10341 struct mlx5_ifc_pmpc_reg_bits {
10342 	u8         module_state_updated[32][0x8];
10343 };
10344 
10345 struct mlx5_ifc_pmlpn_reg_bits {
10346 	u8         reserved_at_0[0x4];
10347 	u8         mlpn_status[0x4];
10348 	u8         local_port[0x8];
10349 	u8         reserved_at_10[0x10];
10350 
10351 	u8         e[0x1];
10352 	u8         reserved_at_21[0x1f];
10353 };
10354 
10355 struct mlx5_ifc_pmlp_reg_bits {
10356 	u8         rxtx[0x1];
10357 	u8         reserved_at_1[0x7];
10358 	u8         local_port[0x8];
10359 	u8         reserved_at_10[0x8];
10360 	u8         width[0x8];
10361 
10362 	u8         lane0_module_mapping[0x20];
10363 
10364 	u8         lane1_module_mapping[0x20];
10365 
10366 	u8         lane2_module_mapping[0x20];
10367 
10368 	u8         lane3_module_mapping[0x20];
10369 
10370 	u8         reserved_at_a0[0x160];
10371 };
10372 
10373 struct mlx5_ifc_pmaos_reg_bits {
10374 	u8         reserved_at_0[0x8];
10375 	u8         module[0x8];
10376 	u8         reserved_at_10[0x4];
10377 	u8         admin_status[0x4];
10378 	u8         reserved_at_18[0x4];
10379 	u8         oper_status[0x4];
10380 
10381 	u8         ase[0x1];
10382 	u8         ee[0x1];
10383 	u8         reserved_at_22[0x1c];
10384 	u8         e[0x2];
10385 
10386 	u8         reserved_at_40[0x40];
10387 };
10388 
10389 struct mlx5_ifc_plpc_reg_bits {
10390 	u8         reserved_at_0[0x4];
10391 	u8         profile_id[0xc];
10392 	u8         reserved_at_10[0x4];
10393 	u8         proto_mask[0x4];
10394 	u8         reserved_at_18[0x8];
10395 
10396 	u8         reserved_at_20[0x10];
10397 	u8         lane_speed[0x10];
10398 
10399 	u8         reserved_at_40[0x17];
10400 	u8         lpbf[0x1];
10401 	u8         fec_mode_policy[0x8];
10402 
10403 	u8         retransmission_capability[0x8];
10404 	u8         fec_mode_capability[0x18];
10405 
10406 	u8         retransmission_support_admin[0x8];
10407 	u8         fec_mode_support_admin[0x18];
10408 
10409 	u8         retransmission_request_admin[0x8];
10410 	u8         fec_mode_request_admin[0x18];
10411 
10412 	u8         reserved_at_c0[0x80];
10413 };
10414 
10415 struct mlx5_ifc_plib_reg_bits {
10416 	u8         reserved_at_0[0x8];
10417 	u8         local_port[0x8];
10418 	u8         reserved_at_10[0x8];
10419 	u8         ib_port[0x8];
10420 
10421 	u8         reserved_at_20[0x60];
10422 };
10423 
10424 struct mlx5_ifc_plbf_reg_bits {
10425 	u8         reserved_at_0[0x8];
10426 	u8         local_port[0x8];
10427 	u8         reserved_at_10[0xd];
10428 	u8         lbf_mode[0x3];
10429 
10430 	u8         reserved_at_20[0x20];
10431 };
10432 
10433 struct mlx5_ifc_pipg_reg_bits {
10434 	u8         reserved_at_0[0x8];
10435 	u8         local_port[0x8];
10436 	u8         reserved_at_10[0x10];
10437 
10438 	u8         dic[0x1];
10439 	u8         reserved_at_21[0x19];
10440 	u8         ipg[0x4];
10441 	u8         reserved_at_3e[0x2];
10442 };
10443 
10444 struct mlx5_ifc_pifr_reg_bits {
10445 	u8         reserved_at_0[0x8];
10446 	u8         local_port[0x8];
10447 	u8         reserved_at_10[0x10];
10448 
10449 	u8         reserved_at_20[0xe0];
10450 
10451 	u8         port_filter[8][0x20];
10452 
10453 	u8         port_filter_update_en[8][0x20];
10454 };
10455 
10456 struct mlx5_ifc_pfcc_reg_bits {
10457 	u8         reserved_at_0[0x8];
10458 	u8         local_port[0x8];
10459 	u8         reserved_at_10[0xb];
10460 	u8         ppan_mask_n[0x1];
10461 	u8         minor_stall_mask[0x1];
10462 	u8         critical_stall_mask[0x1];
10463 	u8         reserved_at_1e[0x2];
10464 
10465 	u8         ppan[0x4];
10466 	u8         reserved_at_24[0x4];
10467 	u8         prio_mask_tx[0x8];
10468 	u8         reserved_at_30[0x8];
10469 	u8         prio_mask_rx[0x8];
10470 
10471 	u8         pptx[0x1];
10472 	u8         aptx[0x1];
10473 	u8         pptx_mask_n[0x1];
10474 	u8         reserved_at_43[0x5];
10475 	u8         pfctx[0x8];
10476 	u8         reserved_at_50[0x10];
10477 
10478 	u8         pprx[0x1];
10479 	u8         aprx[0x1];
10480 	u8         pprx_mask_n[0x1];
10481 	u8         reserved_at_63[0x5];
10482 	u8         pfcrx[0x8];
10483 	u8         reserved_at_70[0x10];
10484 
10485 	u8         device_stall_minor_watermark[0x10];
10486 	u8         device_stall_critical_watermark[0x10];
10487 
10488 	u8         reserved_at_a0[0x60];
10489 };
10490 
10491 struct mlx5_ifc_pelc_reg_bits {
10492 	u8         op[0x4];
10493 	u8         reserved_at_4[0x4];
10494 	u8         local_port[0x8];
10495 	u8         reserved_at_10[0x10];
10496 
10497 	u8         op_admin[0x8];
10498 	u8         op_capability[0x8];
10499 	u8         op_request[0x8];
10500 	u8         op_active[0x8];
10501 
10502 	u8         admin[0x40];
10503 
10504 	u8         capability[0x40];
10505 
10506 	u8         request[0x40];
10507 
10508 	u8         active[0x40];
10509 
10510 	u8         reserved_at_140[0x80];
10511 };
10512 
10513 struct mlx5_ifc_peir_reg_bits {
10514 	u8         reserved_at_0[0x8];
10515 	u8         local_port[0x8];
10516 	u8         reserved_at_10[0x10];
10517 
10518 	u8         reserved_at_20[0xc];
10519 	u8         error_count[0x4];
10520 	u8         reserved_at_30[0x10];
10521 
10522 	u8         reserved_at_40[0xc];
10523 	u8         lane[0x4];
10524 	u8         reserved_at_50[0x8];
10525 	u8         error_type[0x8];
10526 };
10527 
10528 struct mlx5_ifc_mpegc_reg_bits {
10529 	u8         reserved_at_0[0x30];
10530 	u8         field_select[0x10];
10531 
10532 	u8         tx_overflow_sense[0x1];
10533 	u8         mark_cqe[0x1];
10534 	u8         mark_cnp[0x1];
10535 	u8         reserved_at_43[0x1b];
10536 	u8         tx_lossy_overflow_oper[0x2];
10537 
10538 	u8         reserved_at_60[0x100];
10539 };
10540 
10541 struct mlx5_ifc_mpir_reg_bits {
10542 	u8         sdm[0x1];
10543 	u8         reserved_at_1[0x1b];
10544 	u8         host_buses[0x4];
10545 
10546 	u8         reserved_at_20[0x20];
10547 
10548 	u8         local_port[0x8];
10549 	u8         reserved_at_28[0x18];
10550 
10551 	u8         reserved_at_60[0x20];
10552 };
10553 
10554 enum {
10555 	MLX5_MTUTC_FREQ_ADJ_UNITS_PPB          = 0x0,
10556 	MLX5_MTUTC_FREQ_ADJ_UNITS_SCALED_PPM   = 0x1,
10557 };
10558 
10559 enum {
10560 	MLX5_MTUTC_OPERATION_SET_TIME_IMMEDIATE   = 0x1,
10561 	MLX5_MTUTC_OPERATION_ADJUST_TIME          = 0x2,
10562 	MLX5_MTUTC_OPERATION_ADJUST_FREQ_UTC      = 0x3,
10563 };
10564 
10565 struct mlx5_ifc_mtutc_reg_bits {
10566 	u8         reserved_at_0[0x5];
10567 	u8         freq_adj_units[0x3];
10568 	u8         reserved_at_8[0x3];
10569 	u8         log_max_freq_adjustment[0x5];
10570 
10571 	u8         reserved_at_10[0xc];
10572 	u8         operation[0x4];
10573 
10574 	u8         freq_adjustment[0x20];
10575 
10576 	u8         reserved_at_40[0x40];
10577 
10578 	u8         utc_sec[0x20];
10579 
10580 	u8         reserved_at_a0[0x2];
10581 	u8         utc_nsec[0x1e];
10582 
10583 	u8         time_adjustment[0x20];
10584 };
10585 
10586 struct mlx5_ifc_pcam_enhanced_features_bits {
10587 	u8         reserved_at_0[0x1d];
10588 	u8         fec_200G_per_lane_in_pplm[0x1];
10589 	u8         reserved_at_1e[0x2a];
10590 	u8         fec_100G_per_lane_in_pplm[0x1];
10591 	u8         reserved_at_49[0x1f];
10592 	u8         fec_50G_per_lane_in_pplm[0x1];
10593 	u8         reserved_at_69[0x4];
10594 	u8         rx_icrc_encapsulated_counter[0x1];
10595 	u8	   reserved_at_6e[0x4];
10596 	u8         ptys_extended_ethernet[0x1];
10597 	u8	   reserved_at_73[0x3];
10598 	u8         pfcc_mask[0x1];
10599 	u8         reserved_at_77[0x3];
10600 	u8         per_lane_error_counters[0x1];
10601 	u8         rx_buffer_fullness_counters[0x1];
10602 	u8         ptys_connector_type[0x1];
10603 	u8         reserved_at_7d[0x1];
10604 	u8         ppcnt_discard_group[0x1];
10605 	u8         ppcnt_statistical_group[0x1];
10606 };
10607 
10608 struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
10609 	u8         port_access_reg_cap_mask_127_to_96[0x20];
10610 	u8         port_access_reg_cap_mask_95_to_64[0x20];
10611 
10612 	u8         port_access_reg_cap_mask_63_to_36[0x1c];
10613 	u8         pplm[0x1];
10614 	u8         port_access_reg_cap_mask_34_to_32[0x3];
10615 
10616 	u8         port_access_reg_cap_mask_31_to_13[0x13];
10617 	u8         pbmc[0x1];
10618 	u8         pptb[0x1];
10619 	u8         port_access_reg_cap_mask_10_to_09[0x2];
10620 	u8         ppcnt[0x1];
10621 	u8         port_access_reg_cap_mask_07_to_00[0x8];
10622 };
10623 
10624 struct mlx5_ifc_pcam_reg_bits {
10625 	u8         reserved_at_0[0x8];
10626 	u8         feature_group[0x8];
10627 	u8         reserved_at_10[0x8];
10628 	u8         access_reg_group[0x8];
10629 
10630 	u8         reserved_at_20[0x20];
10631 
10632 	union {
10633 		struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
10634 		u8         reserved_at_0[0x80];
10635 	} port_access_reg_cap_mask;
10636 
10637 	u8         reserved_at_c0[0x80];
10638 
10639 	union {
10640 		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
10641 		u8         reserved_at_0[0x80];
10642 	} feature_cap_mask;
10643 
10644 	u8         reserved_at_1c0[0xc0];
10645 };
10646 
10647 struct mlx5_ifc_mcam_enhanced_features_bits {
10648 	u8         reserved_at_0[0x50];
10649 	u8         mtutc_freq_adj_units[0x1];
10650 	u8         mtutc_time_adjustment_extended_range[0x1];
10651 	u8         reserved_at_52[0xb];
10652 	u8         mcia_32dwords[0x1];
10653 	u8         out_pulse_duration_ns[0x1];
10654 	u8         npps_period[0x1];
10655 	u8         reserved_at_60[0xa];
10656 	u8         reset_state[0x1];
10657 	u8         ptpcyc2realtime_modify[0x1];
10658 	u8         reserved_at_6c[0x2];
10659 	u8         pci_status_and_power[0x1];
10660 	u8         reserved_at_6f[0x5];
10661 	u8         mark_tx_action_cnp[0x1];
10662 	u8         mark_tx_action_cqe[0x1];
10663 	u8         dynamic_tx_overflow[0x1];
10664 	u8         reserved_at_77[0x4];
10665 	u8         pcie_outbound_stalled[0x1];
10666 	u8         tx_overflow_buffer_pkt[0x1];
10667 	u8         mtpps_enh_out_per_adj[0x1];
10668 	u8         mtpps_fs[0x1];
10669 	u8         pcie_performance_group[0x1];
10670 };
10671 
10672 struct mlx5_ifc_mcam_access_reg_bits {
10673 	u8         reserved_at_0[0x1c];
10674 	u8         mcda[0x1];
10675 	u8         mcc[0x1];
10676 	u8         mcqi[0x1];
10677 	u8         mcqs[0x1];
10678 
10679 	u8         regs_95_to_90[0x6];
10680 	u8         mpir[0x1];
10681 	u8         regs_88_to_87[0x2];
10682 	u8         mpegc[0x1];
10683 	u8         mtutc[0x1];
10684 	u8         regs_84_to_68[0x11];
10685 	u8         tracer_registers[0x4];
10686 
10687 	u8         regs_63_to_46[0x12];
10688 	u8         mrtc[0x1];
10689 	u8         regs_44_to_41[0x4];
10690 	u8         mfrl[0x1];
10691 	u8         regs_39_to_32[0x8];
10692 
10693 	u8         regs_31_to_11[0x15];
10694 	u8         mtmp[0x1];
10695 	u8         regs_9_to_0[0xa];
10696 };
10697 
10698 struct mlx5_ifc_mcam_access_reg_bits1 {
10699 	u8         regs_127_to_96[0x20];
10700 
10701 	u8         regs_95_to_64[0x20];
10702 
10703 	u8         regs_63_to_32[0x20];
10704 
10705 	u8         regs_31_to_0[0x20];
10706 };
10707 
10708 struct mlx5_ifc_mcam_access_reg_bits2 {
10709 	u8         regs_127_to_99[0x1d];
10710 	u8         mirc[0x1];
10711 	u8         regs_97_to_96[0x2];
10712 
10713 	u8         regs_95_to_87[0x09];
10714 	u8         synce_registers[0x2];
10715 	u8         regs_84_to_64[0x15];
10716 
10717 	u8         regs_63_to_32[0x20];
10718 
10719 	u8         regs_31_to_0[0x20];
10720 };
10721 
10722 struct mlx5_ifc_mcam_access_reg_bits3 {
10723 	u8         regs_127_to_96[0x20];
10724 
10725 	u8         regs_95_to_64[0x20];
10726 
10727 	u8         regs_63_to_32[0x20];
10728 
10729 	u8         regs_31_to_3[0x1d];
10730 	u8         mrtcq[0x1];
10731 	u8         mtctr[0x1];
10732 	u8         mtptm[0x1];
10733 };
10734 
10735 struct mlx5_ifc_mcam_reg_bits {
10736 	u8         reserved_at_0[0x8];
10737 	u8         feature_group[0x8];
10738 	u8         reserved_at_10[0x8];
10739 	u8         access_reg_group[0x8];
10740 
10741 	u8         reserved_at_20[0x20];
10742 
10743 	union {
10744 		struct mlx5_ifc_mcam_access_reg_bits access_regs;
10745 		struct mlx5_ifc_mcam_access_reg_bits1 access_regs1;
10746 		struct mlx5_ifc_mcam_access_reg_bits2 access_regs2;
10747 		struct mlx5_ifc_mcam_access_reg_bits3 access_regs3;
10748 		u8         reserved_at_0[0x80];
10749 	} mng_access_reg_cap_mask;
10750 
10751 	u8         reserved_at_c0[0x80];
10752 
10753 	union {
10754 		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
10755 		u8         reserved_at_0[0x80];
10756 	} mng_feature_cap_mask;
10757 
10758 	u8         reserved_at_1c0[0x80];
10759 };
10760 
10761 struct mlx5_ifc_qcam_access_reg_cap_mask {
10762 	u8         qcam_access_reg_cap_mask_127_to_20[0x6C];
10763 	u8         qpdpm[0x1];
10764 	u8         qcam_access_reg_cap_mask_18_to_4[0x0F];
10765 	u8         qdpm[0x1];
10766 	u8         qpts[0x1];
10767 	u8         qcap[0x1];
10768 	u8         qcam_access_reg_cap_mask_0[0x1];
10769 };
10770 
10771 struct mlx5_ifc_qcam_qos_feature_cap_mask {
10772 	u8         qcam_qos_feature_cap_mask_127_to_1[0x7F];
10773 	u8         qpts_trust_both[0x1];
10774 };
10775 
10776 struct mlx5_ifc_qcam_reg_bits {
10777 	u8         reserved_at_0[0x8];
10778 	u8         feature_group[0x8];
10779 	u8         reserved_at_10[0x8];
10780 	u8         access_reg_group[0x8];
10781 	u8         reserved_at_20[0x20];
10782 
10783 	union {
10784 		struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
10785 		u8  reserved_at_0[0x80];
10786 	} qos_access_reg_cap_mask;
10787 
10788 	u8         reserved_at_c0[0x80];
10789 
10790 	union {
10791 		struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
10792 		u8  reserved_at_0[0x80];
10793 	} qos_feature_cap_mask;
10794 
10795 	u8         reserved_at_1c0[0x80];
10796 };
10797 
10798 struct mlx5_ifc_core_dump_reg_bits {
10799 	u8         reserved_at_0[0x18];
10800 	u8         core_dump_type[0x8];
10801 
10802 	u8         reserved_at_20[0x30];
10803 	u8         vhca_id[0x10];
10804 
10805 	u8         reserved_at_60[0x8];
10806 	u8         qpn[0x18];
10807 	u8         reserved_at_80[0x180];
10808 };
10809 
10810 struct mlx5_ifc_pcap_reg_bits {
10811 	u8         reserved_at_0[0x8];
10812 	u8         local_port[0x8];
10813 	u8         reserved_at_10[0x10];
10814 
10815 	u8         port_capability_mask[4][0x20];
10816 };
10817 
10818 struct mlx5_ifc_paos_reg_bits {
10819 	u8         swid[0x8];
10820 	u8         local_port[0x8];
10821 	u8         reserved_at_10[0x4];
10822 	u8         admin_status[0x4];
10823 	u8         reserved_at_18[0x4];
10824 	u8         oper_status[0x4];
10825 
10826 	u8         ase[0x1];
10827 	u8         ee[0x1];
10828 	u8         reserved_at_22[0x1c];
10829 	u8         e[0x2];
10830 
10831 	u8         reserved_at_40[0x40];
10832 };
10833 
10834 struct mlx5_ifc_pamp_reg_bits {
10835 	u8         reserved_at_0[0x8];
10836 	u8         opamp_group[0x8];
10837 	u8         reserved_at_10[0xc];
10838 	u8         opamp_group_type[0x4];
10839 
10840 	u8         start_index[0x10];
10841 	u8         reserved_at_30[0x4];
10842 	u8         num_of_indices[0xc];
10843 
10844 	u8         index_data[18][0x10];
10845 };
10846 
10847 struct mlx5_ifc_pcmr_reg_bits {
10848 	u8         reserved_at_0[0x8];
10849 	u8         local_port[0x8];
10850 	u8         reserved_at_10[0x10];
10851 
10852 	u8         entropy_force_cap[0x1];
10853 	u8         entropy_calc_cap[0x1];
10854 	u8         entropy_gre_calc_cap[0x1];
10855 	u8         reserved_at_23[0xf];
10856 	u8         rx_ts_over_crc_cap[0x1];
10857 	u8         reserved_at_33[0xb];
10858 	u8         fcs_cap[0x1];
10859 	u8         reserved_at_3f[0x1];
10860 
10861 	u8         entropy_force[0x1];
10862 	u8         entropy_calc[0x1];
10863 	u8         entropy_gre_calc[0x1];
10864 	u8         reserved_at_43[0xf];
10865 	u8         rx_ts_over_crc[0x1];
10866 	u8         reserved_at_53[0xb];
10867 	u8         fcs_chk[0x1];
10868 	u8         reserved_at_5f[0x1];
10869 };
10870 
10871 struct mlx5_ifc_lane_2_module_mapping_bits {
10872 	u8         reserved_at_0[0x4];
10873 	u8         rx_lane[0x4];
10874 	u8         reserved_at_8[0x4];
10875 	u8         tx_lane[0x4];
10876 	u8         reserved_at_10[0x8];
10877 	u8         module[0x8];
10878 };
10879 
10880 struct mlx5_ifc_bufferx_reg_bits {
10881 	u8         reserved_at_0[0x6];
10882 	u8         lossy[0x1];
10883 	u8         epsb[0x1];
10884 	u8         reserved_at_8[0x8];
10885 	u8         size[0x10];
10886 
10887 	u8         xoff_threshold[0x10];
10888 	u8         xon_threshold[0x10];
10889 };
10890 
10891 struct mlx5_ifc_set_node_in_bits {
10892 	u8         node_description[64][0x8];
10893 };
10894 
10895 struct mlx5_ifc_register_power_settings_bits {
10896 	u8         reserved_at_0[0x18];
10897 	u8         power_settings_level[0x8];
10898 
10899 	u8         reserved_at_20[0x60];
10900 };
10901 
10902 struct mlx5_ifc_register_host_endianness_bits {
10903 	u8         he[0x1];
10904 	u8         reserved_at_1[0x1f];
10905 
10906 	u8         reserved_at_20[0x60];
10907 };
10908 
10909 struct mlx5_ifc_umr_pointer_desc_argument_bits {
10910 	u8         reserved_at_0[0x20];
10911 
10912 	u8         mkey[0x20];
10913 
10914 	u8         addressh_63_32[0x20];
10915 
10916 	u8         addressl_31_0[0x20];
10917 };
10918 
10919 struct mlx5_ifc_ud_adrs_vector_bits {
10920 	u8         dc_key[0x40];
10921 
10922 	u8         ext[0x1];
10923 	u8         reserved_at_41[0x7];
10924 	u8         destination_qp_dct[0x18];
10925 
10926 	u8         static_rate[0x4];
10927 	u8         sl_eth_prio[0x4];
10928 	u8         fl[0x1];
10929 	u8         mlid[0x7];
10930 	u8         rlid_udp_sport[0x10];
10931 
10932 	u8         reserved_at_80[0x20];
10933 
10934 	u8         rmac_47_16[0x20];
10935 
10936 	u8         rmac_15_0[0x10];
10937 	u8         tclass[0x8];
10938 	u8         hop_limit[0x8];
10939 
10940 	u8         reserved_at_e0[0x1];
10941 	u8         grh[0x1];
10942 	u8         reserved_at_e2[0x2];
10943 	u8         src_addr_index[0x8];
10944 	u8         flow_label[0x14];
10945 
10946 	u8         rgid_rip[16][0x8];
10947 };
10948 
10949 struct mlx5_ifc_pages_req_event_bits {
10950 	u8         reserved_at_0[0x10];
10951 	u8         function_id[0x10];
10952 
10953 	u8         num_pages[0x20];
10954 
10955 	u8         reserved_at_40[0xa0];
10956 };
10957 
10958 struct mlx5_ifc_eqe_bits {
10959 	u8         reserved_at_0[0x8];
10960 	u8         event_type[0x8];
10961 	u8         reserved_at_10[0x8];
10962 	u8         event_sub_type[0x8];
10963 
10964 	u8         reserved_at_20[0xe0];
10965 
10966 	union mlx5_ifc_event_auto_bits event_data;
10967 
10968 	u8         reserved_at_1e0[0x10];
10969 	u8         signature[0x8];
10970 	u8         reserved_at_1f8[0x7];
10971 	u8         owner[0x1];
10972 };
10973 
10974 enum {
10975 	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
10976 };
10977 
10978 struct mlx5_ifc_cmd_queue_entry_bits {
10979 	u8         type[0x8];
10980 	u8         reserved_at_8[0x18];
10981 
10982 	u8         input_length[0x20];
10983 
10984 	u8         input_mailbox_pointer_63_32[0x20];
10985 
10986 	u8         input_mailbox_pointer_31_9[0x17];
10987 	u8         reserved_at_77[0x9];
10988 
10989 	u8         command_input_inline_data[16][0x8];
10990 
10991 	u8         command_output_inline_data[16][0x8];
10992 
10993 	u8         output_mailbox_pointer_63_32[0x20];
10994 
10995 	u8         output_mailbox_pointer_31_9[0x17];
10996 	u8         reserved_at_1b7[0x9];
10997 
10998 	u8         output_length[0x20];
10999 
11000 	u8         token[0x8];
11001 	u8         signature[0x8];
11002 	u8         reserved_at_1f0[0x8];
11003 	u8         status[0x7];
11004 	u8         ownership[0x1];
11005 };
11006 
11007 struct mlx5_ifc_cmd_out_bits {
11008 	u8         status[0x8];
11009 	u8         reserved_at_8[0x18];
11010 
11011 	u8         syndrome[0x20];
11012 
11013 	u8         command_output[0x20];
11014 };
11015 
11016 struct mlx5_ifc_cmd_in_bits {
11017 	u8         opcode[0x10];
11018 	u8         reserved_at_10[0x10];
11019 
11020 	u8         reserved_at_20[0x10];
11021 	u8         op_mod[0x10];
11022 
11023 	u8         command[][0x20];
11024 };
11025 
11026 struct mlx5_ifc_cmd_if_box_bits {
11027 	u8         mailbox_data[512][0x8];
11028 
11029 	u8         reserved_at_1000[0x180];
11030 
11031 	u8         next_pointer_63_32[0x20];
11032 
11033 	u8         next_pointer_31_10[0x16];
11034 	u8         reserved_at_11b6[0xa];
11035 
11036 	u8         block_number[0x20];
11037 
11038 	u8         reserved_at_11e0[0x8];
11039 	u8         token[0x8];
11040 	u8         ctrl_signature[0x8];
11041 	u8         signature[0x8];
11042 };
11043 
11044 struct mlx5_ifc_mtt_bits {
11045 	u8         ptag_63_32[0x20];
11046 
11047 	u8         ptag_31_8[0x18];
11048 	u8         reserved_at_38[0x6];
11049 	u8         wr_en[0x1];
11050 	u8         rd_en[0x1];
11051 };
11052 
11053 struct mlx5_ifc_query_wol_rol_out_bits {
11054 	u8         status[0x8];
11055 	u8         reserved_at_8[0x18];
11056 
11057 	u8         syndrome[0x20];
11058 
11059 	u8         reserved_at_40[0x10];
11060 	u8         rol_mode[0x8];
11061 	u8         wol_mode[0x8];
11062 
11063 	u8         reserved_at_60[0x20];
11064 };
11065 
11066 struct mlx5_ifc_query_wol_rol_in_bits {
11067 	u8         opcode[0x10];
11068 	u8         reserved_at_10[0x10];
11069 
11070 	u8         reserved_at_20[0x10];
11071 	u8         op_mod[0x10];
11072 
11073 	u8         reserved_at_40[0x40];
11074 };
11075 
11076 struct mlx5_ifc_set_wol_rol_out_bits {
11077 	u8         status[0x8];
11078 	u8         reserved_at_8[0x18];
11079 
11080 	u8         syndrome[0x20];
11081 
11082 	u8         reserved_at_40[0x40];
11083 };
11084 
11085 struct mlx5_ifc_set_wol_rol_in_bits {
11086 	u8         opcode[0x10];
11087 	u8         reserved_at_10[0x10];
11088 
11089 	u8         reserved_at_20[0x10];
11090 	u8         op_mod[0x10];
11091 
11092 	u8         rol_mode_valid[0x1];
11093 	u8         wol_mode_valid[0x1];
11094 	u8         reserved_at_42[0xe];
11095 	u8         rol_mode[0x8];
11096 	u8         wol_mode[0x8];
11097 
11098 	u8         reserved_at_60[0x20];
11099 };
11100 
11101 enum {
11102 	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
11103 	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
11104 	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
11105 	MLX5_INITIAL_SEG_NIC_INTERFACE_SW_RESET     = 0x7,
11106 };
11107 
11108 enum {
11109 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
11110 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
11111 	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
11112 };
11113 
11114 enum {
11115 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
11116 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
11117 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
11118 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
11119 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
11120 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
11121 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
11122 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
11123 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
11124 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
11125 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
11126 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PCI_POISONED_ERR         = 0x12,
11127 	MLX5_INITIAL_SEG_HEALTH_SYNDROME_TRUST_LOCKDOWN_ERR           = 0x13,
11128 };
11129 
11130 struct mlx5_ifc_initial_seg_bits {
11131 	u8         fw_rev_minor[0x10];
11132 	u8         fw_rev_major[0x10];
11133 
11134 	u8         cmd_interface_rev[0x10];
11135 	u8         fw_rev_subminor[0x10];
11136 
11137 	u8         reserved_at_40[0x40];
11138 
11139 	u8         cmdq_phy_addr_63_32[0x20];
11140 
11141 	u8         cmdq_phy_addr_31_12[0x14];
11142 	u8         reserved_at_b4[0x2];
11143 	u8         nic_interface[0x2];
11144 	u8         log_cmdq_size[0x4];
11145 	u8         log_cmdq_stride[0x4];
11146 
11147 	u8         command_doorbell_vector[0x20];
11148 
11149 	u8         reserved_at_e0[0xf00];
11150 
11151 	u8         initializing[0x1];
11152 	u8         reserved_at_fe1[0x4];
11153 	u8         nic_interface_supported[0x3];
11154 	u8         embedded_cpu[0x1];
11155 	u8         reserved_at_fe9[0x17];
11156 
11157 	struct mlx5_ifc_health_buffer_bits health_buffer;
11158 
11159 	u8         no_dram_nic_offset[0x20];
11160 
11161 	u8         reserved_at_1220[0x6e40];
11162 
11163 	u8         reserved_at_8060[0x1f];
11164 	u8         clear_int[0x1];
11165 
11166 	u8         health_syndrome[0x8];
11167 	u8         health_counter[0x18];
11168 
11169 	u8         reserved_at_80a0[0x17fc0];
11170 };
11171 
11172 struct mlx5_ifc_mtpps_reg_bits {
11173 	u8         reserved_at_0[0xc];
11174 	u8         cap_number_of_pps_pins[0x4];
11175 	u8         reserved_at_10[0x4];
11176 	u8         cap_max_num_of_pps_in_pins[0x4];
11177 	u8         reserved_at_18[0x4];
11178 	u8         cap_max_num_of_pps_out_pins[0x4];
11179 
11180 	u8         reserved_at_20[0x13];
11181 	u8         cap_log_min_npps_period[0x5];
11182 	u8         reserved_at_38[0x3];
11183 	u8         cap_log_min_out_pulse_duration_ns[0x5];
11184 
11185 	u8         reserved_at_40[0x4];
11186 	u8         cap_pin_3_mode[0x4];
11187 	u8         reserved_at_48[0x4];
11188 	u8         cap_pin_2_mode[0x4];
11189 	u8         reserved_at_50[0x4];
11190 	u8         cap_pin_1_mode[0x4];
11191 	u8         reserved_at_58[0x4];
11192 	u8         cap_pin_0_mode[0x4];
11193 
11194 	u8         reserved_at_60[0x4];
11195 	u8         cap_pin_7_mode[0x4];
11196 	u8         reserved_at_68[0x4];
11197 	u8         cap_pin_6_mode[0x4];
11198 	u8         reserved_at_70[0x4];
11199 	u8         cap_pin_5_mode[0x4];
11200 	u8         reserved_at_78[0x4];
11201 	u8         cap_pin_4_mode[0x4];
11202 
11203 	u8         field_select[0x20];
11204 	u8         reserved_at_a0[0x20];
11205 
11206 	u8         npps_period[0x40];
11207 
11208 	u8         enable[0x1];
11209 	u8         reserved_at_101[0xb];
11210 	u8         pattern[0x4];
11211 	u8         reserved_at_110[0x4];
11212 	u8         pin_mode[0x4];
11213 	u8         pin[0x8];
11214 
11215 	u8         reserved_at_120[0x2];
11216 	u8         out_pulse_duration_ns[0x1e];
11217 
11218 	u8         time_stamp[0x40];
11219 
11220 	u8         out_pulse_duration[0x10];
11221 	u8         out_periodic_adjustment[0x10];
11222 	u8         enhanced_out_periodic_adjustment[0x20];
11223 
11224 	u8         reserved_at_1c0[0x20];
11225 };
11226 
11227 struct mlx5_ifc_mtppse_reg_bits {
11228 	u8         reserved_at_0[0x18];
11229 	u8         pin[0x8];
11230 	u8         event_arm[0x1];
11231 	u8         reserved_at_21[0x1b];
11232 	u8         event_generation_mode[0x4];
11233 	u8         reserved_at_40[0x40];
11234 };
11235 
11236 struct mlx5_ifc_mcqs_reg_bits {
11237 	u8         last_index_flag[0x1];
11238 	u8         reserved_at_1[0x7];
11239 	u8         fw_device[0x8];
11240 	u8         component_index[0x10];
11241 
11242 	u8         reserved_at_20[0x10];
11243 	u8         identifier[0x10];
11244 
11245 	u8         reserved_at_40[0x17];
11246 	u8         component_status[0x5];
11247 	u8         component_update_state[0x4];
11248 
11249 	u8         last_update_state_changer_type[0x4];
11250 	u8         last_update_state_changer_host_id[0x4];
11251 	u8         reserved_at_68[0x18];
11252 };
11253 
11254 struct mlx5_ifc_mcqi_cap_bits {
11255 	u8         supported_info_bitmask[0x20];
11256 
11257 	u8         component_size[0x20];
11258 
11259 	u8         max_component_size[0x20];
11260 
11261 	u8         log_mcda_word_size[0x4];
11262 	u8         reserved_at_64[0xc];
11263 	u8         mcda_max_write_size[0x10];
11264 
11265 	u8         rd_en[0x1];
11266 	u8         reserved_at_81[0x1];
11267 	u8         match_chip_id[0x1];
11268 	u8         match_psid[0x1];
11269 	u8         check_user_timestamp[0x1];
11270 	u8         match_base_guid_mac[0x1];
11271 	u8         reserved_at_86[0x1a];
11272 };
11273 
11274 struct mlx5_ifc_mcqi_version_bits {
11275 	u8         reserved_at_0[0x2];
11276 	u8         build_time_valid[0x1];
11277 	u8         user_defined_time_valid[0x1];
11278 	u8         reserved_at_4[0x14];
11279 	u8         version_string_length[0x8];
11280 
11281 	u8         version[0x20];
11282 
11283 	u8         build_time[0x40];
11284 
11285 	u8         user_defined_time[0x40];
11286 
11287 	u8         build_tool_version[0x20];
11288 
11289 	u8         reserved_at_e0[0x20];
11290 
11291 	u8         version_string[92][0x8];
11292 };
11293 
11294 struct mlx5_ifc_mcqi_activation_method_bits {
11295 	u8         pending_server_ac_power_cycle[0x1];
11296 	u8         pending_server_dc_power_cycle[0x1];
11297 	u8         pending_server_reboot[0x1];
11298 	u8         pending_fw_reset[0x1];
11299 	u8         auto_activate[0x1];
11300 	u8         all_hosts_sync[0x1];
11301 	u8         device_hw_reset[0x1];
11302 	u8         reserved_at_7[0x19];
11303 };
11304 
11305 union mlx5_ifc_mcqi_reg_data_bits {
11306 	struct mlx5_ifc_mcqi_cap_bits               mcqi_caps;
11307 	struct mlx5_ifc_mcqi_version_bits           mcqi_version;
11308 	struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod;
11309 };
11310 
11311 struct mlx5_ifc_mcqi_reg_bits {
11312 	u8         read_pending_component[0x1];
11313 	u8         reserved_at_1[0xf];
11314 	u8         component_index[0x10];
11315 
11316 	u8         reserved_at_20[0x20];
11317 
11318 	u8         reserved_at_40[0x1b];
11319 	u8         info_type[0x5];
11320 
11321 	u8         info_size[0x20];
11322 
11323 	u8         offset[0x20];
11324 
11325 	u8         reserved_at_a0[0x10];
11326 	u8         data_size[0x10];
11327 
11328 	union mlx5_ifc_mcqi_reg_data_bits data[];
11329 };
11330 
11331 struct mlx5_ifc_mcc_reg_bits {
11332 	u8         reserved_at_0[0x4];
11333 	u8         time_elapsed_since_last_cmd[0xc];
11334 	u8         reserved_at_10[0x8];
11335 	u8         instruction[0x8];
11336 
11337 	u8         reserved_at_20[0x10];
11338 	u8         component_index[0x10];
11339 
11340 	u8         reserved_at_40[0x8];
11341 	u8         update_handle[0x18];
11342 
11343 	u8         handle_owner_type[0x4];
11344 	u8         handle_owner_host_id[0x4];
11345 	u8         reserved_at_68[0x1];
11346 	u8         control_progress[0x7];
11347 	u8         error_code[0x8];
11348 	u8         reserved_at_78[0x4];
11349 	u8         control_state[0x4];
11350 
11351 	u8         component_size[0x20];
11352 
11353 	u8         reserved_at_a0[0x60];
11354 };
11355 
11356 struct mlx5_ifc_mcda_reg_bits {
11357 	u8         reserved_at_0[0x8];
11358 	u8         update_handle[0x18];
11359 
11360 	u8         offset[0x20];
11361 
11362 	u8         reserved_at_40[0x10];
11363 	u8         size[0x10];
11364 
11365 	u8         reserved_at_60[0x20];
11366 
11367 	u8         data[][0x20];
11368 };
11369 
11370 enum {
11371 	MLX5_MFRL_REG_PCI_RESET_METHOD_LINK_TOGGLE = 0,
11372 	MLX5_MFRL_REG_PCI_RESET_METHOD_HOT_RESET = 1,
11373 };
11374 
11375 enum {
11376 	MLX5_MFRL_REG_RESET_STATE_IDLE = 0,
11377 	MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION = 1,
11378 	MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS = 2,
11379 	MLX5_MFRL_REG_RESET_STATE_NEG_TIMEOUT = 3,
11380 	MLX5_MFRL_REG_RESET_STATE_NACK = 4,
11381 	MLX5_MFRL_REG_RESET_STATE_UNLOAD_TIMEOUT = 5,
11382 };
11383 
11384 enum {
11385 	MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0),
11386 	MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1),
11387 };
11388 
11389 enum {
11390 	MLX5_MFRL_REG_RESET_LEVEL0 = BIT(0),
11391 	MLX5_MFRL_REG_RESET_LEVEL3 = BIT(3),
11392 	MLX5_MFRL_REG_RESET_LEVEL6 = BIT(6),
11393 };
11394 
11395 struct mlx5_ifc_mfrl_reg_bits {
11396 	u8         reserved_at_0[0x20];
11397 
11398 	u8         reserved_at_20[0x2];
11399 	u8         pci_sync_for_fw_update_start[0x1];
11400 	u8         pci_sync_for_fw_update_resp[0x2];
11401 	u8         rst_type_sel[0x3];
11402 	u8         pci_reset_req_method[0x3];
11403 	u8         reserved_at_2b[0x1];
11404 	u8         reset_state[0x4];
11405 	u8         reset_type[0x8];
11406 	u8         reset_level[0x8];
11407 };
11408 
11409 struct mlx5_ifc_mirc_reg_bits {
11410 	u8         reserved_at_0[0x18];
11411 	u8         status_code[0x8];
11412 
11413 	u8         reserved_at_20[0x20];
11414 };
11415 
11416 struct mlx5_ifc_pddr_monitor_opcode_bits {
11417 	u8         reserved_at_0[0x10];
11418 	u8         monitor_opcode[0x10];
11419 };
11420 
11421 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits {
11422 	struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode;
11423 	u8         reserved_at_0[0x20];
11424 };
11425 
11426 enum {
11427 	/* Monitor opcodes */
11428 	MLX5_PDDR_REG_TRBLSH_GROUP_OPCODE_MONITOR = 0x0,
11429 };
11430 
11431 struct mlx5_ifc_pddr_troubleshooting_page_bits {
11432 	u8         reserved_at_0[0x10];
11433 	u8         group_opcode[0x10];
11434 
11435 	union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits status_opcode;
11436 
11437 	u8         reserved_at_40[0x20];
11438 
11439 	u8         status_message[59][0x20];
11440 };
11441 
11442 union mlx5_ifc_pddr_reg_page_data_auto_bits {
11443 	struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page;
11444 	u8         reserved_at_0[0x7c0];
11445 };
11446 
11447 enum {
11448 	MLX5_PDDR_REG_PAGE_SELECT_TROUBLESHOOTING_INFO_PAGE      = 0x1,
11449 };
11450 
11451 struct mlx5_ifc_pddr_reg_bits {
11452 	u8         reserved_at_0[0x8];
11453 	u8         local_port[0x8];
11454 	u8         pnat[0x2];
11455 	u8         reserved_at_12[0xe];
11456 
11457 	u8         reserved_at_20[0x18];
11458 	u8         page_select[0x8];
11459 
11460 	union mlx5_ifc_pddr_reg_page_data_auto_bits page_data;
11461 };
11462 
11463 struct mlx5_ifc_mrtc_reg_bits {
11464 	u8         time_synced[0x1];
11465 	u8         reserved_at_1[0x1f];
11466 
11467 	u8         reserved_at_20[0x20];
11468 
11469 	u8         time_h[0x20];
11470 
11471 	u8         time_l[0x20];
11472 };
11473 
11474 struct mlx5_ifc_mtcap_reg_bits {
11475 	u8         reserved_at_0[0x19];
11476 	u8         sensor_count[0x7];
11477 
11478 	u8         reserved_at_20[0x20];
11479 
11480 	u8         sensor_map[0x40];
11481 };
11482 
11483 struct mlx5_ifc_mtmp_reg_bits {
11484 	u8         reserved_at_0[0x14];
11485 	u8         sensor_index[0xc];
11486 
11487 	u8         reserved_at_20[0x10];
11488 	u8         temperature[0x10];
11489 
11490 	u8         mte[0x1];
11491 	u8         mtr[0x1];
11492 	u8         reserved_at_42[0xe];
11493 	u8         max_temperature[0x10];
11494 
11495 	u8         tee[0x2];
11496 	u8         reserved_at_62[0xe];
11497 	u8         temp_threshold_hi[0x10];
11498 
11499 	u8         reserved_at_80[0x10];
11500 	u8         temp_threshold_lo[0x10];
11501 
11502 	u8         reserved_at_a0[0x20];
11503 
11504 	u8         sensor_name_hi[0x20];
11505 	u8         sensor_name_lo[0x20];
11506 };
11507 
11508 struct mlx5_ifc_mtptm_reg_bits {
11509 	u8         reserved_at_0[0x10];
11510 	u8         psta[0x1];
11511 	u8         reserved_at_11[0xf];
11512 
11513 	u8         reserved_at_20[0x60];
11514 };
11515 
11516 enum {
11517 	MLX5_MTCTR_REQUEST_NOP = 0x0,
11518 	MLX5_MTCTR_REQUEST_PTM_ROOT_CLOCK = 0x1,
11519 	MLX5_MTCTR_REQUEST_FREE_RUNNING_COUNTER = 0x2,
11520 	MLX5_MTCTR_REQUEST_REAL_TIME_CLOCK = 0x3,
11521 };
11522 
11523 struct mlx5_ifc_mtctr_reg_bits {
11524 	u8         first_clock_timestamp_request[0x8];
11525 	u8         second_clock_timestamp_request[0x8];
11526 	u8         reserved_at_10[0x10];
11527 
11528 	u8         first_clock_valid[0x1];
11529 	u8         second_clock_valid[0x1];
11530 	u8         reserved_at_22[0x1e];
11531 
11532 	u8         first_clock_timestamp[0x40];
11533 	u8         second_clock_timestamp[0x40];
11534 };
11535 
11536 union mlx5_ifc_ports_control_registers_document_bits {
11537 	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
11538 	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
11539 	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
11540 	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
11541 	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
11542 	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
11543 	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
11544 	struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout;
11545 	struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout;
11546 	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
11547 	struct mlx5_ifc_pamp_reg_bits pamp_reg;
11548 	struct mlx5_ifc_paos_reg_bits paos_reg;
11549 	struct mlx5_ifc_pcap_reg_bits pcap_reg;
11550 	struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode;
11551 	struct mlx5_ifc_pddr_reg_bits pddr_reg;
11552 	struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page;
11553 	struct mlx5_ifc_peir_reg_bits peir_reg;
11554 	struct mlx5_ifc_pelc_reg_bits pelc_reg;
11555 	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
11556 	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
11557 	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
11558 	struct mlx5_ifc_pifr_reg_bits pifr_reg;
11559 	struct mlx5_ifc_pipg_reg_bits pipg_reg;
11560 	struct mlx5_ifc_plbf_reg_bits plbf_reg;
11561 	struct mlx5_ifc_plib_reg_bits plib_reg;
11562 	struct mlx5_ifc_plpc_reg_bits plpc_reg;
11563 	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
11564 	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
11565 	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
11566 	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
11567 	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
11568 	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
11569 	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
11570 	struct mlx5_ifc_ppad_reg_bits ppad_reg;
11571 	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
11572 	struct mlx5_ifc_mpein_reg_bits mpein_reg;
11573 	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
11574 	struct mlx5_ifc_pplm_reg_bits pplm_reg;
11575 	struct mlx5_ifc_pplr_reg_bits pplr_reg;
11576 	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
11577 	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
11578 	struct mlx5_ifc_pspa_reg_bits pspa_reg;
11579 	struct mlx5_ifc_ptas_reg_bits ptas_reg;
11580 	struct mlx5_ifc_ptys_reg_bits ptys_reg;
11581 	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
11582 	struct mlx5_ifc_pude_reg_bits pude_reg;
11583 	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
11584 	struct mlx5_ifc_slrg_reg_bits slrg_reg;
11585 	struct mlx5_ifc_sltp_reg_bits sltp_reg;
11586 	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
11587 	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
11588 	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
11589 	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
11590 	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
11591 	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
11592 	struct mlx5_ifc_mcc_reg_bits mcc_reg;
11593 	struct mlx5_ifc_mcda_reg_bits mcda_reg;
11594 	struct mlx5_ifc_mirc_reg_bits mirc_reg;
11595 	struct mlx5_ifc_mfrl_reg_bits mfrl_reg;
11596 	struct mlx5_ifc_mtutc_reg_bits mtutc_reg;
11597 	struct mlx5_ifc_mrtc_reg_bits mrtc_reg;
11598 	struct mlx5_ifc_mtcap_reg_bits mtcap_reg;
11599 	struct mlx5_ifc_mtmp_reg_bits mtmp_reg;
11600 	struct mlx5_ifc_mtptm_reg_bits mtptm_reg;
11601 	struct mlx5_ifc_mtctr_reg_bits mtctr_reg;
11602 	u8         reserved_at_0[0x60e0];
11603 };
11604 
11605 union mlx5_ifc_debug_enhancements_document_bits {
11606 	struct mlx5_ifc_health_buffer_bits health_buffer;
11607 	u8         reserved_at_0[0x200];
11608 };
11609 
11610 union mlx5_ifc_uplink_pci_interface_document_bits {
11611 	struct mlx5_ifc_initial_seg_bits initial_seg;
11612 	u8         reserved_at_0[0x20060];
11613 };
11614 
11615 struct mlx5_ifc_set_flow_table_root_out_bits {
11616 	u8         status[0x8];
11617 	u8         reserved_at_8[0x18];
11618 
11619 	u8         syndrome[0x20];
11620 
11621 	u8         reserved_at_40[0x40];
11622 };
11623 
11624 struct mlx5_ifc_set_flow_table_root_in_bits {
11625 	u8         opcode[0x10];
11626 	u8         reserved_at_10[0x10];
11627 
11628 	u8         reserved_at_20[0x10];
11629 	u8         op_mod[0x10];
11630 
11631 	u8         other_vport[0x1];
11632 	u8         reserved_at_41[0xf];
11633 	u8         vport_number[0x10];
11634 
11635 	u8         reserved_at_60[0x20];
11636 
11637 	u8         table_type[0x8];
11638 	u8         reserved_at_88[0x7];
11639 	u8         table_of_other_vport[0x1];
11640 	u8         table_vport_number[0x10];
11641 
11642 	u8         reserved_at_a0[0x8];
11643 	u8         table_id[0x18];
11644 
11645 	u8         reserved_at_c0[0x8];
11646 	u8         underlay_qpn[0x18];
11647 	u8         table_eswitch_owner_vhca_id_valid[0x1];
11648 	u8         reserved_at_e1[0xf];
11649 	u8         table_eswitch_owner_vhca_id[0x10];
11650 	u8         reserved_at_100[0x100];
11651 };
11652 
11653 enum {
11654 	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
11655 	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
11656 };
11657 
11658 struct mlx5_ifc_modify_flow_table_out_bits {
11659 	u8         status[0x8];
11660 	u8         reserved_at_8[0x18];
11661 
11662 	u8         syndrome[0x20];
11663 
11664 	u8         reserved_at_40[0x40];
11665 };
11666 
11667 struct mlx5_ifc_modify_flow_table_in_bits {
11668 	u8         opcode[0x10];
11669 	u8         reserved_at_10[0x10];
11670 
11671 	u8         reserved_at_20[0x10];
11672 	u8         op_mod[0x10];
11673 
11674 	u8         other_vport[0x1];
11675 	u8         reserved_at_41[0xf];
11676 	u8         vport_number[0x10];
11677 
11678 	u8         reserved_at_60[0x10];
11679 	u8         modify_field_select[0x10];
11680 
11681 	u8         table_type[0x8];
11682 	u8         reserved_at_88[0x18];
11683 
11684 	u8         reserved_at_a0[0x8];
11685 	u8         table_id[0x18];
11686 
11687 	struct mlx5_ifc_flow_table_context_bits flow_table_context;
11688 };
11689 
11690 struct mlx5_ifc_ets_tcn_config_reg_bits {
11691 	u8         g[0x1];
11692 	u8         b[0x1];
11693 	u8         r[0x1];
11694 	u8         reserved_at_3[0x9];
11695 	u8         group[0x4];
11696 	u8         reserved_at_10[0x9];
11697 	u8         bw_allocation[0x7];
11698 
11699 	u8         reserved_at_20[0xc];
11700 	u8         max_bw_units[0x4];
11701 	u8         reserved_at_30[0x8];
11702 	u8         max_bw_value[0x8];
11703 };
11704 
11705 struct mlx5_ifc_ets_global_config_reg_bits {
11706 	u8         reserved_at_0[0x2];
11707 	u8         r[0x1];
11708 	u8         reserved_at_3[0x1d];
11709 
11710 	u8         reserved_at_20[0xc];
11711 	u8         max_bw_units[0x4];
11712 	u8         reserved_at_30[0x8];
11713 	u8         max_bw_value[0x8];
11714 };
11715 
11716 struct mlx5_ifc_qetc_reg_bits {
11717 	u8                                         reserved_at_0[0x8];
11718 	u8                                         port_number[0x8];
11719 	u8                                         reserved_at_10[0x30];
11720 
11721 	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
11722 	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
11723 };
11724 
11725 struct mlx5_ifc_qpdpm_dscp_reg_bits {
11726 	u8         e[0x1];
11727 	u8         reserved_at_01[0x0b];
11728 	u8         prio[0x04];
11729 };
11730 
11731 struct mlx5_ifc_qpdpm_reg_bits {
11732 	u8                                     reserved_at_0[0x8];
11733 	u8                                     local_port[0x8];
11734 	u8                                     reserved_at_10[0x10];
11735 	struct mlx5_ifc_qpdpm_dscp_reg_bits    dscp[64];
11736 };
11737 
11738 struct mlx5_ifc_qpts_reg_bits {
11739 	u8         reserved_at_0[0x8];
11740 	u8         local_port[0x8];
11741 	u8         reserved_at_10[0x2d];
11742 	u8         trust_state[0x3];
11743 };
11744 
11745 struct mlx5_ifc_pptb_reg_bits {
11746 	u8         reserved_at_0[0x2];
11747 	u8         mm[0x2];
11748 	u8         reserved_at_4[0x4];
11749 	u8         local_port[0x8];
11750 	u8         reserved_at_10[0x6];
11751 	u8         cm[0x1];
11752 	u8         um[0x1];
11753 	u8         pm[0x8];
11754 
11755 	u8         prio_x_buff[0x20];
11756 
11757 	u8         pm_msb[0x8];
11758 	u8         reserved_at_48[0x10];
11759 	u8         ctrl_buff[0x4];
11760 	u8         untagged_buff[0x4];
11761 };
11762 
11763 struct mlx5_ifc_sbcam_reg_bits {
11764 	u8         reserved_at_0[0x8];
11765 	u8         feature_group[0x8];
11766 	u8         reserved_at_10[0x8];
11767 	u8         access_reg_group[0x8];
11768 
11769 	u8         reserved_at_20[0x20];
11770 
11771 	u8         sb_access_reg_cap_mask[4][0x20];
11772 
11773 	u8         reserved_at_c0[0x80];
11774 
11775 	u8         sb_feature_cap_mask[4][0x20];
11776 
11777 	u8         reserved_at_1c0[0x40];
11778 
11779 	u8         cap_total_buffer_size[0x20];
11780 
11781 	u8         cap_cell_size[0x10];
11782 	u8         cap_max_pg_buffers[0x8];
11783 	u8         cap_num_pool_supported[0x8];
11784 
11785 	u8         reserved_at_240[0x8];
11786 	u8         cap_sbsr_stat_size[0x8];
11787 	u8         cap_max_tclass_data[0x8];
11788 	u8         cap_max_cpu_ingress_tclass_sb[0x8];
11789 };
11790 
11791 struct mlx5_ifc_pbmc_reg_bits {
11792 	u8         reserved_at_0[0x8];
11793 	u8         local_port[0x8];
11794 	u8         reserved_at_10[0x10];
11795 
11796 	u8         xoff_timer_value[0x10];
11797 	u8         xoff_refresh[0x10];
11798 
11799 	u8         reserved_at_40[0x9];
11800 	u8         fullness_threshold[0x7];
11801 	u8         port_buffer_size[0x10];
11802 
11803 	struct mlx5_ifc_bufferx_reg_bits buffer[10];
11804 
11805 	u8         reserved_at_2e0[0x80];
11806 };
11807 
11808 struct mlx5_ifc_sbpr_reg_bits {
11809 	u8         desc[0x1];
11810 	u8         snap[0x1];
11811 	u8         reserved_at_2[0x4];
11812 	u8         dir[0x2];
11813 	u8         reserved_at_8[0x14];
11814 	u8         pool[0x4];
11815 
11816 	u8         infi_size[0x1];
11817 	u8         reserved_at_21[0x7];
11818 	u8         size[0x18];
11819 
11820 	u8         reserved_at_40[0x1c];
11821 	u8         mode[0x4];
11822 
11823 	u8         reserved_at_60[0x8];
11824 	u8         buff_occupancy[0x18];
11825 
11826 	u8         clr[0x1];
11827 	u8         reserved_at_81[0x7];
11828 	u8         max_buff_occupancy[0x18];
11829 
11830 	u8         reserved_at_a0[0x8];
11831 	u8         ext_buff_occupancy[0x18];
11832 };
11833 
11834 struct mlx5_ifc_sbcm_reg_bits {
11835 	u8         desc[0x1];
11836 	u8         snap[0x1];
11837 	u8         reserved_at_2[0x6];
11838 	u8         local_port[0x8];
11839 	u8         pnat[0x2];
11840 	u8         pg_buff[0x6];
11841 	u8         reserved_at_18[0x6];
11842 	u8         dir[0x2];
11843 
11844 	u8         reserved_at_20[0x1f];
11845 	u8         exc[0x1];
11846 
11847 	u8         reserved_at_40[0x40];
11848 
11849 	u8         reserved_at_80[0x8];
11850 	u8         buff_occupancy[0x18];
11851 
11852 	u8         clr[0x1];
11853 	u8         reserved_at_a1[0x7];
11854 	u8         max_buff_occupancy[0x18];
11855 
11856 	u8         reserved_at_c0[0x8];
11857 	u8         min_buff[0x18];
11858 
11859 	u8         infi_max[0x1];
11860 	u8         reserved_at_e1[0x7];
11861 	u8         max_buff[0x18];
11862 
11863 	u8         reserved_at_100[0x20];
11864 
11865 	u8         reserved_at_120[0x1c];
11866 	u8         pool[0x4];
11867 };
11868 
11869 struct mlx5_ifc_qtct_reg_bits {
11870 	u8         reserved_at_0[0x8];
11871 	u8         port_number[0x8];
11872 	u8         reserved_at_10[0xd];
11873 	u8         prio[0x3];
11874 
11875 	u8         reserved_at_20[0x1d];
11876 	u8         tclass[0x3];
11877 };
11878 
11879 struct mlx5_ifc_mcia_reg_bits {
11880 	u8         l[0x1];
11881 	u8         reserved_at_1[0x7];
11882 	u8         module[0x8];
11883 	u8         reserved_at_10[0x8];
11884 	u8         status[0x8];
11885 
11886 	u8         i2c_device_address[0x8];
11887 	u8         page_number[0x8];
11888 	u8         device_address[0x10];
11889 
11890 	u8         reserved_at_40[0x10];
11891 	u8         size[0x10];
11892 
11893 	u8         reserved_at_60[0x20];
11894 
11895 	u8         dword_0[0x20];
11896 	u8         dword_1[0x20];
11897 	u8         dword_2[0x20];
11898 	u8         dword_3[0x20];
11899 	u8         dword_4[0x20];
11900 	u8         dword_5[0x20];
11901 	u8         dword_6[0x20];
11902 	u8         dword_7[0x20];
11903 	u8         dword_8[0x20];
11904 	u8         dword_9[0x20];
11905 	u8         dword_10[0x20];
11906 	u8         dword_11[0x20];
11907 };
11908 
11909 struct mlx5_ifc_dcbx_param_bits {
11910 	u8         dcbx_cee_cap[0x1];
11911 	u8         dcbx_ieee_cap[0x1];
11912 	u8         dcbx_standby_cap[0x1];
11913 	u8         reserved_at_3[0x5];
11914 	u8         port_number[0x8];
11915 	u8         reserved_at_10[0xa];
11916 	u8         max_application_table_size[6];
11917 	u8         reserved_at_20[0x15];
11918 	u8         version_oper[0x3];
11919 	u8         reserved_at_38[5];
11920 	u8         version_admin[0x3];
11921 	u8         willing_admin[0x1];
11922 	u8         reserved_at_41[0x3];
11923 	u8         pfc_cap_oper[0x4];
11924 	u8         reserved_at_48[0x4];
11925 	u8         pfc_cap_admin[0x4];
11926 	u8         reserved_at_50[0x4];
11927 	u8         num_of_tc_oper[0x4];
11928 	u8         reserved_at_58[0x4];
11929 	u8         num_of_tc_admin[0x4];
11930 	u8         remote_willing[0x1];
11931 	u8         reserved_at_61[3];
11932 	u8         remote_pfc_cap[4];
11933 	u8         reserved_at_68[0x14];
11934 	u8         remote_num_of_tc[0x4];
11935 	u8         reserved_at_80[0x18];
11936 	u8         error[0x8];
11937 	u8         reserved_at_a0[0x160];
11938 };
11939 
11940 enum {
11941 	MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY = 0,
11942 	MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT = 1,
11943 	MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW = 2,
11944 };
11945 
11946 struct mlx5_ifc_lagc_bits {
11947 	u8         fdb_selection_mode[0x1];
11948 	u8         reserved_at_1[0x14];
11949 	u8         port_select_mode[0x3];
11950 	u8         reserved_at_18[0x5];
11951 	u8         lag_state[0x3];
11952 
11953 	u8         reserved_at_20[0xc];
11954 	u8         active_port[0x4];
11955 	u8         reserved_at_30[0x4];
11956 	u8         tx_remap_affinity_2[0x4];
11957 	u8         reserved_at_38[0x4];
11958 	u8         tx_remap_affinity_1[0x4];
11959 };
11960 
11961 struct mlx5_ifc_create_lag_out_bits {
11962 	u8         status[0x8];
11963 	u8         reserved_at_8[0x18];
11964 
11965 	u8         syndrome[0x20];
11966 
11967 	u8         reserved_at_40[0x40];
11968 };
11969 
11970 struct mlx5_ifc_create_lag_in_bits {
11971 	u8         opcode[0x10];
11972 	u8         reserved_at_10[0x10];
11973 
11974 	u8         reserved_at_20[0x10];
11975 	u8         op_mod[0x10];
11976 
11977 	struct mlx5_ifc_lagc_bits ctx;
11978 };
11979 
11980 struct mlx5_ifc_modify_lag_out_bits {
11981 	u8         status[0x8];
11982 	u8         reserved_at_8[0x18];
11983 
11984 	u8         syndrome[0x20];
11985 
11986 	u8         reserved_at_40[0x40];
11987 };
11988 
11989 struct mlx5_ifc_modify_lag_in_bits {
11990 	u8         opcode[0x10];
11991 	u8         reserved_at_10[0x10];
11992 
11993 	u8         reserved_at_20[0x10];
11994 	u8         op_mod[0x10];
11995 
11996 	u8         reserved_at_40[0x20];
11997 	u8         field_select[0x20];
11998 
11999 	struct mlx5_ifc_lagc_bits ctx;
12000 };
12001 
12002 struct mlx5_ifc_query_lag_out_bits {
12003 	u8         status[0x8];
12004 	u8         reserved_at_8[0x18];
12005 
12006 	u8         syndrome[0x20];
12007 
12008 	struct mlx5_ifc_lagc_bits ctx;
12009 };
12010 
12011 struct mlx5_ifc_query_lag_in_bits {
12012 	u8         opcode[0x10];
12013 	u8         reserved_at_10[0x10];
12014 
12015 	u8         reserved_at_20[0x10];
12016 	u8         op_mod[0x10];
12017 
12018 	u8         reserved_at_40[0x40];
12019 };
12020 
12021 struct mlx5_ifc_destroy_lag_out_bits {
12022 	u8         status[0x8];
12023 	u8         reserved_at_8[0x18];
12024 
12025 	u8         syndrome[0x20];
12026 
12027 	u8         reserved_at_40[0x40];
12028 };
12029 
12030 struct mlx5_ifc_destroy_lag_in_bits {
12031 	u8         opcode[0x10];
12032 	u8         reserved_at_10[0x10];
12033 
12034 	u8         reserved_at_20[0x10];
12035 	u8         op_mod[0x10];
12036 
12037 	u8         reserved_at_40[0x40];
12038 };
12039 
12040 struct mlx5_ifc_create_vport_lag_out_bits {
12041 	u8         status[0x8];
12042 	u8         reserved_at_8[0x18];
12043 
12044 	u8         syndrome[0x20];
12045 
12046 	u8         reserved_at_40[0x40];
12047 };
12048 
12049 struct mlx5_ifc_create_vport_lag_in_bits {
12050 	u8         opcode[0x10];
12051 	u8         reserved_at_10[0x10];
12052 
12053 	u8         reserved_at_20[0x10];
12054 	u8         op_mod[0x10];
12055 
12056 	u8         reserved_at_40[0x40];
12057 };
12058 
12059 struct mlx5_ifc_destroy_vport_lag_out_bits {
12060 	u8         status[0x8];
12061 	u8         reserved_at_8[0x18];
12062 
12063 	u8         syndrome[0x20];
12064 
12065 	u8         reserved_at_40[0x40];
12066 };
12067 
12068 struct mlx5_ifc_destroy_vport_lag_in_bits {
12069 	u8         opcode[0x10];
12070 	u8         reserved_at_10[0x10];
12071 
12072 	u8         reserved_at_20[0x10];
12073 	u8         op_mod[0x10];
12074 
12075 	u8         reserved_at_40[0x40];
12076 };
12077 
12078 enum {
12079 	MLX5_MODIFY_MEMIC_OP_MOD_ALLOC,
12080 	MLX5_MODIFY_MEMIC_OP_MOD_DEALLOC,
12081 };
12082 
12083 struct mlx5_ifc_modify_memic_in_bits {
12084 	u8         opcode[0x10];
12085 	u8         uid[0x10];
12086 
12087 	u8         reserved_at_20[0x10];
12088 	u8         op_mod[0x10];
12089 
12090 	u8         reserved_at_40[0x20];
12091 
12092 	u8         reserved_at_60[0x18];
12093 	u8         memic_operation_type[0x8];
12094 
12095 	u8         memic_start_addr[0x40];
12096 
12097 	u8         reserved_at_c0[0x140];
12098 };
12099 
12100 struct mlx5_ifc_modify_memic_out_bits {
12101 	u8         status[0x8];
12102 	u8         reserved_at_8[0x18];
12103 
12104 	u8         syndrome[0x20];
12105 
12106 	u8         reserved_at_40[0x40];
12107 
12108 	u8         memic_operation_addr[0x40];
12109 
12110 	u8         reserved_at_c0[0x140];
12111 };
12112 
12113 struct mlx5_ifc_alloc_memic_in_bits {
12114 	u8         opcode[0x10];
12115 	u8         reserved_at_10[0x10];
12116 
12117 	u8         reserved_at_20[0x10];
12118 	u8         op_mod[0x10];
12119 
12120 	u8         reserved_at_30[0x20];
12121 
12122 	u8	   reserved_at_40[0x18];
12123 	u8	   log_memic_addr_alignment[0x8];
12124 
12125 	u8         range_start_addr[0x40];
12126 
12127 	u8         range_size[0x20];
12128 
12129 	u8         memic_size[0x20];
12130 };
12131 
12132 struct mlx5_ifc_alloc_memic_out_bits {
12133 	u8         status[0x8];
12134 	u8         reserved_at_8[0x18];
12135 
12136 	u8         syndrome[0x20];
12137 
12138 	u8         memic_start_addr[0x40];
12139 };
12140 
12141 struct mlx5_ifc_dealloc_memic_in_bits {
12142 	u8         opcode[0x10];
12143 	u8         reserved_at_10[0x10];
12144 
12145 	u8         reserved_at_20[0x10];
12146 	u8         op_mod[0x10];
12147 
12148 	u8         reserved_at_40[0x40];
12149 
12150 	u8         memic_start_addr[0x40];
12151 
12152 	u8         memic_size[0x20];
12153 
12154 	u8         reserved_at_e0[0x20];
12155 };
12156 
12157 struct mlx5_ifc_dealloc_memic_out_bits {
12158 	u8         status[0x8];
12159 	u8         reserved_at_8[0x18];
12160 
12161 	u8         syndrome[0x20];
12162 
12163 	u8         reserved_at_40[0x40];
12164 };
12165 
12166 struct mlx5_ifc_umem_bits {
12167 	u8         reserved_at_0[0x80];
12168 
12169 	u8         ats[0x1];
12170 	u8         reserved_at_81[0x1a];
12171 	u8         log_page_size[0x5];
12172 
12173 	u8         page_offset[0x20];
12174 
12175 	u8         num_of_mtt[0x40];
12176 
12177 	struct mlx5_ifc_mtt_bits  mtt[];
12178 };
12179 
12180 struct mlx5_ifc_uctx_bits {
12181 	u8         cap[0x20];
12182 
12183 	u8         reserved_at_20[0x160];
12184 };
12185 
12186 struct mlx5_ifc_sw_icm_bits {
12187 	u8         modify_field_select[0x40];
12188 
12189 	u8	   reserved_at_40[0x18];
12190 	u8         log_sw_icm_size[0x8];
12191 
12192 	u8         reserved_at_60[0x20];
12193 
12194 	u8         sw_icm_start_addr[0x40];
12195 
12196 	u8         reserved_at_c0[0x140];
12197 };
12198 
12199 struct mlx5_ifc_geneve_tlv_option_bits {
12200 	u8         modify_field_select[0x40];
12201 
12202 	u8         reserved_at_40[0x18];
12203 	u8         geneve_option_fte_index[0x8];
12204 
12205 	u8         option_class[0x10];
12206 	u8         option_type[0x8];
12207 	u8         reserved_at_78[0x3];
12208 	u8         option_data_length[0x5];
12209 
12210 	u8         reserved_at_80[0x180];
12211 };
12212 
12213 struct mlx5_ifc_create_umem_in_bits {
12214 	u8         opcode[0x10];
12215 	u8         uid[0x10];
12216 
12217 	u8         reserved_at_20[0x10];
12218 	u8         op_mod[0x10];
12219 
12220 	u8         reserved_at_40[0x40];
12221 
12222 	struct mlx5_ifc_umem_bits  umem;
12223 };
12224 
12225 struct mlx5_ifc_create_umem_out_bits {
12226 	u8         status[0x8];
12227 	u8         reserved_at_8[0x18];
12228 
12229 	u8         syndrome[0x20];
12230 
12231 	u8         reserved_at_40[0x8];
12232 	u8         umem_id[0x18];
12233 
12234 	u8         reserved_at_60[0x20];
12235 };
12236 
12237 struct mlx5_ifc_destroy_umem_in_bits {
12238 	u8        opcode[0x10];
12239 	u8        uid[0x10];
12240 
12241 	u8        reserved_at_20[0x10];
12242 	u8        op_mod[0x10];
12243 
12244 	u8        reserved_at_40[0x8];
12245 	u8        umem_id[0x18];
12246 
12247 	u8        reserved_at_60[0x20];
12248 };
12249 
12250 struct mlx5_ifc_destroy_umem_out_bits {
12251 	u8        status[0x8];
12252 	u8        reserved_at_8[0x18];
12253 
12254 	u8        syndrome[0x20];
12255 
12256 	u8        reserved_at_40[0x40];
12257 };
12258 
12259 struct mlx5_ifc_create_uctx_in_bits {
12260 	u8         opcode[0x10];
12261 	u8         reserved_at_10[0x10];
12262 
12263 	u8         reserved_at_20[0x10];
12264 	u8         op_mod[0x10];
12265 
12266 	u8         reserved_at_40[0x40];
12267 
12268 	struct mlx5_ifc_uctx_bits  uctx;
12269 };
12270 
12271 struct mlx5_ifc_create_uctx_out_bits {
12272 	u8         status[0x8];
12273 	u8         reserved_at_8[0x18];
12274 
12275 	u8         syndrome[0x20];
12276 
12277 	u8         reserved_at_40[0x10];
12278 	u8         uid[0x10];
12279 
12280 	u8         reserved_at_60[0x20];
12281 };
12282 
12283 struct mlx5_ifc_destroy_uctx_in_bits {
12284 	u8         opcode[0x10];
12285 	u8         reserved_at_10[0x10];
12286 
12287 	u8         reserved_at_20[0x10];
12288 	u8         op_mod[0x10];
12289 
12290 	u8         reserved_at_40[0x10];
12291 	u8         uid[0x10];
12292 
12293 	u8         reserved_at_60[0x20];
12294 };
12295 
12296 struct mlx5_ifc_destroy_uctx_out_bits {
12297 	u8         status[0x8];
12298 	u8         reserved_at_8[0x18];
12299 
12300 	u8         syndrome[0x20];
12301 
12302 	u8          reserved_at_40[0x40];
12303 };
12304 
12305 struct mlx5_ifc_create_sw_icm_in_bits {
12306 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
12307 	struct mlx5_ifc_sw_icm_bits		      sw_icm;
12308 };
12309 
12310 struct mlx5_ifc_create_geneve_tlv_option_in_bits {
12311 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
12312 	struct mlx5_ifc_geneve_tlv_option_bits        geneve_tlv_opt;
12313 };
12314 
12315 struct mlx5_ifc_mtrc_string_db_param_bits {
12316 	u8         string_db_base_address[0x20];
12317 
12318 	u8         reserved_at_20[0x8];
12319 	u8         string_db_size[0x18];
12320 };
12321 
12322 struct mlx5_ifc_mtrc_cap_bits {
12323 	u8         trace_owner[0x1];
12324 	u8         trace_to_memory[0x1];
12325 	u8         reserved_at_2[0x4];
12326 	u8         trc_ver[0x2];
12327 	u8         reserved_at_8[0x14];
12328 	u8         num_string_db[0x4];
12329 
12330 	u8         first_string_trace[0x8];
12331 	u8         num_string_trace[0x8];
12332 	u8         reserved_at_30[0x28];
12333 
12334 	u8         log_max_trace_buffer_size[0x8];
12335 
12336 	u8         reserved_at_60[0x20];
12337 
12338 	struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8];
12339 
12340 	u8         reserved_at_280[0x180];
12341 };
12342 
12343 struct mlx5_ifc_mtrc_conf_bits {
12344 	u8         reserved_at_0[0x1c];
12345 	u8         trace_mode[0x4];
12346 	u8         reserved_at_20[0x18];
12347 	u8         log_trace_buffer_size[0x8];
12348 	u8         trace_mkey[0x20];
12349 	u8         reserved_at_60[0x3a0];
12350 };
12351 
12352 struct mlx5_ifc_mtrc_stdb_bits {
12353 	u8         string_db_index[0x4];
12354 	u8         reserved_at_4[0x4];
12355 	u8         read_size[0x18];
12356 	u8         start_offset[0x20];
12357 	u8         string_db_data[];
12358 };
12359 
12360 struct mlx5_ifc_mtrc_ctrl_bits {
12361 	u8         trace_status[0x2];
12362 	u8         reserved_at_2[0x2];
12363 	u8         arm_event[0x1];
12364 	u8         reserved_at_5[0xb];
12365 	u8         modify_field_select[0x10];
12366 	u8         reserved_at_20[0x2b];
12367 	u8         current_timestamp52_32[0x15];
12368 	u8         current_timestamp31_0[0x20];
12369 	u8         reserved_at_80[0x180];
12370 };
12371 
12372 struct mlx5_ifc_host_params_context_bits {
12373 	u8         host_number[0x8];
12374 	u8         reserved_at_8[0x7];
12375 	u8         host_pf_disabled[0x1];
12376 	u8         host_num_of_vfs[0x10];
12377 
12378 	u8         host_total_vfs[0x10];
12379 	u8         host_pci_bus[0x10];
12380 
12381 	u8         reserved_at_40[0x10];
12382 	u8         host_pci_device[0x10];
12383 
12384 	u8         reserved_at_60[0x10];
12385 	u8         host_pci_function[0x10];
12386 
12387 	u8         reserved_at_80[0x180];
12388 };
12389 
12390 struct mlx5_ifc_query_esw_functions_in_bits {
12391 	u8         opcode[0x10];
12392 	u8         reserved_at_10[0x10];
12393 
12394 	u8         reserved_at_20[0x10];
12395 	u8         op_mod[0x10];
12396 
12397 	u8         reserved_at_40[0x40];
12398 };
12399 
12400 struct mlx5_ifc_query_esw_functions_out_bits {
12401 	u8         status[0x8];
12402 	u8         reserved_at_8[0x18];
12403 
12404 	u8         syndrome[0x20];
12405 
12406 	u8         reserved_at_40[0x40];
12407 
12408 	struct mlx5_ifc_host_params_context_bits host_params_context;
12409 
12410 	u8         reserved_at_280[0x180];
12411 	u8         host_sf_enable[][0x40];
12412 };
12413 
12414 struct mlx5_ifc_sf_partition_bits {
12415 	u8         reserved_at_0[0x10];
12416 	u8         log_num_sf[0x8];
12417 	u8         log_sf_bar_size[0x8];
12418 };
12419 
12420 struct mlx5_ifc_query_sf_partitions_out_bits {
12421 	u8         status[0x8];
12422 	u8         reserved_at_8[0x18];
12423 
12424 	u8         syndrome[0x20];
12425 
12426 	u8         reserved_at_40[0x18];
12427 	u8         num_sf_partitions[0x8];
12428 
12429 	u8         reserved_at_60[0x20];
12430 
12431 	struct mlx5_ifc_sf_partition_bits sf_partition[];
12432 };
12433 
12434 struct mlx5_ifc_query_sf_partitions_in_bits {
12435 	u8         opcode[0x10];
12436 	u8         reserved_at_10[0x10];
12437 
12438 	u8         reserved_at_20[0x10];
12439 	u8         op_mod[0x10];
12440 
12441 	u8         reserved_at_40[0x40];
12442 };
12443 
12444 struct mlx5_ifc_dealloc_sf_out_bits {
12445 	u8         status[0x8];
12446 	u8         reserved_at_8[0x18];
12447 
12448 	u8         syndrome[0x20];
12449 
12450 	u8         reserved_at_40[0x40];
12451 };
12452 
12453 struct mlx5_ifc_dealloc_sf_in_bits {
12454 	u8         opcode[0x10];
12455 	u8         reserved_at_10[0x10];
12456 
12457 	u8         reserved_at_20[0x10];
12458 	u8         op_mod[0x10];
12459 
12460 	u8         reserved_at_40[0x10];
12461 	u8         function_id[0x10];
12462 
12463 	u8         reserved_at_60[0x20];
12464 };
12465 
12466 struct mlx5_ifc_alloc_sf_out_bits {
12467 	u8         status[0x8];
12468 	u8         reserved_at_8[0x18];
12469 
12470 	u8         syndrome[0x20];
12471 
12472 	u8         reserved_at_40[0x40];
12473 };
12474 
12475 struct mlx5_ifc_alloc_sf_in_bits {
12476 	u8         opcode[0x10];
12477 	u8         reserved_at_10[0x10];
12478 
12479 	u8         reserved_at_20[0x10];
12480 	u8         op_mod[0x10];
12481 
12482 	u8         reserved_at_40[0x10];
12483 	u8         function_id[0x10];
12484 
12485 	u8         reserved_at_60[0x20];
12486 };
12487 
12488 struct mlx5_ifc_affiliated_event_header_bits {
12489 	u8         reserved_at_0[0x10];
12490 	u8         obj_type[0x10];
12491 
12492 	u8         obj_id[0x20];
12493 };
12494 
12495 enum {
12496 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT_ULL(0xc),
12497 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_IPSEC = BIT_ULL(0x13),
12498 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_SAMPLER = BIT_ULL(0x20),
12499 	MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = BIT_ULL(0x24),
12500 };
12501 
12502 enum {
12503 	MLX5_HCA_CAP_2_GENERAL_OBJECT_TYPES_RDMA_CTRL = BIT_ULL(0x13),
12504 };
12505 
12506 enum {
12507 	MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc,
12508 	MLX5_GENERAL_OBJECT_TYPES_IPSEC = 0x13,
12509 	MLX5_GENERAL_OBJECT_TYPES_SAMPLER = 0x20,
12510 	MLX5_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = 0x24,
12511 	MLX5_GENERAL_OBJECT_TYPES_MACSEC = 0x27,
12512 	MLX5_GENERAL_OBJECT_TYPES_INT_KEK = 0x47,
12513 	MLX5_GENERAL_OBJECT_TYPES_RDMA_CTRL = 0x53,
12514 	MLX5_GENERAL_OBJECT_TYPES_FLOW_TABLE_ALIAS = 0xff15,
12515 };
12516 
12517 enum {
12518 	MLX5_IPSEC_OBJECT_ICV_LEN_16B,
12519 };
12520 
12521 enum {
12522 	MLX5_IPSEC_ASO_REG_C_0_1 = 0x0,
12523 	MLX5_IPSEC_ASO_REG_C_2_3 = 0x1,
12524 	MLX5_IPSEC_ASO_REG_C_4_5 = 0x2,
12525 	MLX5_IPSEC_ASO_REG_C_6_7 = 0x3,
12526 };
12527 
12528 enum {
12529 	MLX5_IPSEC_ASO_MODE              = 0x0,
12530 	MLX5_IPSEC_ASO_REPLAY_PROTECTION = 0x1,
12531 	MLX5_IPSEC_ASO_INC_SN            = 0x2,
12532 };
12533 
12534 enum {
12535 	MLX5_IPSEC_ASO_REPLAY_WIN_32BIT  = 0x0,
12536 	MLX5_IPSEC_ASO_REPLAY_WIN_64BIT  = 0x1,
12537 	MLX5_IPSEC_ASO_REPLAY_WIN_128BIT = 0x2,
12538 	MLX5_IPSEC_ASO_REPLAY_WIN_256BIT = 0x3,
12539 };
12540 
12541 struct mlx5_ifc_ipsec_aso_bits {
12542 	u8         valid[0x1];
12543 	u8         reserved_at_201[0x1];
12544 	u8         mode[0x2];
12545 	u8         window_sz[0x2];
12546 	u8         soft_lft_arm[0x1];
12547 	u8         hard_lft_arm[0x1];
12548 	u8         remove_flow_enable[0x1];
12549 	u8         esn_event_arm[0x1];
12550 	u8         reserved_at_20a[0x16];
12551 
12552 	u8         remove_flow_pkt_cnt[0x20];
12553 
12554 	u8         remove_flow_soft_lft[0x20];
12555 
12556 	u8         reserved_at_260[0x80];
12557 
12558 	u8         mode_parameter[0x20];
12559 
12560 	u8         replay_protection_window[0x100];
12561 };
12562 
12563 struct mlx5_ifc_ipsec_obj_bits {
12564 	u8         modify_field_select[0x40];
12565 	u8         full_offload[0x1];
12566 	u8         reserved_at_41[0x1];
12567 	u8         esn_en[0x1];
12568 	u8         esn_overlap[0x1];
12569 	u8         reserved_at_44[0x2];
12570 	u8         icv_length[0x2];
12571 	u8         reserved_at_48[0x4];
12572 	u8         aso_return_reg[0x4];
12573 	u8         reserved_at_50[0x10];
12574 
12575 	u8         esn_msb[0x20];
12576 
12577 	u8         reserved_at_80[0x8];
12578 	u8         dekn[0x18];
12579 
12580 	u8         salt[0x20];
12581 
12582 	u8         implicit_iv[0x40];
12583 
12584 	u8         reserved_at_100[0x8];
12585 	u8         ipsec_aso_access_pd[0x18];
12586 	u8         reserved_at_120[0xe0];
12587 
12588 	struct mlx5_ifc_ipsec_aso_bits ipsec_aso;
12589 };
12590 
12591 struct mlx5_ifc_create_ipsec_obj_in_bits {
12592 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12593 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12594 };
12595 
12596 enum {
12597 	MLX5_MODIFY_IPSEC_BITMASK_ESN_OVERLAP = BIT(0),
12598 	MLX5_MODIFY_IPSEC_BITMASK_ESN_MSB = BIT(1),
12599 };
12600 
12601 struct mlx5_ifc_query_ipsec_obj_out_bits {
12602 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12603 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12604 };
12605 
12606 struct mlx5_ifc_modify_ipsec_obj_in_bits {
12607 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12608 	struct mlx5_ifc_ipsec_obj_bits ipsec_object;
12609 };
12610 
12611 enum {
12612 	MLX5_MACSEC_ASO_REPLAY_PROTECTION = 0x1,
12613 };
12614 
12615 enum {
12616 	MLX5_MACSEC_ASO_REPLAY_WIN_32BIT  = 0x0,
12617 	MLX5_MACSEC_ASO_REPLAY_WIN_64BIT  = 0x1,
12618 	MLX5_MACSEC_ASO_REPLAY_WIN_128BIT = 0x2,
12619 	MLX5_MACSEC_ASO_REPLAY_WIN_256BIT = 0x3,
12620 };
12621 
12622 #define MLX5_MACSEC_ASO_INC_SN  0x2
12623 #define MLX5_MACSEC_ASO_REG_C_4_5 0x2
12624 
12625 struct mlx5_ifc_macsec_aso_bits {
12626 	u8    valid[0x1];
12627 	u8    reserved_at_1[0x1];
12628 	u8    mode[0x2];
12629 	u8    window_size[0x2];
12630 	u8    soft_lifetime_arm[0x1];
12631 	u8    hard_lifetime_arm[0x1];
12632 	u8    remove_flow_enable[0x1];
12633 	u8    epn_event_arm[0x1];
12634 	u8    reserved_at_a[0x16];
12635 
12636 	u8    remove_flow_packet_count[0x20];
12637 
12638 	u8    remove_flow_soft_lifetime[0x20];
12639 
12640 	u8    reserved_at_60[0x80];
12641 
12642 	u8    mode_parameter[0x20];
12643 
12644 	u8    replay_protection_window[8][0x20];
12645 };
12646 
12647 struct mlx5_ifc_macsec_offload_obj_bits {
12648 	u8    modify_field_select[0x40];
12649 
12650 	u8    confidentiality_en[0x1];
12651 	u8    reserved_at_41[0x1];
12652 	u8    epn_en[0x1];
12653 	u8    epn_overlap[0x1];
12654 	u8    reserved_at_44[0x2];
12655 	u8    confidentiality_offset[0x2];
12656 	u8    reserved_at_48[0x4];
12657 	u8    aso_return_reg[0x4];
12658 	u8    reserved_at_50[0x10];
12659 
12660 	u8    epn_msb[0x20];
12661 
12662 	u8    reserved_at_80[0x8];
12663 	u8    dekn[0x18];
12664 
12665 	u8    reserved_at_a0[0x20];
12666 
12667 	u8    sci[0x40];
12668 
12669 	u8    reserved_at_100[0x8];
12670 	u8    macsec_aso_access_pd[0x18];
12671 
12672 	u8    reserved_at_120[0x60];
12673 
12674 	u8    salt[3][0x20];
12675 
12676 	u8    reserved_at_1e0[0x20];
12677 
12678 	struct mlx5_ifc_macsec_aso_bits macsec_aso;
12679 };
12680 
12681 struct mlx5_ifc_create_macsec_obj_in_bits {
12682 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12683 	struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12684 };
12685 
12686 struct mlx5_ifc_modify_macsec_obj_in_bits {
12687 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12688 	struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12689 };
12690 
12691 enum {
12692 	MLX5_MODIFY_MACSEC_BITMASK_EPN_OVERLAP = BIT(0),
12693 	MLX5_MODIFY_MACSEC_BITMASK_EPN_MSB = BIT(1),
12694 };
12695 
12696 struct mlx5_ifc_query_macsec_obj_out_bits {
12697 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12698 	struct mlx5_ifc_macsec_offload_obj_bits macsec_object;
12699 };
12700 
12701 struct mlx5_ifc_wrapped_dek_bits {
12702 	u8         gcm_iv[0x60];
12703 
12704 	u8         reserved_at_60[0x20];
12705 
12706 	u8         const0[0x1];
12707 	u8         key_size[0x1];
12708 	u8         reserved_at_82[0x2];
12709 	u8         key2_invalid[0x1];
12710 	u8         reserved_at_85[0x3];
12711 	u8         pd[0x18];
12712 
12713 	u8         key_purpose[0x5];
12714 	u8         reserved_at_a5[0x13];
12715 	u8         kek_id[0x8];
12716 
12717 	u8         reserved_at_c0[0x40];
12718 
12719 	u8         key1[0x8][0x20];
12720 
12721 	u8         key2[0x8][0x20];
12722 
12723 	u8         reserved_at_300[0x40];
12724 
12725 	u8         const1[0x1];
12726 	u8         reserved_at_341[0x1f];
12727 
12728 	u8         reserved_at_360[0x20];
12729 
12730 	u8         auth_tag[0x80];
12731 };
12732 
12733 struct mlx5_ifc_encryption_key_obj_bits {
12734 	u8         modify_field_select[0x40];
12735 
12736 	u8         state[0x8];
12737 	u8         sw_wrapped[0x1];
12738 	u8         reserved_at_49[0xb];
12739 	u8         key_size[0x4];
12740 	u8         reserved_at_58[0x4];
12741 	u8         key_purpose[0x4];
12742 
12743 	u8         reserved_at_60[0x8];
12744 	u8         pd[0x18];
12745 
12746 	u8         reserved_at_80[0x100];
12747 
12748 	u8         opaque[0x40];
12749 
12750 	u8         reserved_at_1c0[0x40];
12751 
12752 	u8         key[8][0x80];
12753 
12754 	u8         sw_wrapped_dek[8][0x80];
12755 
12756 	u8         reserved_at_a00[0x600];
12757 };
12758 
12759 struct mlx5_ifc_create_encryption_key_in_bits {
12760 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12761 	struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
12762 };
12763 
12764 struct mlx5_ifc_modify_encryption_key_in_bits {
12765 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12766 	struct mlx5_ifc_encryption_key_obj_bits encryption_key_object;
12767 };
12768 
12769 enum {
12770 	MLX5_FLOW_METER_MODE_BYTES_IP_LENGTH		= 0x0,
12771 	MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2		= 0x1,
12772 	MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2_IPG	= 0x2,
12773 	MLX5_FLOW_METER_MODE_NUM_PACKETS		= 0x3,
12774 };
12775 
12776 struct mlx5_ifc_flow_meter_parameters_bits {
12777 	u8         valid[0x1];
12778 	u8         bucket_overflow[0x1];
12779 	u8         start_color[0x2];
12780 	u8         both_buckets_on_green[0x1];
12781 	u8         reserved_at_5[0x1];
12782 	u8         meter_mode[0x2];
12783 	u8         reserved_at_8[0x18];
12784 
12785 	u8         reserved_at_20[0x20];
12786 
12787 	u8         reserved_at_40[0x3];
12788 	u8         cbs_exponent[0x5];
12789 	u8         cbs_mantissa[0x8];
12790 	u8         reserved_at_50[0x3];
12791 	u8         cir_exponent[0x5];
12792 	u8         cir_mantissa[0x8];
12793 
12794 	u8         reserved_at_60[0x20];
12795 
12796 	u8         reserved_at_80[0x3];
12797 	u8         ebs_exponent[0x5];
12798 	u8         ebs_mantissa[0x8];
12799 	u8         reserved_at_90[0x3];
12800 	u8         eir_exponent[0x5];
12801 	u8         eir_mantissa[0x8];
12802 
12803 	u8         reserved_at_a0[0x60];
12804 };
12805 
12806 struct mlx5_ifc_flow_meter_aso_obj_bits {
12807 	u8         modify_field_select[0x40];
12808 
12809 	u8         reserved_at_40[0x40];
12810 
12811 	u8         reserved_at_80[0x8];
12812 	u8         meter_aso_access_pd[0x18];
12813 
12814 	u8         reserved_at_a0[0x160];
12815 
12816 	struct mlx5_ifc_flow_meter_parameters_bits flow_meter_parameters[2];
12817 };
12818 
12819 struct mlx5_ifc_create_flow_meter_aso_obj_in_bits {
12820 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
12821 	struct mlx5_ifc_flow_meter_aso_obj_bits flow_meter_aso_obj;
12822 };
12823 
12824 struct mlx5_ifc_int_kek_obj_bits {
12825 	u8         modify_field_select[0x40];
12826 
12827 	u8         state[0x8];
12828 	u8         auto_gen[0x1];
12829 	u8         reserved_at_49[0xb];
12830 	u8         key_size[0x4];
12831 	u8         reserved_at_58[0x8];
12832 
12833 	u8         reserved_at_60[0x8];
12834 	u8         pd[0x18];
12835 
12836 	u8         reserved_at_80[0x180];
12837 	u8         key[8][0x80];
12838 
12839 	u8         reserved_at_600[0x200];
12840 };
12841 
12842 struct mlx5_ifc_create_int_kek_obj_in_bits {
12843 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12844 	struct mlx5_ifc_int_kek_obj_bits int_kek_object;
12845 };
12846 
12847 struct mlx5_ifc_create_int_kek_obj_out_bits {
12848 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12849 	struct mlx5_ifc_int_kek_obj_bits int_kek_object;
12850 };
12851 
12852 struct mlx5_ifc_sampler_obj_bits {
12853 	u8         modify_field_select[0x40];
12854 
12855 	u8         table_type[0x8];
12856 	u8         level[0x8];
12857 	u8         reserved_at_50[0xf];
12858 	u8         ignore_flow_level[0x1];
12859 
12860 	u8         sample_ratio[0x20];
12861 
12862 	u8         reserved_at_80[0x8];
12863 	u8         sample_table_id[0x18];
12864 
12865 	u8         reserved_at_a0[0x8];
12866 	u8         default_table_id[0x18];
12867 
12868 	u8         sw_steering_icm_address_rx[0x40];
12869 	u8         sw_steering_icm_address_tx[0x40];
12870 
12871 	u8         reserved_at_140[0xa0];
12872 };
12873 
12874 struct mlx5_ifc_create_sampler_obj_in_bits {
12875 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
12876 	struct mlx5_ifc_sampler_obj_bits sampler_object;
12877 };
12878 
12879 struct mlx5_ifc_query_sampler_obj_out_bits {
12880 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
12881 	struct mlx5_ifc_sampler_obj_bits sampler_object;
12882 };
12883 
12884 enum {
12885 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0,
12886 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1,
12887 };
12888 
12889 enum {
12890 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_TLS = 0x1,
12891 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_IPSEC = 0x2,
12892 	MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_MACSEC = 0x4,
12893 };
12894 
12895 struct mlx5_ifc_tls_static_params_bits {
12896 	u8         const_2[0x2];
12897 	u8         tls_version[0x4];
12898 	u8         const_1[0x2];
12899 	u8         reserved_at_8[0x14];
12900 	u8         encryption_standard[0x4];
12901 
12902 	u8         reserved_at_20[0x20];
12903 
12904 	u8         initial_record_number[0x40];
12905 
12906 	u8         resync_tcp_sn[0x20];
12907 
12908 	u8         gcm_iv[0x20];
12909 
12910 	u8         implicit_iv[0x40];
12911 
12912 	u8         reserved_at_100[0x8];
12913 	u8         dek_index[0x18];
12914 
12915 	u8         reserved_at_120[0xe0];
12916 };
12917 
12918 struct mlx5_ifc_tls_progress_params_bits {
12919 	u8         next_record_tcp_sn[0x20];
12920 
12921 	u8         hw_resync_tcp_sn[0x20];
12922 
12923 	u8         record_tracker_state[0x2];
12924 	u8         auth_state[0x2];
12925 	u8         reserved_at_44[0x4];
12926 	u8         hw_offset_record_number[0x18];
12927 };
12928 
12929 enum {
12930 	MLX5_MTT_PERM_READ	= 1 << 0,
12931 	MLX5_MTT_PERM_WRITE	= 1 << 1,
12932 	MLX5_MTT_PERM_RW	= MLX5_MTT_PERM_READ | MLX5_MTT_PERM_WRITE,
12933 };
12934 
12935 enum {
12936 	MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_INITIATOR  = 0x0,
12937 	MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_RESPONDER  = 0x1,
12938 };
12939 
12940 struct mlx5_ifc_suspend_vhca_in_bits {
12941 	u8         opcode[0x10];
12942 	u8         uid[0x10];
12943 
12944 	u8         reserved_at_20[0x10];
12945 	u8         op_mod[0x10];
12946 
12947 	u8         reserved_at_40[0x10];
12948 	u8         vhca_id[0x10];
12949 
12950 	u8         reserved_at_60[0x20];
12951 };
12952 
12953 struct mlx5_ifc_suspend_vhca_out_bits {
12954 	u8         status[0x8];
12955 	u8         reserved_at_8[0x18];
12956 
12957 	u8         syndrome[0x20];
12958 
12959 	u8         reserved_at_40[0x40];
12960 };
12961 
12962 enum {
12963 	MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_RESPONDER  = 0x0,
12964 	MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_INITIATOR  = 0x1,
12965 };
12966 
12967 struct mlx5_ifc_resume_vhca_in_bits {
12968 	u8         opcode[0x10];
12969 	u8         uid[0x10];
12970 
12971 	u8         reserved_at_20[0x10];
12972 	u8         op_mod[0x10];
12973 
12974 	u8         reserved_at_40[0x10];
12975 	u8         vhca_id[0x10];
12976 
12977 	u8         reserved_at_60[0x20];
12978 };
12979 
12980 struct mlx5_ifc_resume_vhca_out_bits {
12981 	u8         status[0x8];
12982 	u8         reserved_at_8[0x18];
12983 
12984 	u8         syndrome[0x20];
12985 
12986 	u8         reserved_at_40[0x40];
12987 };
12988 
12989 struct mlx5_ifc_query_vhca_migration_state_in_bits {
12990 	u8         opcode[0x10];
12991 	u8         uid[0x10];
12992 
12993 	u8         reserved_at_20[0x10];
12994 	u8         op_mod[0x10];
12995 
12996 	u8         incremental[0x1];
12997 	u8         chunk[0x1];
12998 	u8         reserved_at_42[0xe];
12999 	u8         vhca_id[0x10];
13000 
13001 	u8         reserved_at_60[0x20];
13002 };
13003 
13004 struct mlx5_ifc_query_vhca_migration_state_out_bits {
13005 	u8         status[0x8];
13006 	u8         reserved_at_8[0x18];
13007 
13008 	u8         syndrome[0x20];
13009 
13010 	u8         reserved_at_40[0x40];
13011 
13012 	u8         required_umem_size[0x20];
13013 
13014 	u8         reserved_at_a0[0x20];
13015 
13016 	u8         remaining_total_size[0x40];
13017 
13018 	u8         reserved_at_100[0x100];
13019 };
13020 
13021 struct mlx5_ifc_save_vhca_state_in_bits {
13022 	u8         opcode[0x10];
13023 	u8         uid[0x10];
13024 
13025 	u8         reserved_at_20[0x10];
13026 	u8         op_mod[0x10];
13027 
13028 	u8         incremental[0x1];
13029 	u8         set_track[0x1];
13030 	u8         reserved_at_42[0xe];
13031 	u8         vhca_id[0x10];
13032 
13033 	u8         reserved_at_60[0x20];
13034 
13035 	u8         va[0x40];
13036 
13037 	u8         mkey[0x20];
13038 
13039 	u8         size[0x20];
13040 };
13041 
13042 struct mlx5_ifc_save_vhca_state_out_bits {
13043 	u8         status[0x8];
13044 	u8         reserved_at_8[0x18];
13045 
13046 	u8         syndrome[0x20];
13047 
13048 	u8         actual_image_size[0x20];
13049 
13050 	u8         next_required_umem_size[0x20];
13051 };
13052 
13053 struct mlx5_ifc_load_vhca_state_in_bits {
13054 	u8         opcode[0x10];
13055 	u8         uid[0x10];
13056 
13057 	u8         reserved_at_20[0x10];
13058 	u8         op_mod[0x10];
13059 
13060 	u8         reserved_at_40[0x10];
13061 	u8         vhca_id[0x10];
13062 
13063 	u8         reserved_at_60[0x20];
13064 
13065 	u8         va[0x40];
13066 
13067 	u8         mkey[0x20];
13068 
13069 	u8         size[0x20];
13070 };
13071 
13072 struct mlx5_ifc_load_vhca_state_out_bits {
13073 	u8         status[0x8];
13074 	u8         reserved_at_8[0x18];
13075 
13076 	u8         syndrome[0x20];
13077 
13078 	u8         reserved_at_40[0x40];
13079 };
13080 
13081 struct mlx5_ifc_adv_rdma_cap_bits {
13082 	u8         rdma_transport_manager[0x1];
13083 	u8         rdma_transport_manager_other_eswitch[0x1];
13084 	u8         reserved_at_2[0x1e];
13085 
13086 	u8         rcx_type[0x8];
13087 	u8         reserved_at_28[0x2];
13088 	u8         ps_entry_log_max_value[0x6];
13089 	u8         reserved_at_30[0x6];
13090 	u8         qp_max_ps_num_entry[0xa];
13091 
13092 	u8         mp_max_num_queues[0x8];
13093 	u8         ps_user_context_max_log_size[0x8];
13094 	u8         message_based_qp_and_striding_wq[0x8];
13095 	u8         reserved_at_58[0x8];
13096 
13097 	u8         max_receive_send_message_size_stride[0x10];
13098 	u8         reserved_at_70[0x10];
13099 
13100 	u8         max_receive_send_message_size_byte[0x20];
13101 
13102 	u8         reserved_at_a0[0x160];
13103 
13104 	struct mlx5_ifc_flow_table_prop_layout_bits rdma_transport_rx_flow_table_properties;
13105 
13106 	struct mlx5_ifc_flow_table_prop_layout_bits rdma_transport_tx_flow_table_properties;
13107 
13108 	struct mlx5_ifc_flow_table_fields_supported_2_bits rdma_transport_rx_ft_field_support_2;
13109 
13110 	struct mlx5_ifc_flow_table_fields_supported_2_bits rdma_transport_tx_ft_field_support_2;
13111 
13112 	struct mlx5_ifc_flow_table_fields_supported_2_bits rdma_transport_rx_ft_field_bitmask_support_2;
13113 
13114 	struct mlx5_ifc_flow_table_fields_supported_2_bits rdma_transport_tx_ft_field_bitmask_support_2;
13115 
13116 	u8         reserved_at_800[0x3800];
13117 };
13118 
13119 struct mlx5_ifc_adv_virtualization_cap_bits {
13120 	u8         reserved_at_0[0x3];
13121 	u8         pg_track_log_max_num[0x5];
13122 	u8         pg_track_max_num_range[0x8];
13123 	u8         pg_track_log_min_addr_space[0x8];
13124 	u8         pg_track_log_max_addr_space[0x8];
13125 
13126 	u8         reserved_at_20[0x3];
13127 	u8         pg_track_log_min_msg_size[0x5];
13128 	u8         reserved_at_28[0x3];
13129 	u8         pg_track_log_max_msg_size[0x5];
13130 	u8         reserved_at_30[0x3];
13131 	u8         pg_track_log_min_page_size[0x5];
13132 	u8         reserved_at_38[0x3];
13133 	u8         pg_track_log_max_page_size[0x5];
13134 
13135 	u8         reserved_at_40[0x7c0];
13136 };
13137 
13138 struct mlx5_ifc_page_track_report_entry_bits {
13139 	u8         dirty_address_high[0x20];
13140 
13141 	u8         dirty_address_low[0x20];
13142 };
13143 
13144 enum {
13145 	MLX5_PAGE_TRACK_STATE_TRACKING,
13146 	MLX5_PAGE_TRACK_STATE_REPORTING,
13147 	MLX5_PAGE_TRACK_STATE_ERROR,
13148 };
13149 
13150 struct mlx5_ifc_page_track_range_bits {
13151 	u8         start_address[0x40];
13152 
13153 	u8         length[0x40];
13154 };
13155 
13156 struct mlx5_ifc_page_track_bits {
13157 	u8         modify_field_select[0x40];
13158 
13159 	u8         reserved_at_40[0x10];
13160 	u8         vhca_id[0x10];
13161 
13162 	u8         reserved_at_60[0x20];
13163 
13164 	u8         state[0x4];
13165 	u8         track_type[0x4];
13166 	u8         log_addr_space_size[0x8];
13167 	u8         reserved_at_90[0x3];
13168 	u8         log_page_size[0x5];
13169 	u8         reserved_at_98[0x3];
13170 	u8         log_msg_size[0x5];
13171 
13172 	u8         reserved_at_a0[0x8];
13173 	u8         reporting_qpn[0x18];
13174 
13175 	u8         reserved_at_c0[0x18];
13176 	u8         num_ranges[0x8];
13177 
13178 	u8         reserved_at_e0[0x20];
13179 
13180 	u8         range_start_address[0x40];
13181 
13182 	u8         length[0x40];
13183 
13184 	struct     mlx5_ifc_page_track_range_bits track_range[0];
13185 };
13186 
13187 struct mlx5_ifc_create_page_track_obj_in_bits {
13188 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
13189 	struct mlx5_ifc_page_track_bits obj_context;
13190 };
13191 
13192 struct mlx5_ifc_modify_page_track_obj_in_bits {
13193 	struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
13194 	struct mlx5_ifc_page_track_bits obj_context;
13195 };
13196 
13197 struct mlx5_ifc_query_page_track_obj_out_bits {
13198 	struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
13199 	struct mlx5_ifc_page_track_bits obj_context;
13200 };
13201 
13202 struct mlx5_ifc_msecq_reg_bits {
13203 	u8         reserved_at_0[0x20];
13204 
13205 	u8         reserved_at_20[0x12];
13206 	u8         network_option[0x2];
13207 	u8         local_ssm_code[0x4];
13208 	u8         local_enhanced_ssm_code[0x8];
13209 
13210 	u8         local_clock_identity[0x40];
13211 
13212 	u8         reserved_at_80[0x180];
13213 };
13214 
13215 enum {
13216 	MLX5_MSEES_FIELD_SELECT_ENABLE			= BIT(0),
13217 	MLX5_MSEES_FIELD_SELECT_ADMIN_STATUS		= BIT(1),
13218 	MLX5_MSEES_FIELD_SELECT_ADMIN_FREQ_MEASURE	= BIT(2),
13219 };
13220 
13221 enum mlx5_msees_admin_status {
13222 	MLX5_MSEES_ADMIN_STATUS_FREE_RUNNING		= 0x0,
13223 	MLX5_MSEES_ADMIN_STATUS_TRACK			= 0x1,
13224 };
13225 
13226 enum mlx5_msees_oper_status {
13227 	MLX5_MSEES_OPER_STATUS_FREE_RUNNING		= 0x0,
13228 	MLX5_MSEES_OPER_STATUS_SELF_TRACK		= 0x1,
13229 	MLX5_MSEES_OPER_STATUS_OTHER_TRACK		= 0x2,
13230 	MLX5_MSEES_OPER_STATUS_HOLDOVER			= 0x3,
13231 	MLX5_MSEES_OPER_STATUS_FAIL_HOLDOVER		= 0x4,
13232 	MLX5_MSEES_OPER_STATUS_FAIL_FREE_RUNNING	= 0x5,
13233 };
13234 
13235 enum mlx5_msees_failure_reason {
13236 	MLX5_MSEES_FAILURE_REASON_UNDEFINED_ERROR		= 0x0,
13237 	MLX5_MSEES_FAILURE_REASON_PORT_DOWN			= 0x1,
13238 	MLX5_MSEES_FAILURE_REASON_TOO_HIGH_FREQUENCY_DIFF	= 0x2,
13239 	MLX5_MSEES_FAILURE_REASON_NET_SYNCHRONIZER_DEVICE_ERROR	= 0x3,
13240 	MLX5_MSEES_FAILURE_REASON_LACK_OF_RESOURCES		= 0x4,
13241 };
13242 
13243 struct mlx5_ifc_msees_reg_bits {
13244 	u8         reserved_at_0[0x8];
13245 	u8         local_port[0x8];
13246 	u8         pnat[0x2];
13247 	u8         lp_msb[0x2];
13248 	u8         reserved_at_14[0xc];
13249 
13250 	u8         field_select[0x20];
13251 
13252 	u8         admin_status[0x4];
13253 	u8         oper_status[0x4];
13254 	u8         ho_acq[0x1];
13255 	u8         reserved_at_49[0xc];
13256 	u8         admin_freq_measure[0x1];
13257 	u8         oper_freq_measure[0x1];
13258 	u8         failure_reason[0x9];
13259 
13260 	u8         frequency_diff[0x20];
13261 
13262 	u8         reserved_at_80[0x180];
13263 };
13264 
13265 struct mlx5_ifc_mrtcq_reg_bits {
13266 	u8         reserved_at_0[0x40];
13267 
13268 	u8         rt_clock_identity[0x40];
13269 
13270 	u8         reserved_at_80[0x180];
13271 };
13272 
13273 #endif /* MLX5_IFC_H */
13274