xref: /linux/include/linux/io-pgtable.h (revision e67890c97944b9962cf8c140a7f8077ed643b7d7)
1b77cf11fSRob Herring /* SPDX-License-Identifier: GPL-2.0 */
2b77cf11fSRob Herring #ifndef __IO_PGTABLE_H
3b77cf11fSRob Herring #define __IO_PGTABLE_H
4a2d3a382SWill Deacon 
5b77cf11fSRob Herring #include <linux/bitops.h>
6a2d3a382SWill Deacon #include <linux/iommu.h>
7b77cf11fSRob Herring 
8b77cf11fSRob Herring /*
9b77cf11fSRob Herring  * Public API for use by IOMMU drivers
10b77cf11fSRob Herring  */
11b77cf11fSRob Herring enum io_pgtable_fmt {
12b77cf11fSRob Herring 	ARM_32_LPAE_S1,
13b77cf11fSRob Herring 	ARM_32_LPAE_S2,
14b77cf11fSRob Herring 	ARM_64_LPAE_S1,
15b77cf11fSRob Herring 	ARM_64_LPAE_S2,
16b77cf11fSRob Herring 	ARM_V7S,
17d08d42deSRob Herring 	ARM_MALI_LPAE,
18b77cf11fSRob Herring 	IO_PGTABLE_NUM_FMTS,
19b77cf11fSRob Herring };
20b77cf11fSRob Herring 
21b77cf11fSRob Herring /**
22298f7889SWill Deacon  * struct iommu_flush_ops - IOMMU callbacks for TLB and page table management.
23b77cf11fSRob Herring  *
24b77cf11fSRob Herring  * @tlb_flush_all:  Synchronously invalidate the entire TLB context.
253445545bSWill Deacon  * @tlb_flush_walk: Synchronously invalidate all intermediate TLB state
263445545bSWill Deacon  *                  (sometimes referred to as the "walk cache") for a virtual
273445545bSWill Deacon  *                  address range.
283445545bSWill Deacon  * @tlb_flush_leaf: Synchronously invalidate all leaf TLB state for a virtual
293445545bSWill Deacon  *                  address range.
30abfd6fe0SWill Deacon  * @tlb_add_page:   Optional callback to queue up leaf TLB invalidation for a
313951c41aSWill Deacon  *                  single page.  IOMMUs that cannot batch TLB invalidation
323951c41aSWill Deacon  *                  operations efficiently will typically issue them here, but
333951c41aSWill Deacon  *                  others may decide to update the iommu_iotlb_gather structure
34aae4c8e2STom Murphy  *                  and defer the invalidation until iommu_iotlb_sync() instead.
35b77cf11fSRob Herring  *
36b77cf11fSRob Herring  * Note that these can all be called in atomic context and must therefore
37b77cf11fSRob Herring  * not block.
38b77cf11fSRob Herring  */
39298f7889SWill Deacon struct iommu_flush_ops {
40b77cf11fSRob Herring 	void (*tlb_flush_all)(void *cookie);
413445545bSWill Deacon 	void (*tlb_flush_walk)(unsigned long iova, size_t size, size_t granule,
423445545bSWill Deacon 			       void *cookie);
433445545bSWill Deacon 	void (*tlb_flush_leaf)(unsigned long iova, size_t size, size_t granule,
443445545bSWill Deacon 			       void *cookie);
453951c41aSWill Deacon 	void (*tlb_add_page)(struct iommu_iotlb_gather *gather,
463951c41aSWill Deacon 			     unsigned long iova, size_t granule, void *cookie);
47b77cf11fSRob Herring };
48b77cf11fSRob Herring 
49b77cf11fSRob Herring /**
50b77cf11fSRob Herring  * struct io_pgtable_cfg - Configuration data for a set of page tables.
51b77cf11fSRob Herring  *
52b77cf11fSRob Herring  * @quirks:        A bitmap of hardware quirks that require some special
53b77cf11fSRob Herring  *                 action by the low-level page table allocator.
54b77cf11fSRob Herring  * @pgsize_bitmap: A bitmap of page sizes supported by this set of page
55b77cf11fSRob Herring  *                 tables.
56b77cf11fSRob Herring  * @ias:           Input address (iova) size, in bits.
57b77cf11fSRob Herring  * @oas:           Output address (paddr) size, in bits.
584f41845bSWill Deacon  * @coherent_walk  A flag to indicate whether or not page table walks made
594f41845bSWill Deacon  *                 by the IOMMU are coherent with the CPU caches.
60b77cf11fSRob Herring  * @tlb:           TLB management callbacks for this set of tables.
61b77cf11fSRob Herring  * @iommu_dev:     The device representing the DMA configuration for the
62b77cf11fSRob Herring  *                 page table walker.
63b77cf11fSRob Herring  */
64b77cf11fSRob Herring struct io_pgtable_cfg {
65b77cf11fSRob Herring 	/*
66b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_ARM_NS: (ARM formats) Set NS and NSTABLE bits in
67b77cf11fSRob Herring 	 *	stage 1 PTEs, for hardware which insists on validating them
68b77cf11fSRob Herring 	 *	even in	non-secure state where they should normally be ignored.
69b77cf11fSRob Herring 	 *
70b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NO_PERMS: Ignore the IOMMU_READ, IOMMU_WRITE and
71b77cf11fSRob Herring 	 *	IOMMU_NOEXEC flags and map everything with full access, for
72b77cf11fSRob Herring 	 *	hardware which does not implement the permissions of a given
73b77cf11fSRob Herring 	 *	format, and/or requires some format-specific default value.
74b77cf11fSRob Herring 	 *
75b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_TLBI_ON_MAP: If the format forbids caching invalid
76b77cf11fSRob Herring 	 *	(unmapped) entries but the hardware might do so anyway, perform
77b77cf11fSRob Herring 	 *	TLB maintenance when mapping as well as when unmapping.
78b77cf11fSRob Herring 	 *
794c019de6SYong Wu 	 * IO_PGTABLE_QUIRK_ARM_MTK_EXT: (ARM v7s format) MediaTek IOMMUs extend
804c019de6SYong Wu 	 *	to support up to 34 bits PA where the bit32 and bit33 are
814c019de6SYong Wu 	 *	encoded in the bit9 and bit4 of the PTE respectively.
82b77cf11fSRob Herring 	 *
83b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NON_STRICT: Skip issuing synchronous leaf TLBIs
84b77cf11fSRob Herring 	 *	on unmap, for DMA domains using the flush queue mechanism for
85b77cf11fSRob Herring 	 *	delayed invalidation.
86db690301SRobin Murphy 	 *
87db690301SRobin Murphy 	 * IO_PGTABLE_QUIRK_ARM_TTBR1: (ARM LPAE format) Configure the table
88db690301SRobin Murphy 	 *	for use in the upper half of a split address space.
89*e67890c9SSai Prakash Ranjan 	 *
90*e67890c9SSai Prakash Ranjan 	 * IO_PGTABLE_QUIRK_ARM_OUTER_WBWA: Override the outer-cacheability
91*e67890c9SSai Prakash Ranjan 	 *	attributes set in the TCR for a non-coherent page-table walker.
92b77cf11fSRob Herring 	 */
93b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_ARM_NS		BIT(0)
94b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_NO_PERMS	BIT(1)
95b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_TLBI_ON_MAP	BIT(2)
9673d50811SYong Wu 	#define IO_PGTABLE_QUIRK_ARM_MTK_EXT	BIT(3)
974f41845bSWill Deacon 	#define IO_PGTABLE_QUIRK_NON_STRICT	BIT(4)
98db690301SRobin Murphy 	#define IO_PGTABLE_QUIRK_ARM_TTBR1	BIT(5)
99*e67890c9SSai Prakash Ranjan 	#define IO_PGTABLE_QUIRK_ARM_OUTER_WBWA	BIT(6)
100b77cf11fSRob Herring 	unsigned long			quirks;
101b77cf11fSRob Herring 	unsigned long			pgsize_bitmap;
102b77cf11fSRob Herring 	unsigned int			ias;
103b77cf11fSRob Herring 	unsigned int			oas;
1044f41845bSWill Deacon 	bool				coherent_walk;
105298f7889SWill Deacon 	const struct iommu_flush_ops	*tlb;
106b77cf11fSRob Herring 	struct device			*iommu_dev;
107b77cf11fSRob Herring 
108b77cf11fSRob Herring 	/* Low-level data specific to the table format */
109b77cf11fSRob Herring 	union {
110b77cf11fSRob Herring 		struct {
111d1e5f26fSRobin Murphy 			u64	ttbr;
112fb485eb1SRobin Murphy 			struct {
113fb485eb1SRobin Murphy 				u32	ips:3;
114fb485eb1SRobin Murphy 				u32	tg:2;
115fb485eb1SRobin Murphy 				u32	sh:2;
116fb485eb1SRobin Murphy 				u32	orgn:2;
117fb485eb1SRobin Murphy 				u32	irgn:2;
118fb485eb1SRobin Murphy 				u32	tsz:6;
119fb485eb1SRobin Murphy 			}	tcr;
120205577abSRobin Murphy 			u64	mair;
121b77cf11fSRob Herring 		} arm_lpae_s1_cfg;
122b77cf11fSRob Herring 
123b77cf11fSRob Herring 		struct {
124b77cf11fSRob Herring 			u64	vttbr;
125ac4b80e5SWill Deacon 			struct {
126ac4b80e5SWill Deacon 				u32	ps:3;
127ac4b80e5SWill Deacon 				u32	tg:2;
128ac4b80e5SWill Deacon 				u32	sh:2;
129ac4b80e5SWill Deacon 				u32	orgn:2;
130ac4b80e5SWill Deacon 				u32	irgn:2;
131ac4b80e5SWill Deacon 				u32	sl:2;
132ac4b80e5SWill Deacon 				u32	tsz:6;
133ac4b80e5SWill Deacon 			}	vtcr;
134b77cf11fSRob Herring 		} arm_lpae_s2_cfg;
135b77cf11fSRob Herring 
136b77cf11fSRob Herring 		struct {
137d1e5f26fSRobin Murphy 			u32	ttbr;
138b77cf11fSRob Herring 			u32	tcr;
139b77cf11fSRob Herring 			u32	nmrr;
140b77cf11fSRob Herring 			u32	prrr;
141b77cf11fSRob Herring 		} arm_v7s_cfg;
142d08d42deSRob Herring 
143d08d42deSRob Herring 		struct {
144d08d42deSRob Herring 			u64	transtab;
145d08d42deSRob Herring 			u64	memattr;
146d08d42deSRob Herring 		} arm_mali_lpae_cfg;
147b77cf11fSRob Herring 	};
148b77cf11fSRob Herring };
149b77cf11fSRob Herring 
150b77cf11fSRob Herring /**
151b77cf11fSRob Herring  * struct io_pgtable_ops - Page table manipulation API for IOMMU drivers.
152b77cf11fSRob Herring  *
153b77cf11fSRob Herring  * @map:          Map a physically contiguous memory region.
154b77cf11fSRob Herring  * @unmap:        Unmap a physically contiguous memory region.
155b77cf11fSRob Herring  * @iova_to_phys: Translate iova to physical address.
156b77cf11fSRob Herring  *
157b77cf11fSRob Herring  * These functions map directly onto the iommu_ops member functions with
158b77cf11fSRob Herring  * the same names.
159b77cf11fSRob Herring  */
160b77cf11fSRob Herring struct io_pgtable_ops {
161b77cf11fSRob Herring 	int (*map)(struct io_pgtable_ops *ops, unsigned long iova,
162f34ce7a7SBaolin Wang 		   phys_addr_t paddr, size_t size, int prot, gfp_t gfp);
163b77cf11fSRob Herring 	size_t (*unmap)(struct io_pgtable_ops *ops, unsigned long iova,
164a2d3a382SWill Deacon 			size_t size, struct iommu_iotlb_gather *gather);
165b77cf11fSRob Herring 	phys_addr_t (*iova_to_phys)(struct io_pgtable_ops *ops,
166b77cf11fSRob Herring 				    unsigned long iova);
167b77cf11fSRob Herring };
168b77cf11fSRob Herring 
169b77cf11fSRob Herring /**
170b77cf11fSRob Herring  * alloc_io_pgtable_ops() - Allocate a page table allocator for use by an IOMMU.
171b77cf11fSRob Herring  *
172b77cf11fSRob Herring  * @fmt:    The page table format.
173b77cf11fSRob Herring  * @cfg:    The page table configuration. This will be modified to represent
174b77cf11fSRob Herring  *          the configuration actually provided by the allocator (e.g. the
175b77cf11fSRob Herring  *          pgsize_bitmap may be restricted).
176b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
177b77cf11fSRob Herring  *          the callback routines in cfg->tlb.
178b77cf11fSRob Herring  */
179b77cf11fSRob Herring struct io_pgtable_ops *alloc_io_pgtable_ops(enum io_pgtable_fmt fmt,
180b77cf11fSRob Herring 					    struct io_pgtable_cfg *cfg,
181b77cf11fSRob Herring 					    void *cookie);
182b77cf11fSRob Herring 
183b77cf11fSRob Herring /**
184b77cf11fSRob Herring  * free_io_pgtable_ops() - Free an io_pgtable_ops structure. The caller
185b77cf11fSRob Herring  *                         *must* ensure that the page table is no longer
186b77cf11fSRob Herring  *                         live, but the TLB can be dirty.
187b77cf11fSRob Herring  *
188b77cf11fSRob Herring  * @ops: The ops returned from alloc_io_pgtable_ops.
189b77cf11fSRob Herring  */
190b77cf11fSRob Herring void free_io_pgtable_ops(struct io_pgtable_ops *ops);
191b77cf11fSRob Herring 
192b77cf11fSRob Herring 
193b77cf11fSRob Herring /*
194b77cf11fSRob Herring  * Internal structures for page table allocator implementations.
195b77cf11fSRob Herring  */
196b77cf11fSRob Herring 
197b77cf11fSRob Herring /**
198b77cf11fSRob Herring  * struct io_pgtable - Internal structure describing a set of page tables.
199b77cf11fSRob Herring  *
200b77cf11fSRob Herring  * @fmt:    The page table format.
201b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
202b77cf11fSRob Herring  *          any callback routines.
203b77cf11fSRob Herring  * @cfg:    A copy of the page table configuration.
204b77cf11fSRob Herring  * @ops:    The page table operations in use for this set of page tables.
205b77cf11fSRob Herring  */
206b77cf11fSRob Herring struct io_pgtable {
207b77cf11fSRob Herring 	enum io_pgtable_fmt	fmt;
208b77cf11fSRob Herring 	void			*cookie;
209b77cf11fSRob Herring 	struct io_pgtable_cfg	cfg;
210b77cf11fSRob Herring 	struct io_pgtable_ops	ops;
211b77cf11fSRob Herring };
212b77cf11fSRob Herring 
213b77cf11fSRob Herring #define io_pgtable_ops_to_pgtable(x) container_of((x), struct io_pgtable, ops)
214b77cf11fSRob Herring 
215a7656ecfSSai Prakash Ranjan struct io_pgtable_domain_attr {
216a7656ecfSSai Prakash Ranjan 	unsigned long quirks;
217a7656ecfSSai Prakash Ranjan };
218a7656ecfSSai Prakash Ranjan 
219b77cf11fSRob Herring static inline void io_pgtable_tlb_flush_all(struct io_pgtable *iop)
220b77cf11fSRob Herring {
221b77cf11fSRob Herring 	iop->cfg.tlb->tlb_flush_all(iop->cookie);
222b77cf11fSRob Herring }
223b77cf11fSRob Herring 
22410b7a7d9SWill Deacon static inline void
22510b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(struct io_pgtable *iop, unsigned long iova,
22610b7a7d9SWill Deacon 			  size_t size, size_t granule)
227b77cf11fSRob Herring {
22810b7a7d9SWill Deacon 	iop->cfg.tlb->tlb_flush_walk(iova, size, granule, iop->cookie);
229b77cf11fSRob Herring }
230b77cf11fSRob Herring 
23110b7a7d9SWill Deacon static inline void
23210b7a7d9SWill Deacon io_pgtable_tlb_flush_leaf(struct io_pgtable *iop, unsigned long iova,
23310b7a7d9SWill Deacon 			  size_t size, size_t granule)
234b77cf11fSRob Herring {
23510b7a7d9SWill Deacon 	iop->cfg.tlb->tlb_flush_leaf(iova, size, granule, iop->cookie);
23610b7a7d9SWill Deacon }
23710b7a7d9SWill Deacon 
238abfd6fe0SWill Deacon static inline void
2393951c41aSWill Deacon io_pgtable_tlb_add_page(struct io_pgtable *iop,
2403951c41aSWill Deacon 			struct iommu_iotlb_gather * gather, unsigned long iova,
241abfd6fe0SWill Deacon 			size_t granule)
242b77cf11fSRob Herring {
243abfd6fe0SWill Deacon 	if (iop->cfg.tlb->tlb_add_page)
2443951c41aSWill Deacon 		iop->cfg.tlb->tlb_add_page(gather, iova, granule, iop->cookie);
245b77cf11fSRob Herring }
246b77cf11fSRob Herring 
247b77cf11fSRob Herring /**
248b77cf11fSRob Herring  * struct io_pgtable_init_fns - Alloc/free a set of page tables for a
249b77cf11fSRob Herring  *                              particular format.
250b77cf11fSRob Herring  *
251b77cf11fSRob Herring  * @alloc: Allocate a set of page tables described by cfg.
252b77cf11fSRob Herring  * @free:  Free the page tables associated with iop.
253b77cf11fSRob Herring  */
254b77cf11fSRob Herring struct io_pgtable_init_fns {
255b77cf11fSRob Herring 	struct io_pgtable *(*alloc)(struct io_pgtable_cfg *cfg, void *cookie);
256b77cf11fSRob Herring 	void (*free)(struct io_pgtable *iop);
257b77cf11fSRob Herring };
258b77cf11fSRob Herring 
259b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns;
260b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns;
261b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns;
262b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns;
263b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns;
264d08d42deSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns;
265b77cf11fSRob Herring 
266b77cf11fSRob Herring #endif /* __IO_PGTABLE_H */
267