1b77cf11fSRob Herring /* SPDX-License-Identifier: GPL-2.0 */ 2b77cf11fSRob Herring #ifndef __IO_PGTABLE_H 3b77cf11fSRob Herring #define __IO_PGTABLE_H 4a2d3a382SWill Deacon 5b77cf11fSRob Herring #include <linux/bitops.h> 6a2d3a382SWill Deacon #include <linux/iommu.h> 7b77cf11fSRob Herring 8b77cf11fSRob Herring /* 9b77cf11fSRob Herring * Public API for use by IOMMU drivers 10b77cf11fSRob Herring */ 11b77cf11fSRob Herring enum io_pgtable_fmt { 12b77cf11fSRob Herring ARM_32_LPAE_S1, 13b77cf11fSRob Herring ARM_32_LPAE_S2, 14b77cf11fSRob Herring ARM_64_LPAE_S1, 15b77cf11fSRob Herring ARM_64_LPAE_S2, 16b77cf11fSRob Herring ARM_V7S, 17d08d42deSRob Herring ARM_MALI_LPAE, 18c9b258c6SSuravee Suthikulpanit AMD_IOMMU_V1, 19b77cf11fSRob Herring IO_PGTABLE_NUM_FMTS, 20b77cf11fSRob Herring }; 21b77cf11fSRob Herring 22b77cf11fSRob Herring /** 23298f7889SWill Deacon * struct iommu_flush_ops - IOMMU callbacks for TLB and page table management. 24b77cf11fSRob Herring * 25b77cf11fSRob Herring * @tlb_flush_all: Synchronously invalidate the entire TLB context. 263445545bSWill Deacon * @tlb_flush_walk: Synchronously invalidate all intermediate TLB state 273445545bSWill Deacon * (sometimes referred to as the "walk cache") for a virtual 283445545bSWill Deacon * address range. 29abfd6fe0SWill Deacon * @tlb_add_page: Optional callback to queue up leaf TLB invalidation for a 303951c41aSWill Deacon * single page. IOMMUs that cannot batch TLB invalidation 313951c41aSWill Deacon * operations efficiently will typically issue them here, but 323951c41aSWill Deacon * others may decide to update the iommu_iotlb_gather structure 33aae4c8e2STom Murphy * and defer the invalidation until iommu_iotlb_sync() instead. 34b77cf11fSRob Herring * 35b77cf11fSRob Herring * Note that these can all be called in atomic context and must therefore 36b77cf11fSRob Herring * not block. 37b77cf11fSRob Herring */ 38298f7889SWill Deacon struct iommu_flush_ops { 39b77cf11fSRob Herring void (*tlb_flush_all)(void *cookie); 403445545bSWill Deacon void (*tlb_flush_walk)(unsigned long iova, size_t size, size_t granule, 413445545bSWill Deacon void *cookie); 423951c41aSWill Deacon void (*tlb_add_page)(struct iommu_iotlb_gather *gather, 433951c41aSWill Deacon unsigned long iova, size_t granule, void *cookie); 44b77cf11fSRob Herring }; 45b77cf11fSRob Herring 46b77cf11fSRob Herring /** 47b77cf11fSRob Herring * struct io_pgtable_cfg - Configuration data for a set of page tables. 48b77cf11fSRob Herring * 49b77cf11fSRob Herring * @quirks: A bitmap of hardware quirks that require some special 50b77cf11fSRob Herring * action by the low-level page table allocator. 51b77cf11fSRob Herring * @pgsize_bitmap: A bitmap of page sizes supported by this set of page 52b77cf11fSRob Herring * tables. 53b77cf11fSRob Herring * @ias: Input address (iova) size, in bits. 54b77cf11fSRob Herring * @oas: Output address (paddr) size, in bits. 554f41845bSWill Deacon * @coherent_walk A flag to indicate whether or not page table walks made 564f41845bSWill Deacon * by the IOMMU are coherent with the CPU caches. 57b77cf11fSRob Herring * @tlb: TLB management callbacks for this set of tables. 58b77cf11fSRob Herring * @iommu_dev: The device representing the DMA configuration for the 59b77cf11fSRob Herring * page table walker. 60b77cf11fSRob Herring */ 61b77cf11fSRob Herring struct io_pgtable_cfg { 62b77cf11fSRob Herring /* 63b77cf11fSRob Herring * IO_PGTABLE_QUIRK_ARM_NS: (ARM formats) Set NS and NSTABLE bits in 64b77cf11fSRob Herring * stage 1 PTEs, for hardware which insists on validating them 65b77cf11fSRob Herring * even in non-secure state where they should normally be ignored. 66b77cf11fSRob Herring * 67b77cf11fSRob Herring * IO_PGTABLE_QUIRK_NO_PERMS: Ignore the IOMMU_READ, IOMMU_WRITE and 68b77cf11fSRob Herring * IOMMU_NOEXEC flags and map everything with full access, for 69b77cf11fSRob Herring * hardware which does not implement the permissions of a given 70b77cf11fSRob Herring * format, and/or requires some format-specific default value. 71b77cf11fSRob Herring * 724c019de6SYong Wu * IO_PGTABLE_QUIRK_ARM_MTK_EXT: (ARM v7s format) MediaTek IOMMUs extend 7340596d2fSYong Wu * to support up to 35 bits PA where the bit32, bit33 and bit34 are 7440596d2fSYong Wu * encoded in the bit9, bit4 and bit5 of the PTE respectively. 75b77cf11fSRob Herring * 76b77cf11fSRob Herring * IO_PGTABLE_QUIRK_NON_STRICT: Skip issuing synchronous leaf TLBIs 77b77cf11fSRob Herring * on unmap, for DMA domains using the flush queue mechanism for 78b77cf11fSRob Herring * delayed invalidation. 79db690301SRobin Murphy * 80db690301SRobin Murphy * IO_PGTABLE_QUIRK_ARM_TTBR1: (ARM LPAE format) Configure the table 81db690301SRobin Murphy * for use in the upper half of a split address space. 82e67890c9SSai Prakash Ranjan * 83e67890c9SSai Prakash Ranjan * IO_PGTABLE_QUIRK_ARM_OUTER_WBWA: Override the outer-cacheability 84e67890c9SSai Prakash Ranjan * attributes set in the TCR for a non-coherent page-table walker. 85b77cf11fSRob Herring */ 86b77cf11fSRob Herring #define IO_PGTABLE_QUIRK_ARM_NS BIT(0) 87b77cf11fSRob Herring #define IO_PGTABLE_QUIRK_NO_PERMS BIT(1) 8873d50811SYong Wu #define IO_PGTABLE_QUIRK_ARM_MTK_EXT BIT(3) 894f41845bSWill Deacon #define IO_PGTABLE_QUIRK_NON_STRICT BIT(4) 90db690301SRobin Murphy #define IO_PGTABLE_QUIRK_ARM_TTBR1 BIT(5) 91e67890c9SSai Prakash Ranjan #define IO_PGTABLE_QUIRK_ARM_OUTER_WBWA BIT(6) 92b77cf11fSRob Herring unsigned long quirks; 93b77cf11fSRob Herring unsigned long pgsize_bitmap; 94b77cf11fSRob Herring unsigned int ias; 95b77cf11fSRob Herring unsigned int oas; 964f41845bSWill Deacon bool coherent_walk; 97298f7889SWill Deacon const struct iommu_flush_ops *tlb; 98b77cf11fSRob Herring struct device *iommu_dev; 99b77cf11fSRob Herring 100b77cf11fSRob Herring /* Low-level data specific to the table format */ 101b77cf11fSRob Herring union { 102b77cf11fSRob Herring struct { 103d1e5f26fSRobin Murphy u64 ttbr; 104fb485eb1SRobin Murphy struct { 105fb485eb1SRobin Murphy u32 ips:3; 106fb485eb1SRobin Murphy u32 tg:2; 107fb485eb1SRobin Murphy u32 sh:2; 108fb485eb1SRobin Murphy u32 orgn:2; 109fb485eb1SRobin Murphy u32 irgn:2; 110fb485eb1SRobin Murphy u32 tsz:6; 111fb485eb1SRobin Murphy } tcr; 112205577abSRobin Murphy u64 mair; 113b77cf11fSRob Herring } arm_lpae_s1_cfg; 114b77cf11fSRob Herring 115b77cf11fSRob Herring struct { 116b77cf11fSRob Herring u64 vttbr; 117ac4b80e5SWill Deacon struct { 118ac4b80e5SWill Deacon u32 ps:3; 119ac4b80e5SWill Deacon u32 tg:2; 120ac4b80e5SWill Deacon u32 sh:2; 121ac4b80e5SWill Deacon u32 orgn:2; 122ac4b80e5SWill Deacon u32 irgn:2; 123ac4b80e5SWill Deacon u32 sl:2; 124ac4b80e5SWill Deacon u32 tsz:6; 125ac4b80e5SWill Deacon } vtcr; 126b77cf11fSRob Herring } arm_lpae_s2_cfg; 127b77cf11fSRob Herring 128b77cf11fSRob Herring struct { 129d1e5f26fSRobin Murphy u32 ttbr; 130b77cf11fSRob Herring u32 tcr; 131b77cf11fSRob Herring u32 nmrr; 132b77cf11fSRob Herring u32 prrr; 133b77cf11fSRob Herring } arm_v7s_cfg; 134d08d42deSRob Herring 135d08d42deSRob Herring struct { 136d08d42deSRob Herring u64 transtab; 137d08d42deSRob Herring u64 memattr; 138d08d42deSRob Herring } arm_mali_lpae_cfg; 139b77cf11fSRob Herring }; 140b77cf11fSRob Herring }; 141b77cf11fSRob Herring 142b77cf11fSRob Herring /** 143b77cf11fSRob Herring * struct io_pgtable_ops - Page table manipulation API for IOMMU drivers. 144b77cf11fSRob Herring * 145b77cf11fSRob Herring * @map: Map a physically contiguous memory region. 146*ca073b55SIsaac J. Manjarres * @map_pages: Map a physically contiguous range of pages of the same size. 147b77cf11fSRob Herring * @unmap: Unmap a physically contiguous memory region. 148374c1559SIsaac J. Manjarres * @unmap_pages: Unmap a range of virtually contiguous pages of the same size. 149b77cf11fSRob Herring * @iova_to_phys: Translate iova to physical address. 150b77cf11fSRob Herring * 151b77cf11fSRob Herring * These functions map directly onto the iommu_ops member functions with 152b77cf11fSRob Herring * the same names. 153b77cf11fSRob Herring */ 154b77cf11fSRob Herring struct io_pgtable_ops { 155b77cf11fSRob Herring int (*map)(struct io_pgtable_ops *ops, unsigned long iova, 156f34ce7a7SBaolin Wang phys_addr_t paddr, size_t size, int prot, gfp_t gfp); 157*ca073b55SIsaac J. Manjarres int (*map_pages)(struct io_pgtable_ops *ops, unsigned long iova, 158*ca073b55SIsaac J. Manjarres phys_addr_t paddr, size_t pgsize, size_t pgcount, 159*ca073b55SIsaac J. Manjarres int prot, gfp_t gfp, size_t *mapped); 160b77cf11fSRob Herring size_t (*unmap)(struct io_pgtable_ops *ops, unsigned long iova, 161a2d3a382SWill Deacon size_t size, struct iommu_iotlb_gather *gather); 162374c1559SIsaac J. Manjarres size_t (*unmap_pages)(struct io_pgtable_ops *ops, unsigned long iova, 163374c1559SIsaac J. Manjarres size_t pgsize, size_t pgcount, 164374c1559SIsaac J. Manjarres struct iommu_iotlb_gather *gather); 165b77cf11fSRob Herring phys_addr_t (*iova_to_phys)(struct io_pgtable_ops *ops, 166b77cf11fSRob Herring unsigned long iova); 167b77cf11fSRob Herring }; 168b77cf11fSRob Herring 169b77cf11fSRob Herring /** 170b77cf11fSRob Herring * alloc_io_pgtable_ops() - Allocate a page table allocator for use by an IOMMU. 171b77cf11fSRob Herring * 172b77cf11fSRob Herring * @fmt: The page table format. 173b77cf11fSRob Herring * @cfg: The page table configuration. This will be modified to represent 174b77cf11fSRob Herring * the configuration actually provided by the allocator (e.g. the 175b77cf11fSRob Herring * pgsize_bitmap may be restricted). 176b77cf11fSRob Herring * @cookie: An opaque token provided by the IOMMU driver and passed back to 177b77cf11fSRob Herring * the callback routines in cfg->tlb. 178b77cf11fSRob Herring */ 179b77cf11fSRob Herring struct io_pgtable_ops *alloc_io_pgtable_ops(enum io_pgtable_fmt fmt, 180b77cf11fSRob Herring struct io_pgtable_cfg *cfg, 181b77cf11fSRob Herring void *cookie); 182b77cf11fSRob Herring 183b77cf11fSRob Herring /** 184b77cf11fSRob Herring * free_io_pgtable_ops() - Free an io_pgtable_ops structure. The caller 185b77cf11fSRob Herring * *must* ensure that the page table is no longer 186b77cf11fSRob Herring * live, but the TLB can be dirty. 187b77cf11fSRob Herring * 188b77cf11fSRob Herring * @ops: The ops returned from alloc_io_pgtable_ops. 189b77cf11fSRob Herring */ 190b77cf11fSRob Herring void free_io_pgtable_ops(struct io_pgtable_ops *ops); 191b77cf11fSRob Herring 192b77cf11fSRob Herring 193b77cf11fSRob Herring /* 194b77cf11fSRob Herring * Internal structures for page table allocator implementations. 195b77cf11fSRob Herring */ 196b77cf11fSRob Herring 197b77cf11fSRob Herring /** 198b77cf11fSRob Herring * struct io_pgtable - Internal structure describing a set of page tables. 199b77cf11fSRob Herring * 200b77cf11fSRob Herring * @fmt: The page table format. 201b77cf11fSRob Herring * @cookie: An opaque token provided by the IOMMU driver and passed back to 202b77cf11fSRob Herring * any callback routines. 203b77cf11fSRob Herring * @cfg: A copy of the page table configuration. 204b77cf11fSRob Herring * @ops: The page table operations in use for this set of page tables. 205b77cf11fSRob Herring */ 206b77cf11fSRob Herring struct io_pgtable { 207b77cf11fSRob Herring enum io_pgtable_fmt fmt; 208b77cf11fSRob Herring void *cookie; 209b77cf11fSRob Herring struct io_pgtable_cfg cfg; 210b77cf11fSRob Herring struct io_pgtable_ops ops; 211b77cf11fSRob Herring }; 212b77cf11fSRob Herring 213b77cf11fSRob Herring #define io_pgtable_ops_to_pgtable(x) container_of((x), struct io_pgtable, ops) 214b77cf11fSRob Herring 215b77cf11fSRob Herring static inline void io_pgtable_tlb_flush_all(struct io_pgtable *iop) 216b77cf11fSRob Herring { 21777e0992aSYong Wu if (iop->cfg.tlb && iop->cfg.tlb->tlb_flush_all) 218b77cf11fSRob Herring iop->cfg.tlb->tlb_flush_all(iop->cookie); 219b77cf11fSRob Herring } 220b77cf11fSRob Herring 22110b7a7d9SWill Deacon static inline void 22210b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(struct io_pgtable *iop, unsigned long iova, 22310b7a7d9SWill Deacon size_t size, size_t granule) 224b77cf11fSRob Herring { 22577e0992aSYong Wu if (iop->cfg.tlb && iop->cfg.tlb->tlb_flush_walk) 22610b7a7d9SWill Deacon iop->cfg.tlb->tlb_flush_walk(iova, size, granule, iop->cookie); 227b77cf11fSRob Herring } 228b77cf11fSRob Herring 22910b7a7d9SWill Deacon static inline void 2303951c41aSWill Deacon io_pgtable_tlb_add_page(struct io_pgtable *iop, 2313951c41aSWill Deacon struct iommu_iotlb_gather * gather, unsigned long iova, 232abfd6fe0SWill Deacon size_t granule) 233b77cf11fSRob Herring { 23477e0992aSYong Wu if (iop->cfg.tlb && iop->cfg.tlb->tlb_add_page) 2353951c41aSWill Deacon iop->cfg.tlb->tlb_add_page(gather, iova, granule, iop->cookie); 236b77cf11fSRob Herring } 237b77cf11fSRob Herring 238b77cf11fSRob Herring /** 239b77cf11fSRob Herring * struct io_pgtable_init_fns - Alloc/free a set of page tables for a 240b77cf11fSRob Herring * particular format. 241b77cf11fSRob Herring * 242b77cf11fSRob Herring * @alloc: Allocate a set of page tables described by cfg. 243b77cf11fSRob Herring * @free: Free the page tables associated with iop. 244b77cf11fSRob Herring */ 245b77cf11fSRob Herring struct io_pgtable_init_fns { 246b77cf11fSRob Herring struct io_pgtable *(*alloc)(struct io_pgtable_cfg *cfg, void *cookie); 247b77cf11fSRob Herring void (*free)(struct io_pgtable *iop); 248b77cf11fSRob Herring }; 249b77cf11fSRob Herring 250b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns; 251b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns; 252b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns; 253b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns; 254b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns; 255d08d42deSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns; 256c9b258c6SSuravee Suthikulpanit extern struct io_pgtable_init_fns io_pgtable_amd_iommu_v1_init_fns; 257b77cf11fSRob Herring 258b77cf11fSRob Herring #endif /* __IO_PGTABLE_H */ 259