xref: /linux/include/linux/io-pgtable.h (revision 40596d2f2b6075f6c33180b2f55c814ff4885475)
1b77cf11fSRob Herring /* SPDX-License-Identifier: GPL-2.0 */
2b77cf11fSRob Herring #ifndef __IO_PGTABLE_H
3b77cf11fSRob Herring #define __IO_PGTABLE_H
4a2d3a382SWill Deacon 
5b77cf11fSRob Herring #include <linux/bitops.h>
6a2d3a382SWill Deacon #include <linux/iommu.h>
7b77cf11fSRob Herring 
8b77cf11fSRob Herring /*
9b77cf11fSRob Herring  * Public API for use by IOMMU drivers
10b77cf11fSRob Herring  */
11b77cf11fSRob Herring enum io_pgtable_fmt {
12b77cf11fSRob Herring 	ARM_32_LPAE_S1,
13b77cf11fSRob Herring 	ARM_32_LPAE_S2,
14b77cf11fSRob Herring 	ARM_64_LPAE_S1,
15b77cf11fSRob Herring 	ARM_64_LPAE_S2,
16b77cf11fSRob Herring 	ARM_V7S,
17d08d42deSRob Herring 	ARM_MALI_LPAE,
18b77cf11fSRob Herring 	IO_PGTABLE_NUM_FMTS,
19b77cf11fSRob Herring };
20b77cf11fSRob Herring 
21b77cf11fSRob Herring /**
22298f7889SWill Deacon  * struct iommu_flush_ops - IOMMU callbacks for TLB and page table management.
23b77cf11fSRob Herring  *
24b77cf11fSRob Herring  * @tlb_flush_all:  Synchronously invalidate the entire TLB context.
253445545bSWill Deacon  * @tlb_flush_walk: Synchronously invalidate all intermediate TLB state
263445545bSWill Deacon  *                  (sometimes referred to as the "walk cache") for a virtual
273445545bSWill Deacon  *                  address range.
28abfd6fe0SWill Deacon  * @tlb_add_page:   Optional callback to queue up leaf TLB invalidation for a
293951c41aSWill Deacon  *                  single page.  IOMMUs that cannot batch TLB invalidation
303951c41aSWill Deacon  *                  operations efficiently will typically issue them here, but
313951c41aSWill Deacon  *                  others may decide to update the iommu_iotlb_gather structure
32aae4c8e2STom Murphy  *                  and defer the invalidation until iommu_iotlb_sync() instead.
33b77cf11fSRob Herring  *
34b77cf11fSRob Herring  * Note that these can all be called in atomic context and must therefore
35b77cf11fSRob Herring  * not block.
36b77cf11fSRob Herring  */
37298f7889SWill Deacon struct iommu_flush_ops {
38b77cf11fSRob Herring 	void (*tlb_flush_all)(void *cookie);
393445545bSWill Deacon 	void (*tlb_flush_walk)(unsigned long iova, size_t size, size_t granule,
403445545bSWill Deacon 			       void *cookie);
413951c41aSWill Deacon 	void (*tlb_add_page)(struct iommu_iotlb_gather *gather,
423951c41aSWill Deacon 			     unsigned long iova, size_t granule, void *cookie);
43b77cf11fSRob Herring };
44b77cf11fSRob Herring 
45b77cf11fSRob Herring /**
46b77cf11fSRob Herring  * struct io_pgtable_cfg - Configuration data for a set of page tables.
47b77cf11fSRob Herring  *
48b77cf11fSRob Herring  * @quirks:        A bitmap of hardware quirks that require some special
49b77cf11fSRob Herring  *                 action by the low-level page table allocator.
50b77cf11fSRob Herring  * @pgsize_bitmap: A bitmap of page sizes supported by this set of page
51b77cf11fSRob Herring  *                 tables.
52b77cf11fSRob Herring  * @ias:           Input address (iova) size, in bits.
53b77cf11fSRob Herring  * @oas:           Output address (paddr) size, in bits.
544f41845bSWill Deacon  * @coherent_walk  A flag to indicate whether or not page table walks made
554f41845bSWill Deacon  *                 by the IOMMU are coherent with the CPU caches.
56b77cf11fSRob Herring  * @tlb:           TLB management callbacks for this set of tables.
57b77cf11fSRob Herring  * @iommu_dev:     The device representing the DMA configuration for the
58b77cf11fSRob Herring  *                 page table walker.
59b77cf11fSRob Herring  */
60b77cf11fSRob Herring struct io_pgtable_cfg {
61b77cf11fSRob Herring 	/*
62b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_ARM_NS: (ARM formats) Set NS and NSTABLE bits in
63b77cf11fSRob Herring 	 *	stage 1 PTEs, for hardware which insists on validating them
64b77cf11fSRob Herring 	 *	even in	non-secure state where they should normally be ignored.
65b77cf11fSRob Herring 	 *
66b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NO_PERMS: Ignore the IOMMU_READ, IOMMU_WRITE and
67b77cf11fSRob Herring 	 *	IOMMU_NOEXEC flags and map everything with full access, for
68b77cf11fSRob Herring 	 *	hardware which does not implement the permissions of a given
69b77cf11fSRob Herring 	 *	format, and/or requires some format-specific default value.
70b77cf11fSRob Herring 	 *
714c019de6SYong Wu 	 * IO_PGTABLE_QUIRK_ARM_MTK_EXT: (ARM v7s format) MediaTek IOMMUs extend
72*40596d2fSYong Wu 	 *	to support up to 35 bits PA where the bit32, bit33 and bit34 are
73*40596d2fSYong Wu 	 *	encoded in the bit9, bit4 and bit5 of the PTE respectively.
74b77cf11fSRob Herring 	 *
75b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NON_STRICT: Skip issuing synchronous leaf TLBIs
76b77cf11fSRob Herring 	 *	on unmap, for DMA domains using the flush queue mechanism for
77b77cf11fSRob Herring 	 *	delayed invalidation.
78db690301SRobin Murphy 	 *
79db690301SRobin Murphy 	 * IO_PGTABLE_QUIRK_ARM_TTBR1: (ARM LPAE format) Configure the table
80db690301SRobin Murphy 	 *	for use in the upper half of a split address space.
81e67890c9SSai Prakash Ranjan 	 *
82e67890c9SSai Prakash Ranjan 	 * IO_PGTABLE_QUIRK_ARM_OUTER_WBWA: Override the outer-cacheability
83e67890c9SSai Prakash Ranjan 	 *	attributes set in the TCR for a non-coherent page-table walker.
84b77cf11fSRob Herring 	 */
85b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_ARM_NS		BIT(0)
86b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_NO_PERMS	BIT(1)
8773d50811SYong Wu 	#define IO_PGTABLE_QUIRK_ARM_MTK_EXT	BIT(3)
884f41845bSWill Deacon 	#define IO_PGTABLE_QUIRK_NON_STRICT	BIT(4)
89db690301SRobin Murphy 	#define IO_PGTABLE_QUIRK_ARM_TTBR1	BIT(5)
90e67890c9SSai Prakash Ranjan 	#define IO_PGTABLE_QUIRK_ARM_OUTER_WBWA	BIT(6)
91b77cf11fSRob Herring 	unsigned long			quirks;
92b77cf11fSRob Herring 	unsigned long			pgsize_bitmap;
93b77cf11fSRob Herring 	unsigned int			ias;
94b77cf11fSRob Herring 	unsigned int			oas;
954f41845bSWill Deacon 	bool				coherent_walk;
96298f7889SWill Deacon 	const struct iommu_flush_ops	*tlb;
97b77cf11fSRob Herring 	struct device			*iommu_dev;
98b77cf11fSRob Herring 
99b77cf11fSRob Herring 	/* Low-level data specific to the table format */
100b77cf11fSRob Herring 	union {
101b77cf11fSRob Herring 		struct {
102d1e5f26fSRobin Murphy 			u64	ttbr;
103fb485eb1SRobin Murphy 			struct {
104fb485eb1SRobin Murphy 				u32	ips:3;
105fb485eb1SRobin Murphy 				u32	tg:2;
106fb485eb1SRobin Murphy 				u32	sh:2;
107fb485eb1SRobin Murphy 				u32	orgn:2;
108fb485eb1SRobin Murphy 				u32	irgn:2;
109fb485eb1SRobin Murphy 				u32	tsz:6;
110fb485eb1SRobin Murphy 			}	tcr;
111205577abSRobin Murphy 			u64	mair;
112b77cf11fSRob Herring 		} arm_lpae_s1_cfg;
113b77cf11fSRob Herring 
114b77cf11fSRob Herring 		struct {
115b77cf11fSRob Herring 			u64	vttbr;
116ac4b80e5SWill Deacon 			struct {
117ac4b80e5SWill Deacon 				u32	ps:3;
118ac4b80e5SWill Deacon 				u32	tg:2;
119ac4b80e5SWill Deacon 				u32	sh:2;
120ac4b80e5SWill Deacon 				u32	orgn:2;
121ac4b80e5SWill Deacon 				u32	irgn:2;
122ac4b80e5SWill Deacon 				u32	sl:2;
123ac4b80e5SWill Deacon 				u32	tsz:6;
124ac4b80e5SWill Deacon 			}	vtcr;
125b77cf11fSRob Herring 		} arm_lpae_s2_cfg;
126b77cf11fSRob Herring 
127b77cf11fSRob Herring 		struct {
128d1e5f26fSRobin Murphy 			u32	ttbr;
129b77cf11fSRob Herring 			u32	tcr;
130b77cf11fSRob Herring 			u32	nmrr;
131b77cf11fSRob Herring 			u32	prrr;
132b77cf11fSRob Herring 		} arm_v7s_cfg;
133d08d42deSRob Herring 
134d08d42deSRob Herring 		struct {
135d08d42deSRob Herring 			u64	transtab;
136d08d42deSRob Herring 			u64	memattr;
137d08d42deSRob Herring 		} arm_mali_lpae_cfg;
138b77cf11fSRob Herring 	};
139b77cf11fSRob Herring };
140b77cf11fSRob Herring 
141b77cf11fSRob Herring /**
142b77cf11fSRob Herring  * struct io_pgtable_ops - Page table manipulation API for IOMMU drivers.
143b77cf11fSRob Herring  *
144b77cf11fSRob Herring  * @map:          Map a physically contiguous memory region.
145b77cf11fSRob Herring  * @unmap:        Unmap a physically contiguous memory region.
146b77cf11fSRob Herring  * @iova_to_phys: Translate iova to physical address.
147b77cf11fSRob Herring  *
148b77cf11fSRob Herring  * These functions map directly onto the iommu_ops member functions with
149b77cf11fSRob Herring  * the same names.
150b77cf11fSRob Herring  */
151b77cf11fSRob Herring struct io_pgtable_ops {
152b77cf11fSRob Herring 	int (*map)(struct io_pgtable_ops *ops, unsigned long iova,
153f34ce7a7SBaolin Wang 		   phys_addr_t paddr, size_t size, int prot, gfp_t gfp);
154b77cf11fSRob Herring 	size_t (*unmap)(struct io_pgtable_ops *ops, unsigned long iova,
155a2d3a382SWill Deacon 			size_t size, struct iommu_iotlb_gather *gather);
156b77cf11fSRob Herring 	phys_addr_t (*iova_to_phys)(struct io_pgtable_ops *ops,
157b77cf11fSRob Herring 				    unsigned long iova);
158b77cf11fSRob Herring };
159b77cf11fSRob Herring 
160b77cf11fSRob Herring /**
161b77cf11fSRob Herring  * alloc_io_pgtable_ops() - Allocate a page table allocator for use by an IOMMU.
162b77cf11fSRob Herring  *
163b77cf11fSRob Herring  * @fmt:    The page table format.
164b77cf11fSRob Herring  * @cfg:    The page table configuration. This will be modified to represent
165b77cf11fSRob Herring  *          the configuration actually provided by the allocator (e.g. the
166b77cf11fSRob Herring  *          pgsize_bitmap may be restricted).
167b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
168b77cf11fSRob Herring  *          the callback routines in cfg->tlb.
169b77cf11fSRob Herring  */
170b77cf11fSRob Herring struct io_pgtable_ops *alloc_io_pgtable_ops(enum io_pgtable_fmt fmt,
171b77cf11fSRob Herring 					    struct io_pgtable_cfg *cfg,
172b77cf11fSRob Herring 					    void *cookie);
173b77cf11fSRob Herring 
174b77cf11fSRob Herring /**
175b77cf11fSRob Herring  * free_io_pgtable_ops() - Free an io_pgtable_ops structure. The caller
176b77cf11fSRob Herring  *                         *must* ensure that the page table is no longer
177b77cf11fSRob Herring  *                         live, but the TLB can be dirty.
178b77cf11fSRob Herring  *
179b77cf11fSRob Herring  * @ops: The ops returned from alloc_io_pgtable_ops.
180b77cf11fSRob Herring  */
181b77cf11fSRob Herring void free_io_pgtable_ops(struct io_pgtable_ops *ops);
182b77cf11fSRob Herring 
183b77cf11fSRob Herring 
184b77cf11fSRob Herring /*
185b77cf11fSRob Herring  * Internal structures for page table allocator implementations.
186b77cf11fSRob Herring  */
187b77cf11fSRob Herring 
188b77cf11fSRob Herring /**
189b77cf11fSRob Herring  * struct io_pgtable - Internal structure describing a set of page tables.
190b77cf11fSRob Herring  *
191b77cf11fSRob Herring  * @fmt:    The page table format.
192b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
193b77cf11fSRob Herring  *          any callback routines.
194b77cf11fSRob Herring  * @cfg:    A copy of the page table configuration.
195b77cf11fSRob Herring  * @ops:    The page table operations in use for this set of page tables.
196b77cf11fSRob Herring  */
197b77cf11fSRob Herring struct io_pgtable {
198b77cf11fSRob Herring 	enum io_pgtable_fmt	fmt;
199b77cf11fSRob Herring 	void			*cookie;
200b77cf11fSRob Herring 	struct io_pgtable_cfg	cfg;
201b77cf11fSRob Herring 	struct io_pgtable_ops	ops;
202b77cf11fSRob Herring };
203b77cf11fSRob Herring 
204b77cf11fSRob Herring #define io_pgtable_ops_to_pgtable(x) container_of((x), struct io_pgtable, ops)
205b77cf11fSRob Herring 
206a7656ecfSSai Prakash Ranjan struct io_pgtable_domain_attr {
207a7656ecfSSai Prakash Ranjan 	unsigned long quirks;
208a7656ecfSSai Prakash Ranjan };
209a7656ecfSSai Prakash Ranjan 
210b77cf11fSRob Herring static inline void io_pgtable_tlb_flush_all(struct io_pgtable *iop)
211b77cf11fSRob Herring {
21277e0992aSYong Wu 	if (iop->cfg.tlb && iop->cfg.tlb->tlb_flush_all)
213b77cf11fSRob Herring 		iop->cfg.tlb->tlb_flush_all(iop->cookie);
214b77cf11fSRob Herring }
215b77cf11fSRob Herring 
21610b7a7d9SWill Deacon static inline void
21710b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(struct io_pgtable *iop, unsigned long iova,
21810b7a7d9SWill Deacon 			  size_t size, size_t granule)
219b77cf11fSRob Herring {
22077e0992aSYong Wu 	if (iop->cfg.tlb && iop->cfg.tlb->tlb_flush_walk)
22110b7a7d9SWill Deacon 		iop->cfg.tlb->tlb_flush_walk(iova, size, granule, iop->cookie);
222b77cf11fSRob Herring }
223b77cf11fSRob Herring 
22410b7a7d9SWill Deacon static inline void
2253951c41aSWill Deacon io_pgtable_tlb_add_page(struct io_pgtable *iop,
2263951c41aSWill Deacon 			struct iommu_iotlb_gather * gather, unsigned long iova,
227abfd6fe0SWill Deacon 			size_t granule)
228b77cf11fSRob Herring {
22977e0992aSYong Wu 	if (iop->cfg.tlb && iop->cfg.tlb->tlb_add_page)
2303951c41aSWill Deacon 		iop->cfg.tlb->tlb_add_page(gather, iova, granule, iop->cookie);
231b77cf11fSRob Herring }
232b77cf11fSRob Herring 
233b77cf11fSRob Herring /**
234b77cf11fSRob Herring  * struct io_pgtable_init_fns - Alloc/free a set of page tables for a
235b77cf11fSRob Herring  *                              particular format.
236b77cf11fSRob Herring  *
237b77cf11fSRob Herring  * @alloc: Allocate a set of page tables described by cfg.
238b77cf11fSRob Herring  * @free:  Free the page tables associated with iop.
239b77cf11fSRob Herring  */
240b77cf11fSRob Herring struct io_pgtable_init_fns {
241b77cf11fSRob Herring 	struct io_pgtable *(*alloc)(struct io_pgtable_cfg *cfg, void *cookie);
242b77cf11fSRob Herring 	void (*free)(struct io_pgtable *iop);
243b77cf11fSRob Herring };
244b77cf11fSRob Herring 
245b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns;
246b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns;
247b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns;
248b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns;
249b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns;
250d08d42deSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns;
251b77cf11fSRob Herring 
252b77cf11fSRob Herring #endif /* __IO_PGTABLE_H */
253