xref: /linux/include/linux/io-pgtable.h (revision 3951c41af4a65ba418e6b1b973d398552bedb84f)
1b77cf11fSRob Herring /* SPDX-License-Identifier: GPL-2.0 */
2b77cf11fSRob Herring #ifndef __IO_PGTABLE_H
3b77cf11fSRob Herring #define __IO_PGTABLE_H
4a2d3a382SWill Deacon 
5b77cf11fSRob Herring #include <linux/bitops.h>
6a2d3a382SWill Deacon #include <linux/iommu.h>
7b77cf11fSRob Herring 
8b77cf11fSRob Herring /*
9b77cf11fSRob Herring  * Public API for use by IOMMU drivers
10b77cf11fSRob Herring  */
11b77cf11fSRob Herring enum io_pgtable_fmt {
12b77cf11fSRob Herring 	ARM_32_LPAE_S1,
13b77cf11fSRob Herring 	ARM_32_LPAE_S2,
14b77cf11fSRob Herring 	ARM_64_LPAE_S1,
15b77cf11fSRob Herring 	ARM_64_LPAE_S2,
16b77cf11fSRob Herring 	ARM_V7S,
17d08d42deSRob Herring 	ARM_MALI_LPAE,
18b77cf11fSRob Herring 	IO_PGTABLE_NUM_FMTS,
19b77cf11fSRob Herring };
20b77cf11fSRob Herring 
21b77cf11fSRob Herring /**
22298f7889SWill Deacon  * struct iommu_flush_ops - IOMMU callbacks for TLB and page table management.
23b77cf11fSRob Herring  *
24b77cf11fSRob Herring  * @tlb_flush_all:  Synchronously invalidate the entire TLB context.
253445545bSWill Deacon  * @tlb_flush_walk: Synchronously invalidate all intermediate TLB state
263445545bSWill Deacon  *                  (sometimes referred to as the "walk cache") for a virtual
273445545bSWill Deacon  *                  address range.
283445545bSWill Deacon  * @tlb_flush_leaf: Synchronously invalidate all leaf TLB state for a virtual
293445545bSWill Deacon  *                  address range.
30abfd6fe0SWill Deacon  * @tlb_add_page:   Optional callback to queue up leaf TLB invalidation for a
31*3951c41aSWill Deacon  *                  single page.  IOMMUs that cannot batch TLB invalidation
32*3951c41aSWill Deacon  *                  operations efficiently will typically issue them here, but
33*3951c41aSWill Deacon  *                  others may decide to update the iommu_iotlb_gather structure
34*3951c41aSWill Deacon  *                  and defer the invalidation until iommu_tlb_sync() instead.
35b77cf11fSRob Herring  *
36b77cf11fSRob Herring  * Note that these can all be called in atomic context and must therefore
37b77cf11fSRob Herring  * not block.
38b77cf11fSRob Herring  */
39298f7889SWill Deacon struct iommu_flush_ops {
40b77cf11fSRob Herring 	void (*tlb_flush_all)(void *cookie);
413445545bSWill Deacon 	void (*tlb_flush_walk)(unsigned long iova, size_t size, size_t granule,
423445545bSWill Deacon 			       void *cookie);
433445545bSWill Deacon 	void (*tlb_flush_leaf)(unsigned long iova, size_t size, size_t granule,
443445545bSWill Deacon 			       void *cookie);
45*3951c41aSWill Deacon 	void (*tlb_add_page)(struct iommu_iotlb_gather *gather,
46*3951c41aSWill Deacon 			     unsigned long iova, size_t granule, void *cookie);
47b77cf11fSRob Herring };
48b77cf11fSRob Herring 
49b77cf11fSRob Herring /**
50b77cf11fSRob Herring  * struct io_pgtable_cfg - Configuration data for a set of page tables.
51b77cf11fSRob Herring  *
52b77cf11fSRob Herring  * @quirks:        A bitmap of hardware quirks that require some special
53b77cf11fSRob Herring  *                 action by the low-level page table allocator.
54b77cf11fSRob Herring  * @pgsize_bitmap: A bitmap of page sizes supported by this set of page
55b77cf11fSRob Herring  *                 tables.
56b77cf11fSRob Herring  * @ias:           Input address (iova) size, in bits.
57b77cf11fSRob Herring  * @oas:           Output address (paddr) size, in bits.
584f41845bSWill Deacon  * @coherent_walk  A flag to indicate whether or not page table walks made
594f41845bSWill Deacon  *                 by the IOMMU are coherent with the CPU caches.
60b77cf11fSRob Herring  * @tlb:           TLB management callbacks for this set of tables.
61b77cf11fSRob Herring  * @iommu_dev:     The device representing the DMA configuration for the
62b77cf11fSRob Herring  *                 page table walker.
63b77cf11fSRob Herring  */
64b77cf11fSRob Herring struct io_pgtable_cfg {
65b77cf11fSRob Herring 	/*
66b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_ARM_NS: (ARM formats) Set NS and NSTABLE bits in
67b77cf11fSRob Herring 	 *	stage 1 PTEs, for hardware which insists on validating them
68b77cf11fSRob Herring 	 *	even in	non-secure state where they should normally be ignored.
69b77cf11fSRob Herring 	 *
70b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NO_PERMS: Ignore the IOMMU_READ, IOMMU_WRITE and
71b77cf11fSRob Herring 	 *	IOMMU_NOEXEC flags and map everything with full access, for
72b77cf11fSRob Herring 	 *	hardware which does not implement the permissions of a given
73b77cf11fSRob Herring 	 *	format, and/or requires some format-specific default value.
74b77cf11fSRob Herring 	 *
75b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_TLBI_ON_MAP: If the format forbids caching invalid
76b77cf11fSRob Herring 	 *	(unmapped) entries but the hardware might do so anyway, perform
77b77cf11fSRob Herring 	 *	TLB maintenance when mapping as well as when unmapping.
78b77cf11fSRob Herring 	 *
79b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_ARM_MTK_4GB: (ARM v7s format) Set bit 9 in all
80b77cf11fSRob Herring 	 *	PTEs, for Mediatek IOMMUs which treat it as a 33rd address bit
81b77cf11fSRob Herring 	 *	when the SoC is in "4GB mode" and they can only access the high
82b77cf11fSRob Herring 	 *	remap of DRAM (0x1_00000000 to 0x1_ffffffff).
83b77cf11fSRob Herring 	 *
84b77cf11fSRob Herring 	 * IO_PGTABLE_QUIRK_NON_STRICT: Skip issuing synchronous leaf TLBIs
85b77cf11fSRob Herring 	 *	on unmap, for DMA domains using the flush queue mechanism for
86b77cf11fSRob Herring 	 *	delayed invalidation.
87b77cf11fSRob Herring 	 */
88b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_ARM_NS		BIT(0)
89b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_NO_PERMS	BIT(1)
90b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_TLBI_ON_MAP	BIT(2)
91b77cf11fSRob Herring 	#define IO_PGTABLE_QUIRK_ARM_MTK_4GB	BIT(3)
924f41845bSWill Deacon 	#define IO_PGTABLE_QUIRK_NON_STRICT	BIT(4)
93b77cf11fSRob Herring 	unsigned long			quirks;
94b77cf11fSRob Herring 	unsigned long			pgsize_bitmap;
95b77cf11fSRob Herring 	unsigned int			ias;
96b77cf11fSRob Herring 	unsigned int			oas;
974f41845bSWill Deacon 	bool				coherent_walk;
98298f7889SWill Deacon 	const struct iommu_flush_ops	*tlb;
99b77cf11fSRob Herring 	struct device			*iommu_dev;
100b77cf11fSRob Herring 
101b77cf11fSRob Herring 	/* Low-level data specific to the table format */
102b77cf11fSRob Herring 	union {
103b77cf11fSRob Herring 		struct {
104b77cf11fSRob Herring 			u64	ttbr[2];
105b77cf11fSRob Herring 			u64	tcr;
106b77cf11fSRob Herring 			u64	mair[2];
107b77cf11fSRob Herring 		} arm_lpae_s1_cfg;
108b77cf11fSRob Herring 
109b77cf11fSRob Herring 		struct {
110b77cf11fSRob Herring 			u64	vttbr;
111b77cf11fSRob Herring 			u64	vtcr;
112b77cf11fSRob Herring 		} arm_lpae_s2_cfg;
113b77cf11fSRob Herring 
114b77cf11fSRob Herring 		struct {
115b77cf11fSRob Herring 			u32	ttbr[2];
116b77cf11fSRob Herring 			u32	tcr;
117b77cf11fSRob Herring 			u32	nmrr;
118b77cf11fSRob Herring 			u32	prrr;
119b77cf11fSRob Herring 		} arm_v7s_cfg;
120d08d42deSRob Herring 
121d08d42deSRob Herring 		struct {
122d08d42deSRob Herring 			u64	transtab;
123d08d42deSRob Herring 			u64	memattr;
124d08d42deSRob Herring 		} arm_mali_lpae_cfg;
125b77cf11fSRob Herring 	};
126b77cf11fSRob Herring };
127b77cf11fSRob Herring 
128b77cf11fSRob Herring /**
129b77cf11fSRob Herring  * struct io_pgtable_ops - Page table manipulation API for IOMMU drivers.
130b77cf11fSRob Herring  *
131b77cf11fSRob Herring  * @map:          Map a physically contiguous memory region.
132b77cf11fSRob Herring  * @unmap:        Unmap a physically contiguous memory region.
133b77cf11fSRob Herring  * @iova_to_phys: Translate iova to physical address.
134b77cf11fSRob Herring  *
135b77cf11fSRob Herring  * These functions map directly onto the iommu_ops member functions with
136b77cf11fSRob Herring  * the same names.
137b77cf11fSRob Herring  */
138b77cf11fSRob Herring struct io_pgtable_ops {
139b77cf11fSRob Herring 	int (*map)(struct io_pgtable_ops *ops, unsigned long iova,
140b77cf11fSRob Herring 		   phys_addr_t paddr, size_t size, int prot);
141b77cf11fSRob Herring 	size_t (*unmap)(struct io_pgtable_ops *ops, unsigned long iova,
142a2d3a382SWill Deacon 			size_t size, struct iommu_iotlb_gather *gather);
143b77cf11fSRob Herring 	phys_addr_t (*iova_to_phys)(struct io_pgtable_ops *ops,
144b77cf11fSRob Herring 				    unsigned long iova);
145b77cf11fSRob Herring };
146b77cf11fSRob Herring 
147b77cf11fSRob Herring /**
148b77cf11fSRob Herring  * alloc_io_pgtable_ops() - Allocate a page table allocator for use by an IOMMU.
149b77cf11fSRob Herring  *
150b77cf11fSRob Herring  * @fmt:    The page table format.
151b77cf11fSRob Herring  * @cfg:    The page table configuration. This will be modified to represent
152b77cf11fSRob Herring  *          the configuration actually provided by the allocator (e.g. the
153b77cf11fSRob Herring  *          pgsize_bitmap may be restricted).
154b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
155b77cf11fSRob Herring  *          the callback routines in cfg->tlb.
156b77cf11fSRob Herring  */
157b77cf11fSRob Herring struct io_pgtable_ops *alloc_io_pgtable_ops(enum io_pgtable_fmt fmt,
158b77cf11fSRob Herring 					    struct io_pgtable_cfg *cfg,
159b77cf11fSRob Herring 					    void *cookie);
160b77cf11fSRob Herring 
161b77cf11fSRob Herring /**
162b77cf11fSRob Herring  * free_io_pgtable_ops() - Free an io_pgtable_ops structure. The caller
163b77cf11fSRob Herring  *                         *must* ensure that the page table is no longer
164b77cf11fSRob Herring  *                         live, but the TLB can be dirty.
165b77cf11fSRob Herring  *
166b77cf11fSRob Herring  * @ops: The ops returned from alloc_io_pgtable_ops.
167b77cf11fSRob Herring  */
168b77cf11fSRob Herring void free_io_pgtable_ops(struct io_pgtable_ops *ops);
169b77cf11fSRob Herring 
170b77cf11fSRob Herring 
171b77cf11fSRob Herring /*
172b77cf11fSRob Herring  * Internal structures for page table allocator implementations.
173b77cf11fSRob Herring  */
174b77cf11fSRob Herring 
175b77cf11fSRob Herring /**
176b77cf11fSRob Herring  * struct io_pgtable - Internal structure describing a set of page tables.
177b77cf11fSRob Herring  *
178b77cf11fSRob Herring  * @fmt:    The page table format.
179b77cf11fSRob Herring  * @cookie: An opaque token provided by the IOMMU driver and passed back to
180b77cf11fSRob Herring  *          any callback routines.
181b77cf11fSRob Herring  * @cfg:    A copy of the page table configuration.
182b77cf11fSRob Herring  * @ops:    The page table operations in use for this set of page tables.
183b77cf11fSRob Herring  */
184b77cf11fSRob Herring struct io_pgtable {
185b77cf11fSRob Herring 	enum io_pgtable_fmt	fmt;
186b77cf11fSRob Herring 	void			*cookie;
187b77cf11fSRob Herring 	struct io_pgtable_cfg	cfg;
188b77cf11fSRob Herring 	struct io_pgtable_ops	ops;
189b77cf11fSRob Herring };
190b77cf11fSRob Herring 
191b77cf11fSRob Herring #define io_pgtable_ops_to_pgtable(x) container_of((x), struct io_pgtable, ops)
192b77cf11fSRob Herring 
193b77cf11fSRob Herring static inline void io_pgtable_tlb_flush_all(struct io_pgtable *iop)
194b77cf11fSRob Herring {
195b77cf11fSRob Herring 	iop->cfg.tlb->tlb_flush_all(iop->cookie);
196b77cf11fSRob Herring }
197b77cf11fSRob Herring 
19810b7a7d9SWill Deacon static inline void
19910b7a7d9SWill Deacon io_pgtable_tlb_flush_walk(struct io_pgtable *iop, unsigned long iova,
20010b7a7d9SWill Deacon 			  size_t size, size_t granule)
20110b7a7d9SWill Deacon {
20210b7a7d9SWill Deacon 	iop->cfg.tlb->tlb_flush_walk(iova, size, granule, iop->cookie);
20310b7a7d9SWill Deacon }
20410b7a7d9SWill Deacon 
20510b7a7d9SWill Deacon static inline void
20610b7a7d9SWill Deacon io_pgtable_tlb_flush_leaf(struct io_pgtable *iop, unsigned long iova,
20710b7a7d9SWill Deacon 			  size_t size, size_t granule)
20810b7a7d9SWill Deacon {
20910b7a7d9SWill Deacon 	iop->cfg.tlb->tlb_flush_leaf(iova, size, granule, iop->cookie);
21010b7a7d9SWill Deacon }
21110b7a7d9SWill Deacon 
212abfd6fe0SWill Deacon static inline void
213*3951c41aSWill Deacon io_pgtable_tlb_add_page(struct io_pgtable *iop,
214*3951c41aSWill Deacon 			struct iommu_iotlb_gather * gather, unsigned long iova,
215abfd6fe0SWill Deacon 			size_t granule)
216b77cf11fSRob Herring {
217abfd6fe0SWill Deacon 	if (iop->cfg.tlb->tlb_add_page)
218*3951c41aSWill Deacon 		iop->cfg.tlb->tlb_add_page(gather, iova, granule, iop->cookie);
219b77cf11fSRob Herring }
220b77cf11fSRob Herring 
221b77cf11fSRob Herring /**
222b77cf11fSRob Herring  * struct io_pgtable_init_fns - Alloc/free a set of page tables for a
223b77cf11fSRob Herring  *                              particular format.
224b77cf11fSRob Herring  *
225b77cf11fSRob Herring  * @alloc: Allocate a set of page tables described by cfg.
226b77cf11fSRob Herring  * @free:  Free the page tables associated with iop.
227b77cf11fSRob Herring  */
228b77cf11fSRob Herring struct io_pgtable_init_fns {
229b77cf11fSRob Herring 	struct io_pgtable *(*alloc)(struct io_pgtable_cfg *cfg, void *cookie);
230b77cf11fSRob Herring 	void (*free)(struct io_pgtable *iop);
231b77cf11fSRob Herring };
232b77cf11fSRob Herring 
233b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns;
234b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns;
235b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns;
236b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns;
237b77cf11fSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns;
238d08d42deSRob Herring extern struct io_pgtable_init_fns io_pgtable_arm_mali_lpae_init_fns;
239b77cf11fSRob Herring 
240b77cf11fSRob Herring #endif /* __IO_PGTABLE_H */
241