1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * Type definitions for the Microsoft hypervisor. 4 */ 5 #ifndef _HV_HVGDK_MINI_H 6 #define _HV_HVGDK_MINI_H 7 8 #include <linux/types.h> 9 #include <linux/bits.h> 10 11 struct hv_u128 { 12 u64 low_part; 13 u64 high_part; 14 } __packed; 15 16 /* NOTE: when adding below, update hv_result_to_string() */ 17 #define HV_STATUS_SUCCESS 0x0 18 #define HV_STATUS_INVALID_HYPERCALL_CODE 0x2 19 #define HV_STATUS_INVALID_HYPERCALL_INPUT 0x3 20 #define HV_STATUS_INVALID_ALIGNMENT 0x4 21 #define HV_STATUS_INVALID_PARAMETER 0x5 22 #define HV_STATUS_ACCESS_DENIED 0x6 23 #define HV_STATUS_INVALID_PARTITION_STATE 0x7 24 #define HV_STATUS_OPERATION_DENIED 0x8 25 #define HV_STATUS_UNKNOWN_PROPERTY 0x9 26 #define HV_STATUS_PROPERTY_VALUE_OUT_OF_RANGE 0xA 27 #define HV_STATUS_INSUFFICIENT_MEMORY 0xB 28 #define HV_STATUS_INVALID_PARTITION_ID 0xD 29 #define HV_STATUS_INVALID_VP_INDEX 0xE 30 #define HV_STATUS_NOT_FOUND 0x10 31 #define HV_STATUS_INVALID_PORT_ID 0x11 32 #define HV_STATUS_INVALID_CONNECTION_ID 0x12 33 #define HV_STATUS_INSUFFICIENT_BUFFERS 0x13 34 #define HV_STATUS_NOT_ACKNOWLEDGED 0x14 35 #define HV_STATUS_INVALID_VP_STATE 0x15 36 #define HV_STATUS_NO_RESOURCES 0x1D 37 #define HV_STATUS_PROCESSOR_FEATURE_NOT_SUPPORTED 0x20 38 #define HV_STATUS_INVALID_LP_INDEX 0x41 39 #define HV_STATUS_INVALID_REGISTER_VALUE 0x50 40 #define HV_STATUS_OPERATION_FAILED 0x71 41 #define HV_STATUS_TIME_OUT 0x78 42 #define HV_STATUS_CALL_PENDING 0x79 43 #define HV_STATUS_VTL_ALREADY_ENABLED 0x86 44 45 /* 46 * The Hyper-V TimeRefCount register and the TSC 47 * page provide a guest VM clock with 100ns tick rate 48 */ 49 #define HV_CLOCK_HZ (NSEC_PER_SEC / 100) 50 51 #define HV_HYP_PAGE_SHIFT 12 52 #define HV_HYP_PAGE_SIZE BIT(HV_HYP_PAGE_SHIFT) 53 #define HV_HYP_PAGE_MASK (~(HV_HYP_PAGE_SIZE - 1)) 54 #define HV_HYP_LARGE_PAGE_SHIFT 21 55 56 #define HV_PARTITION_ID_INVALID ((u64)0) 57 #define HV_PARTITION_ID_SELF ((u64)-1) 58 59 /* Hyper-V specific model specific registers (MSRs) */ 60 61 #if defined(CONFIG_X86) 62 /* HV_X64_SYNTHETIC_MSR */ 63 #define HV_X64_MSR_GUEST_OS_ID 0x40000000 64 #define HV_X64_MSR_HYPERCALL 0x40000001 65 #define HV_X64_MSR_VP_INDEX 0x40000002 66 #define HV_X64_MSR_RESET 0x40000003 67 #define HV_X64_MSR_VP_RUNTIME 0x40000010 68 #define HV_X64_MSR_TIME_REF_COUNT 0x40000020 69 #define HV_X64_MSR_REFERENCE_TSC 0x40000021 70 #define HV_X64_MSR_TSC_FREQUENCY 0x40000022 71 #define HV_X64_MSR_APIC_FREQUENCY 0x40000023 72 73 /* Define the virtual APIC registers */ 74 #define HV_X64_MSR_EOI 0x40000070 75 #define HV_X64_MSR_ICR 0x40000071 76 #define HV_X64_MSR_TPR 0x40000072 77 #define HV_X64_MSR_VP_ASSIST_PAGE 0x40000073 78 79 /* Define synthetic interrupt controller model specific registers. */ 80 #define HV_X64_MSR_SCONTROL 0x40000080 81 #define HV_X64_MSR_SVERSION 0x40000081 82 #define HV_X64_MSR_SIEFP 0x40000082 83 #define HV_X64_MSR_SIMP 0x40000083 84 #define HV_X64_MSR_EOM 0x40000084 85 #define HV_X64_MSR_SIRBP 0x40000085 86 #define HV_X64_MSR_SINT0 0x40000090 87 #define HV_X64_MSR_SINT1 0x40000091 88 #define HV_X64_MSR_SINT2 0x40000092 89 #define HV_X64_MSR_SINT3 0x40000093 90 #define HV_X64_MSR_SINT4 0x40000094 91 #define HV_X64_MSR_SINT5 0x40000095 92 #define HV_X64_MSR_SINT6 0x40000096 93 #define HV_X64_MSR_SINT7 0x40000097 94 #define HV_X64_MSR_SINT8 0x40000098 95 #define HV_X64_MSR_SINT9 0x40000099 96 #define HV_X64_MSR_SINT10 0x4000009A 97 #define HV_X64_MSR_SINT11 0x4000009B 98 #define HV_X64_MSR_SINT12 0x4000009C 99 #define HV_X64_MSR_SINT13 0x4000009D 100 #define HV_X64_MSR_SINT14 0x4000009E 101 #define HV_X64_MSR_SINT15 0x4000009F 102 103 /* Define synthetic interrupt controller model specific registers for nested hypervisor */ 104 #define HV_X64_MSR_NESTED_SCONTROL 0x40001080 105 #define HV_X64_MSR_NESTED_SVERSION 0x40001081 106 #define HV_X64_MSR_NESTED_SIEFP 0x40001082 107 #define HV_X64_MSR_NESTED_SIMP 0x40001083 108 #define HV_X64_MSR_NESTED_EOM 0x40001084 109 #define HV_X64_MSR_NESTED_SINT0 0x40001090 110 111 /* 112 * Synthetic Timer MSRs. Four timers per vcpu. 113 */ 114 #define HV_X64_MSR_STIMER0_CONFIG 0x400000B0 115 #define HV_X64_MSR_STIMER0_COUNT 0x400000B1 116 #define HV_X64_MSR_STIMER1_CONFIG 0x400000B2 117 #define HV_X64_MSR_STIMER1_COUNT 0x400000B3 118 #define HV_X64_MSR_STIMER2_CONFIG 0x400000B4 119 #define HV_X64_MSR_STIMER2_COUNT 0x400000B5 120 #define HV_X64_MSR_STIMER3_CONFIG 0x400000B6 121 #define HV_X64_MSR_STIMER3_COUNT 0x400000B7 122 123 /* Hyper-V guest idle MSR */ 124 #define HV_X64_MSR_GUEST_IDLE 0x400000F0 125 126 /* Hyper-V guest crash notification MSR's */ 127 #define HV_X64_MSR_CRASH_P0 0x40000100 128 #define HV_X64_MSR_CRASH_P1 0x40000101 129 #define HV_X64_MSR_CRASH_P2 0x40000102 130 #define HV_X64_MSR_CRASH_P3 0x40000103 131 #define HV_X64_MSR_CRASH_P4 0x40000104 132 #define HV_X64_MSR_CRASH_CTL 0x40000105 133 134 #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001 135 #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12 136 #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \ 137 (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1)) 138 139 #define HV_X64_MSR_CRASH_PARAMS \ 140 (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0)) 141 142 #define HV_IPI_LOW_VECTOR 0x10 143 #define HV_IPI_HIGH_VECTOR 0xff 144 145 #define HV_X64_MSR_VP_ASSIST_PAGE_ENABLE 0x00000001 146 #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT 12 147 #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_MASK \ 148 (~((1ull << HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT) - 1)) 149 150 /* Hyper-V Enlightened VMCS version mask in nested features CPUID */ 151 #define HV_X64_ENLIGHTENED_VMCS_VERSION 0xff 152 153 #define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001 154 #define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12 155 156 /* Number of XMM registers used in hypercall input/output */ 157 #define HV_HYPERCALL_MAX_XMM_REGISTERS 6 158 159 struct hv_reenlightenment_control { 160 u64 vector : 8; 161 u64 reserved1 : 8; 162 u64 enabled : 1; 163 u64 reserved2 : 15; 164 u64 target_vp : 32; 165 } __packed; 166 167 struct hv_tsc_emulation_status { /* HV_TSC_EMULATION_STATUS */ 168 u64 inprogress : 1; 169 u64 reserved : 63; 170 } __packed; 171 172 struct hv_tsc_emulation_control { /* HV_TSC_INVARIANT_CONTROL */ 173 u64 enabled : 1; 174 u64 reserved : 63; 175 } __packed; 176 177 /* TSC emulation after migration */ 178 #define HV_X64_MSR_REENLIGHTENMENT_CONTROL 0x40000106 179 #define HV_X64_MSR_TSC_EMULATION_CONTROL 0x40000107 180 #define HV_X64_MSR_TSC_EMULATION_STATUS 0x40000108 181 #define HV_X64_MSR_TSC_INVARIANT_CONTROL 0x40000118 182 #define HV_EXPOSE_INVARIANT_TSC BIT_ULL(0) 183 184 #endif /* CONFIG_X86 */ 185 186 struct hv_output_get_partition_id { 187 u64 partition_id; 188 } __packed; 189 190 /* HV_CRASH_CTL_REG_CONTENTS */ 191 #define HV_CRASH_CTL_CRASH_NOTIFY_MSG BIT_ULL(62) 192 #define HV_CRASH_CTL_CRASH_NOTIFY BIT_ULL(63) 193 194 union hv_reference_tsc_msr { 195 u64 as_uint64; 196 struct { 197 u64 enable : 1; 198 u64 reserved : 11; 199 u64 pfn : 52; 200 } __packed; 201 }; 202 203 /* The maximum number of sparse vCPU banks which can be encoded by 'struct hv_vpset' */ 204 #define HV_MAX_SPARSE_VCPU_BANKS (64) 205 /* The number of vCPUs in one sparse bank */ 206 #define HV_VCPUS_PER_SPARSE_BANK (64) 207 208 /* 209 * Some of Hyper-V structs do not use hv_vpset where linux uses them. 210 * 211 * struct hv_vpset is usually used as part of hypercall input. The portion 212 * that counts as "fixed size input header" vs. "variable size input header" 213 * varies per hypercall. See comments at relevant hypercall call sites as to 214 * how the "valid_bank_mask" field should be accounted. 215 */ 216 struct hv_vpset { /* HV_VP_SET */ 217 u64 format; 218 u64 valid_bank_mask; 219 u64 bank_contents[]; 220 } __packed; 221 222 /* 223 * Version info reported by hypervisor 224 * Changed to a union for convenience 225 */ 226 union hv_hypervisor_version_info { 227 struct { 228 u32 build_number; 229 230 u32 minor_version : 16; 231 u32 major_version : 16; 232 233 u32 service_pack; 234 235 u32 service_number : 24; 236 u32 service_branch : 8; 237 }; 238 struct { 239 u32 eax; 240 u32 ebx; 241 u32 ecx; 242 u32 edx; 243 }; 244 }; 245 246 /* HV_CPUID_FUNCTION */ 247 #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000 248 #define HYPERV_CPUID_INTERFACE 0x40000001 249 #define HYPERV_CPUID_VERSION 0x40000002 250 #define HYPERV_CPUID_FEATURES 0x40000003 251 #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004 252 #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005 253 #define HYPERV_CPUID_CPU_MANAGEMENT_FEATURES 0x40000007 254 #define HYPERV_CPUID_NESTED_FEATURES 0x4000000A 255 #define HYPERV_CPUID_ISOLATION_CONFIG 0x4000000C 256 257 #define HYPERV_CPUID_VIRT_STACK_INTERFACE 0x40000081 258 #define HYPERV_VS_INTERFACE_EAX_SIGNATURE 0x31235356 /* "VS#1" */ 259 260 #define HYPERV_CPUID_VIRT_STACK_PROPERTIES 0x40000082 261 /* Support for the extended IOAPIC RTE format */ 262 #define HYPERV_VS_PROPERTIES_EAX_EXTENDED_IOAPIC_RTE BIT(2) 263 #define HYPERV_VS_PROPERTIES_EAX_CONFIDENTIAL_VMBUS_AVAILABLE BIT(3) 264 265 #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000 266 #define HYPERV_CPUID_MIN 0x40000005 267 #define HYPERV_CPUID_MAX 0x4000ffff 268 269 /* 270 * HV_X64_HYPERVISOR_FEATURES (EAX), or 271 * HV_PARTITION_PRIVILEGE_MASK [31-0] 272 */ 273 #define HV_MSR_VP_RUNTIME_AVAILABLE BIT(0) 274 #define HV_MSR_TIME_REF_COUNT_AVAILABLE BIT(1) 275 #define HV_MSR_SYNIC_AVAILABLE BIT(2) 276 #define HV_MSR_SYNTIMER_AVAILABLE BIT(3) 277 #define HV_MSR_APIC_ACCESS_AVAILABLE BIT(4) 278 #define HV_MSR_HYPERCALL_AVAILABLE BIT(5) 279 #define HV_MSR_VP_INDEX_AVAILABLE BIT(6) 280 #define HV_MSR_RESET_AVAILABLE BIT(7) 281 #define HV_MSR_STAT_PAGES_AVAILABLE BIT(8) 282 #define HV_MSR_REFERENCE_TSC_AVAILABLE BIT(9) 283 #define HV_MSR_GUEST_IDLE_AVAILABLE BIT(10) 284 #define HV_ACCESS_FREQUENCY_MSRS BIT(11) 285 #define HV_ACCESS_REENLIGHTENMENT BIT(13) 286 #define HV_ACCESS_TSC_INVARIANT BIT(15) 287 288 /* 289 * HV_X64_HYPERVISOR_FEATURES (EBX), or 290 * HV_PARTITION_PRIVILEGE_MASK [63-32] 291 */ 292 #define HV_CREATE_PARTITIONS BIT(0) 293 #define HV_ACCESS_PARTITION_ID BIT(1) 294 #define HV_ACCESS_MEMORY_POOL BIT(2) 295 #define HV_ADJUST_MESSAGE_BUFFERS BIT(3) 296 #define HV_POST_MESSAGES BIT(4) 297 #define HV_SIGNAL_EVENTS BIT(5) 298 #define HV_CREATE_PORT BIT(6) 299 #define HV_CONNECT_PORT BIT(7) 300 #define HV_ACCESS_STATS BIT(8) 301 #define HV_DEBUGGING BIT(11) 302 #define HV_CPU_MANAGEMENT BIT(12) 303 #define HV_ENABLE_EXTENDED_HYPERCALLS BIT(20) 304 #define HV_ISOLATION BIT(22) 305 306 #if defined(CONFIG_X86) 307 /* HV_X64_HYPERVISOR_FEATURES (EDX) */ 308 #define HV_X64_MWAIT_AVAILABLE BIT(0) 309 #define HV_X64_GUEST_DEBUGGING_AVAILABLE BIT(1) 310 #define HV_X64_PERF_MONITOR_AVAILABLE BIT(2) 311 #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE BIT(3) 312 #define HV_X64_HYPERCALL_XMM_INPUT_AVAILABLE BIT(4) 313 #define HV_X64_GUEST_IDLE_STATE_AVAILABLE BIT(5) 314 #define HV_FEATURE_FREQUENCY_MSRS_AVAILABLE BIT(8) 315 #define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE BIT(10) 316 #define HV_FEATURE_DEBUG_MSRS_AVAILABLE BIT(11) 317 #define HV_FEATURE_EXT_GVA_RANGES_FLUSH BIT(14) 318 /* 319 * Support for returning hypercall output block via XMM 320 * registers is available 321 */ 322 #define HV_X64_HYPERCALL_XMM_OUTPUT_AVAILABLE BIT(15) 323 /* stimer Direct Mode is available */ 324 #define HV_STIMER_DIRECT_MODE_AVAILABLE BIT(19) 325 326 /* 327 * Implementation recommendations. Indicates which behaviors the hypervisor 328 * recommends the OS implement for optimal performance. 329 * These are HYPERV_CPUID_ENLIGHTMENT_INFO.EAX bits. 330 */ 331 /* HV_X64_ENLIGHTENMENT_INFORMATION */ 332 #define HV_X64_AS_SWITCH_RECOMMENDED BIT(0) 333 #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED BIT(1) 334 #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED BIT(2) 335 #define HV_X64_APIC_ACCESS_RECOMMENDED BIT(3) 336 #define HV_X64_SYSTEM_RESET_RECOMMENDED BIT(4) 337 #define HV_X64_RELAXED_TIMING_RECOMMENDED BIT(5) 338 #define HV_DEPRECATING_AEOI_RECOMMENDED BIT(9) 339 #define HV_X64_CLUSTER_IPI_RECOMMENDED BIT(10) 340 #define HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED BIT(11) 341 #define HV_X64_HYPERV_NESTED BIT(12) 342 #define HV_X64_ENLIGHTENED_VMCS_RECOMMENDED BIT(14) 343 #define HV_X64_USE_MMIO_HYPERCALLS BIT(21) 344 345 /* 346 * CPU management features identification. 347 * These are HYPERV_CPUID_CPU_MANAGEMENT_FEATURES.EAX bits. 348 */ 349 #define HV_X64_START_LOGICAL_PROCESSOR BIT(0) 350 #define HV_X64_CREATE_ROOT_VIRTUAL_PROCESSOR BIT(1) 351 #define HV_X64_PERFORMANCE_COUNTER_SYNC BIT(2) 352 #define HV_X64_RESERVED_IDENTITY_BIT BIT(31) 353 354 /* 355 * Virtual processor will never share a physical core with another virtual 356 * processor, except for virtual processors that are reported as sibling SMT 357 * threads. 358 */ 359 #define HV_X64_NO_NONARCH_CORESHARING BIT(18) 360 361 /* Nested features. These are HYPERV_CPUID_NESTED_FEATURES.EAX bits. */ 362 #define HV_X64_NESTED_DIRECT_FLUSH BIT(17) 363 #define HV_X64_NESTED_GUEST_MAPPING_FLUSH BIT(18) 364 #define HV_X64_NESTED_MSR_BITMAP BIT(19) 365 366 /* Nested features #2. These are HYPERV_CPUID_NESTED_FEATURES.EBX bits. */ 367 #define HV_X64_NESTED_EVMCS1_PERF_GLOBAL_CTRL BIT(0) 368 369 /* 370 * This is specific to AMD and specifies that enlightened TLB flush is 371 * supported. If guest opts in to this feature, ASID invalidations only 372 * flushes gva -> hpa mapping entries. To flush the TLB entries derived 373 * from NPT, hypercalls should be used (HvFlushGuestPhysicalAddressSpace 374 * or HvFlushGuestPhysicalAddressList). 375 */ 376 #define HV_X64_NESTED_ENLIGHTENED_TLB BIT(22) 377 378 /* HYPERV_CPUID_ISOLATION_CONFIG.EAX bits. */ 379 #define HV_PARAVISOR_PRESENT BIT(0) 380 381 /* HYPERV_CPUID_ISOLATION_CONFIG.EBX bits. */ 382 #define HV_ISOLATION_TYPE GENMASK(3, 0) 383 #define HV_SHARED_GPA_BOUNDARY_ACTIVE BIT(5) 384 #define HV_SHARED_GPA_BOUNDARY_BITS GENMASK(11, 6) 385 386 /* HYPERV_CPUID_FEATURES.ECX bits. */ 387 #define HV_VP_DISPATCH_INTERRUPT_INJECTION_AVAILABLE BIT(9) 388 #define HV_VP_GHCB_ROOT_MAPPING_AVAILABLE BIT(10) 389 390 enum hv_isolation_type { 391 HV_ISOLATION_TYPE_NONE = 0, /* HV_PARTITION_ISOLATION_TYPE_NONE */ 392 HV_ISOLATION_TYPE_VBS = 1, 393 HV_ISOLATION_TYPE_SNP = 2, 394 HV_ISOLATION_TYPE_TDX = 3 395 }; 396 397 union hv_x64_msr_hypercall_contents { 398 u64 as_uint64; 399 struct { 400 u64 enable : 1; 401 u64 reserved : 11; 402 u64 guest_physical_address : 52; 403 } __packed; 404 }; 405 #endif /* CONFIG_X86 */ 406 407 #if defined(CONFIG_ARM64) 408 #define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE BIT(8) 409 #define HV_STIMER_DIRECT_MODE_AVAILABLE BIT(13) 410 #endif /* CONFIG_ARM64 */ 411 412 #if defined(CONFIG_X86) 413 #define HV_MAXIMUM_PROCESSORS 2048 414 #elif defined(CONFIG_ARM64) /* CONFIG_X86 */ 415 #define HV_MAXIMUM_PROCESSORS 320 416 #endif /* CONFIG_ARM64 */ 417 418 #define HV_MAX_VP_INDEX (HV_MAXIMUM_PROCESSORS - 1) 419 #define HV_VP_INDEX_SELF ((u32)-2) 420 #define HV_ANY_VP ((u32)-1) 421 422 union hv_vp_assist_msr_contents { /* HV_REGISTER_VP_ASSIST_PAGE */ 423 u64 as_uint64; 424 struct { 425 u64 enable : 1; 426 u64 reserved : 11; 427 u64 pfn : 52; 428 } __packed; 429 }; 430 431 /* Declare the various hypercall operations. */ 432 /* HV_CALL_CODE */ 433 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_SPACE 0x0002 434 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_LIST 0x0003 435 #define HVCALL_NOTIFY_LONG_SPIN_WAIT 0x0008 436 #define HVCALL_SEND_IPI 0x000b 437 #define HVCALL_ENABLE_VP_VTL 0x000f 438 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_SPACE_EX 0x0013 439 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_LIST_EX 0x0014 440 #define HVCALL_SEND_IPI_EX 0x0015 441 #define HVCALL_CREATE_PARTITION 0x0040 442 #define HVCALL_INITIALIZE_PARTITION 0x0041 443 #define HVCALL_FINALIZE_PARTITION 0x0042 444 #define HVCALL_DELETE_PARTITION 0x0043 445 #define HVCALL_GET_PARTITION_PROPERTY 0x0044 446 #define HVCALL_SET_PARTITION_PROPERTY 0x0045 447 #define HVCALL_GET_PARTITION_ID 0x0046 448 #define HVCALL_DEPOSIT_MEMORY 0x0048 449 #define HVCALL_WITHDRAW_MEMORY 0x0049 450 #define HVCALL_MAP_GPA_PAGES 0x004b 451 #define HVCALL_UNMAP_GPA_PAGES 0x004c 452 #define HVCALL_INSTALL_INTERCEPT 0x004d 453 #define HVCALL_CREATE_VP 0x004e 454 #define HVCALL_DELETE_VP 0x004f 455 #define HVCALL_GET_VP_REGISTERS 0x0050 456 #define HVCALL_SET_VP_REGISTERS 0x0051 457 #define HVCALL_TRANSLATE_VIRTUAL_ADDRESS 0x0052 458 #define HVCALL_CLEAR_VIRTUAL_INTERRUPT 0x0056 459 #define HVCALL_DELETE_PORT 0x0058 460 #define HVCALL_DISCONNECT_PORT 0x005b 461 #define HVCALL_POST_MESSAGE 0x005c 462 #define HVCALL_SIGNAL_EVENT 0x005d 463 #define HVCALL_POST_DEBUG_DATA 0x0069 464 #define HVCALL_RETRIEVE_DEBUG_DATA 0x006a 465 #define HVCALL_RESET_DEBUG_SESSION 0x006b 466 #define HVCALL_MAP_STATS_PAGE 0x006c 467 #define HVCALL_UNMAP_STATS_PAGE 0x006d 468 #define HVCALL_SET_SYSTEM_PROPERTY 0x006f 469 #define HVCALL_ADD_LOGICAL_PROCESSOR 0x0076 470 #define HVCALL_GET_SYSTEM_PROPERTY 0x007b 471 #define HVCALL_MAP_DEVICE_INTERRUPT 0x007c 472 #define HVCALL_UNMAP_DEVICE_INTERRUPT 0x007d 473 #define HVCALL_RETARGET_INTERRUPT 0x007e 474 #define HVCALL_NOTIFY_PARTITION_EVENT 0x0087 475 #define HVCALL_ENTER_SLEEP_STATE 0x0084 476 #define HVCALL_NOTIFY_PORT_RING_EMPTY 0x008b 477 #define HVCALL_SCRUB_PARTITION 0x008d 478 #define HVCALL_REGISTER_INTERCEPT_RESULT 0x0091 479 #define HVCALL_ASSERT_VIRTUAL_INTERRUPT 0x0094 480 #define HVCALL_CREATE_PORT 0x0095 481 #define HVCALL_CONNECT_PORT 0x0096 482 #define HVCALL_START_VP 0x0099 483 #define HVCALL_GET_VP_INDEX_FROM_APIC_ID 0x009a 484 #define HVCALL_FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE 0x00af 485 #define HVCALL_FLUSH_GUEST_PHYSICAL_ADDRESS_LIST 0x00b0 486 #define HVCALL_SIGNAL_EVENT_DIRECT 0x00c0 487 #define HVCALL_POST_MESSAGE_DIRECT 0x00c1 488 #define HVCALL_DISPATCH_VP 0x00c2 489 #define HVCALL_GET_GPA_PAGES_ACCESS_STATES 0x00c9 490 #define HVCALL_ACQUIRE_SPARSE_SPA_PAGE_HOST_ACCESS 0x00d7 491 #define HVCALL_RELEASE_SPARSE_SPA_PAGE_HOST_ACCESS 0x00d8 492 #define HVCALL_MODIFY_SPARSE_GPA_PAGE_HOST_VISIBILITY 0x00db 493 #define HVCALL_MAP_VP_STATE_PAGE 0x00e1 494 #define HVCALL_UNMAP_VP_STATE_PAGE 0x00e2 495 #define HVCALL_GET_VP_STATE 0x00e3 496 #define HVCALL_SET_VP_STATE 0x00e4 497 #define HVCALL_GET_VP_CPUID_VALUES 0x00f4 498 #define HVCALL_GET_PARTITION_PROPERTY_EX 0x0101 499 #define HVCALL_MMIO_READ 0x0106 500 #define HVCALL_MMIO_WRITE 0x0107 501 #define HVCALL_DISABLE_HYP_EX 0x010f 502 #define HVCALL_MAP_STATS_PAGE2 0x0131 503 504 /* HV_HYPERCALL_INPUT */ 505 #define HV_HYPERCALL_RESULT_MASK GENMASK_ULL(15, 0) 506 #define HV_HYPERCALL_FAST_BIT BIT(16) 507 #define HV_HYPERCALL_VARHEAD_OFFSET 17 508 #define HV_HYPERCALL_VARHEAD_MASK GENMASK_ULL(26, 17) 509 #define HV_HYPERCALL_RSVD0_MASK GENMASK_ULL(31, 27) 510 #define HV_HYPERCALL_NESTED BIT_ULL(31) 511 #define HV_HYPERCALL_REP_COMP_OFFSET 32 512 #define HV_HYPERCALL_REP_COMP_1 BIT_ULL(32) 513 #define HV_HYPERCALL_REP_COMP_MASK GENMASK_ULL(43, 32) 514 #define HV_HYPERCALL_RSVD1_MASK GENMASK_ULL(47, 44) 515 #define HV_HYPERCALL_REP_START_OFFSET 48 516 #define HV_HYPERCALL_REP_START_MASK GENMASK_ULL(59, 48) 517 #define HV_HYPERCALL_RSVD2_MASK GENMASK_ULL(63, 60) 518 #define HV_HYPERCALL_RSVD_MASK (HV_HYPERCALL_RSVD0_MASK | \ 519 HV_HYPERCALL_RSVD1_MASK | \ 520 HV_HYPERCALL_RSVD2_MASK) 521 522 /* HvFlushGuestPhysicalAddressSpace hypercalls */ 523 struct hv_guest_mapping_flush { 524 u64 address_space; 525 u64 flags; 526 } __packed; 527 528 /* 529 * HV_MAX_FLUSH_PAGES = "additional_pages" + 1. It's limited 530 * by the bitwidth of "additional_pages" in union hv_gpa_page_range. 531 */ 532 #define HV_MAX_FLUSH_PAGES (2048) 533 #define HV_GPA_PAGE_RANGE_PAGE_SIZE_2MB 0 534 #define HV_GPA_PAGE_RANGE_PAGE_SIZE_1GB 1 535 536 #define HV_FLUSH_ALL_PROCESSORS BIT(0) 537 #define HV_FLUSH_ALL_VIRTUAL_ADDRESS_SPACES BIT(1) 538 #define HV_FLUSH_NON_GLOBAL_MAPPINGS_ONLY BIT(2) 539 #define HV_FLUSH_USE_EXTENDED_RANGE_FORMAT BIT(3) 540 541 /* HvFlushGuestPhysicalAddressList, HvExtCallMemoryHeatHint hypercall */ 542 union hv_gpa_page_range { 543 u64 address_space; 544 struct { 545 u64 additional_pages : 11; 546 u64 largepage : 1; 547 u64 basepfn : 52; 548 } page; 549 struct { 550 u64 reserved : 12; 551 u64 page_size : 1; 552 u64 reserved1 : 8; 553 u64 base_large_pfn : 43; 554 }; 555 }; 556 557 /* 558 * All input flush parameters should be in single page. The max flush 559 * count is equal with how many entries of union hv_gpa_page_range can 560 * be populated into the input parameter page. 561 */ 562 #define HV_MAX_FLUSH_REP_COUNT ((HV_HYP_PAGE_SIZE - 2 * sizeof(u64)) / \ 563 sizeof(union hv_gpa_page_range)) 564 565 struct hv_guest_mapping_flush_list { 566 u64 address_space; 567 u64 flags; 568 union hv_gpa_page_range gpa_list[HV_MAX_FLUSH_REP_COUNT]; 569 }; 570 571 struct hv_tlb_flush { /* HV_INPUT_FLUSH_VIRTUAL_ADDRESS_LIST */ 572 u64 address_space; 573 u64 flags; 574 u64 processor_mask; 575 u64 gva_list[]; 576 } __packed; 577 578 /* HvFlushVirtualAddressSpaceEx, HvFlushVirtualAddressListEx hypercalls */ 579 struct hv_tlb_flush_ex { 580 u64 address_space; 581 u64 flags; 582 __TRAILING_OVERLAP(struct hv_vpset, hv_vp_set, bank_contents, __packed, 583 u64 gva_list[]; 584 ); 585 } __packed; 586 static_assert(offsetof(struct hv_tlb_flush_ex, hv_vp_set.bank_contents) == 587 offsetof(struct hv_tlb_flush_ex, gva_list)); 588 589 struct ms_hyperv_tsc_page { /* HV_REFERENCE_TSC_PAGE */ 590 volatile u32 tsc_sequence; 591 u32 reserved1; 592 volatile u64 tsc_scale; 593 volatile s64 tsc_offset; 594 } __packed; 595 596 /* Define the number of synthetic interrupt sources. */ 597 #define HV_SYNIC_SINT_COUNT (16) 598 599 /* Define the expected SynIC version. */ 600 #define HV_SYNIC_VERSION_1 (0x1) 601 /* Valid SynIC vectors are 16-255. */ 602 #define HV_SYNIC_FIRST_VALID_VECTOR (16) 603 604 #define HV_SYNIC_CONTROL_ENABLE (1ULL << 0) 605 #define HV_SYNIC_SIMP_ENABLE (1ULL << 0) 606 #define HV_SYNIC_SIEFP_ENABLE (1ULL << 0) 607 #define HV_SYNIC_SINT_MASKED (1ULL << 16) 608 #define HV_SYNIC_SINT_AUTO_EOI (1ULL << 17) 609 #define HV_SYNIC_SINT_VECTOR_MASK (0xFF) 610 611 /* Hyper-V defined statically assigned SINTs */ 612 #define HV_SYNIC_INTERCEPTION_SINT_INDEX 0x00000000 613 #define HV_SYNIC_IOMMU_FAULT_SINT_INDEX 0x00000001 614 #define HV_SYNIC_VMBUS_SINT_INDEX 0x00000002 615 #define HV_SYNIC_FIRST_UNUSED_SINT_INDEX 0x00000005 616 617 /* mshv assigned SINT for doorbell */ 618 #define HV_SYNIC_DOORBELL_SINT_INDEX HV_SYNIC_FIRST_UNUSED_SINT_INDEX 619 620 enum hv_interrupt_type { 621 HV_X64_INTERRUPT_TYPE_FIXED = 0x0000, 622 HV_X64_INTERRUPT_TYPE_LOWESTPRIORITY = 0x0001, 623 HV_X64_INTERRUPT_TYPE_SMI = 0x0002, 624 HV_X64_INTERRUPT_TYPE_REMOTEREAD = 0x0003, 625 HV_X64_INTERRUPT_TYPE_NMI = 0x0004, 626 HV_X64_INTERRUPT_TYPE_INIT = 0x0005, 627 HV_X64_INTERRUPT_TYPE_SIPI = 0x0006, 628 HV_X64_INTERRUPT_TYPE_EXTINT = 0x0007, 629 HV_X64_INTERRUPT_TYPE_LOCALINT0 = 0x0008, 630 HV_X64_INTERRUPT_TYPE_LOCALINT1 = 0x0009, 631 HV_X64_INTERRUPT_TYPE_MAXIMUM = 0x000A, 632 }; 633 634 /* Define synthetic interrupt source. */ 635 union hv_synic_sint { 636 u64 as_uint64; 637 struct { 638 u64 vector : 8; 639 u64 reserved1 : 8; 640 u64 masked : 1; 641 u64 auto_eoi : 1; 642 u64 polling : 1; 643 u64 as_intercept : 1; 644 u64 proxy : 1; 645 u64 reserved2 : 43; 646 } __packed; 647 }; 648 649 union hv_x64_xsave_xfem_register { 650 u64 as_uint64; 651 struct { 652 u32 low_uint32; 653 u32 high_uint32; 654 } __packed; 655 struct { 656 u64 legacy_x87 : 1; 657 u64 legacy_sse : 1; 658 u64 avx : 1; 659 u64 mpx_bndreg : 1; 660 u64 mpx_bndcsr : 1; 661 u64 avx_512_op_mask : 1; 662 u64 avx_512_zmmhi : 1; 663 u64 avx_512_zmm16_31 : 1; 664 u64 rsvd8_9 : 2; 665 u64 pasid : 1; 666 u64 cet_u : 1; 667 u64 cet_s : 1; 668 u64 rsvd13_16 : 4; 669 u64 xtile_cfg : 1; 670 u64 xtile_data : 1; 671 u64 rsvd19_63 : 45; 672 } __packed; 673 }; 674 675 /* Synthetic timer configuration */ 676 union hv_stimer_config { /* HV_X64_MSR_STIMER_CONFIG_CONTENTS */ 677 u64 as_uint64; 678 struct { 679 u64 enable : 1; 680 u64 periodic : 1; 681 u64 lazy : 1; 682 u64 auto_enable : 1; 683 u64 apic_vector : 8; 684 u64 direct_mode : 1; 685 u64 reserved_z0 : 3; 686 u64 sintx : 4; 687 u64 reserved_z1 : 44; 688 } __packed; 689 }; 690 691 /* Define the number of synthetic timers */ 692 #define HV_SYNIC_STIMER_COUNT (4) 693 694 /* Define port identifier type. */ 695 union hv_port_id { 696 u32 asu32; 697 struct { 698 u32 id : 24; 699 u32 reserved : 8; 700 } __packed u; 701 }; 702 703 #define HV_MESSAGE_SIZE (256) 704 #define HV_MESSAGE_PAYLOAD_BYTE_COUNT (240) 705 #define HV_MESSAGE_PAYLOAD_QWORD_COUNT (30) 706 707 /* Define hypervisor message types. */ 708 enum hv_message_type { 709 HVMSG_NONE = 0x00000000, 710 711 /* Memory access messages. */ 712 HVMSG_UNMAPPED_GPA = 0x80000000, 713 HVMSG_GPA_INTERCEPT = 0x80000001, 714 715 /* Timer notification messages. */ 716 HVMSG_TIMER_EXPIRED = 0x80000010, 717 718 /* Error messages. */ 719 HVMSG_INVALID_VP_REGISTER_VALUE = 0x80000020, 720 HVMSG_UNRECOVERABLE_EXCEPTION = 0x80000021, 721 HVMSG_UNSUPPORTED_FEATURE = 0x80000022, 722 723 /* 724 * Opaque intercept message. The original intercept message is only 725 * accessible from the mapped intercept message page. 726 */ 727 HVMSG_OPAQUE_INTERCEPT = 0x8000003F, 728 729 /* Trace buffer complete messages. */ 730 HVMSG_EVENTLOG_BUFFERCOMPLETE = 0x80000040, 731 732 /* Hypercall intercept */ 733 HVMSG_HYPERCALL_INTERCEPT = 0x80000050, 734 735 /* SynIC intercepts */ 736 HVMSG_SYNIC_EVENT_INTERCEPT = 0x80000060, 737 HVMSG_SYNIC_SINT_INTERCEPT = 0x80000061, 738 HVMSG_SYNIC_SINT_DELIVERABLE = 0x80000062, 739 740 /* Async call completion intercept */ 741 HVMSG_ASYNC_CALL_COMPLETION = 0x80000070, 742 743 /* Root scheduler messages */ 744 HVMSG_SCHEDULER_VP_SIGNAL_BITSET = 0x80000100, 745 HVMSG_SCHEDULER_VP_SIGNAL_PAIR = 0x80000101, 746 747 /* Platform-specific processor intercept messages. */ 748 HVMSG_X64_IO_PORT_INTERCEPT = 0x80010000, 749 HVMSG_X64_MSR_INTERCEPT = 0x80010001, 750 HVMSG_X64_CPUID_INTERCEPT = 0x80010002, 751 HVMSG_X64_EXCEPTION_INTERCEPT = 0x80010003, 752 HVMSG_X64_APIC_EOI = 0x80010004, 753 HVMSG_X64_LEGACY_FP_ERROR = 0x80010005, 754 HVMSG_X64_IOMMU_PRQ = 0x80010006, 755 HVMSG_X64_HALT = 0x80010007, 756 HVMSG_X64_INTERRUPTION_DELIVERABLE = 0x80010008, 757 HVMSG_X64_SIPI_INTERCEPT = 0x80010009, 758 }; 759 760 /* Define the format of the SIMP register */ 761 union hv_synic_simp { 762 u64 as_uint64; 763 struct { 764 u64 simp_enabled : 1; 765 u64 preserved : 11; 766 u64 base_simp_gpa : 52; 767 } __packed; 768 }; 769 770 union hv_message_flags { 771 u8 asu8; 772 struct { 773 u8 msg_pending : 1; 774 u8 reserved : 7; 775 } __packed; 776 }; 777 778 struct hv_message_header { 779 u32 message_type; 780 u8 payload_size; 781 union hv_message_flags message_flags; 782 u8 reserved[2]; 783 union { 784 u64 sender; 785 union hv_port_id port; 786 }; 787 } __packed; 788 789 /* 790 * Message format for notifications delivered via 791 * intercept message(as_intercept=1) 792 */ 793 struct hv_notification_message_payload { 794 u32 sint_index; 795 } __packed; 796 797 struct hv_message { 798 struct hv_message_header header; 799 union { 800 u64 payload[HV_MESSAGE_PAYLOAD_QWORD_COUNT]; 801 } u; 802 } __packed; 803 804 /* Define the synthetic interrupt message page layout. */ 805 struct hv_message_page { 806 struct hv_message sint_message[HV_SYNIC_SINT_COUNT]; 807 } __packed; 808 809 /* Define timer message payload structure. */ 810 struct hv_timer_message_payload { 811 u32 timer_index; 812 u32 reserved; 813 u64 expiration_time; /* When the timer expired */ 814 u64 delivery_time; /* When the message was delivered */ 815 } __packed; 816 817 struct hv_x64_segment_register { 818 u64 base; 819 u32 limit; 820 u16 selector; 821 union { 822 struct { 823 u16 segment_type : 4; 824 u16 non_system_segment : 1; 825 u16 descriptor_privilege_level : 2; 826 u16 present : 1; 827 u16 reserved : 4; 828 u16 available : 1; 829 u16 _long : 1; 830 u16 _default : 1; 831 u16 granularity : 1; 832 } __packed; 833 u16 attributes; 834 }; 835 } __packed; 836 837 struct hv_x64_table_register { 838 u16 pad[3]; 839 u16 limit; 840 u64 base; 841 } __packed; 842 843 #define HV_NORMAL_VTL 0 844 845 union hv_input_vtl { 846 u8 as_uint8; 847 struct { 848 u8 target_vtl : 4; 849 u8 use_target_vtl : 1; 850 u8 reserved_z : 3; 851 }; 852 } __packed; 853 854 struct hv_init_vp_context { 855 u64 rip; 856 u64 rsp; 857 u64 rflags; 858 859 struct hv_x64_segment_register cs; 860 struct hv_x64_segment_register ds; 861 struct hv_x64_segment_register es; 862 struct hv_x64_segment_register fs; 863 struct hv_x64_segment_register gs; 864 struct hv_x64_segment_register ss; 865 struct hv_x64_segment_register tr; 866 struct hv_x64_segment_register ldtr; 867 868 struct hv_x64_table_register idtr; 869 struct hv_x64_table_register gdtr; 870 871 u64 efer; 872 u64 cr0; 873 u64 cr3; 874 u64 cr4; 875 u64 msr_cr_pat; 876 } __packed; 877 878 struct hv_enable_vp_vtl { 879 u64 partition_id; 880 u32 vp_index; 881 union hv_input_vtl target_vtl; 882 u8 mbz0; 883 u16 mbz1; 884 struct hv_init_vp_context vp_context; 885 } __packed; 886 887 struct hv_get_vp_from_apic_id_in { 888 u64 partition_id; 889 union hv_input_vtl target_vtl; 890 u8 res[7]; 891 u32 apic_ids[]; 892 } __packed; 893 894 union hv_register_vsm_partition_config { 895 u64 as_uint64; 896 struct { 897 u64 enable_vtl_protection : 1; 898 u64 default_vtl_protection_mask : 4; 899 u64 zero_memory_on_reset : 1; 900 u64 deny_lower_vtl_startup : 1; 901 u64 intercept_acceptance : 1; 902 u64 intercept_enable_vtl_protection : 1; 903 u64 intercept_vp_startup : 1; 904 u64 intercept_cpuid_unimplemented : 1; 905 u64 intercept_unrecoverable_exception : 1; 906 u64 intercept_page : 1; 907 u64 mbz : 51; 908 } __packed; 909 }; 910 911 union hv_register_vsm_capabilities { 912 u64 as_uint64; 913 struct { 914 u64 dr6_shared: 1; 915 u64 mbec_vtl_mask: 16; 916 u64 deny_lower_vtl_startup: 1; 917 u64 supervisor_shadow_stack: 1; 918 u64 hardware_hvpt_available: 1; 919 u64 software_hvpt_available: 1; 920 u64 hardware_hvpt_range_bits: 6; 921 u64 intercept_page_available: 1; 922 u64 return_action_available: 1; 923 u64 reserved: 35; 924 } __packed; 925 }; 926 927 union hv_register_vsm_page_offsets { 928 struct { 929 u64 vtl_call_offset : 12; 930 u64 vtl_return_offset : 12; 931 u64 reserved_mbz : 40; 932 } __packed; 933 u64 as_uint64; 934 }; 935 936 struct hv_nested_enlightenments_control { 937 struct { 938 u32 directhypercall : 1; 939 u32 reserved : 31; 940 } __packed features; 941 struct { 942 u32 inter_partition_comm : 1; 943 u32 reserved : 31; 944 } __packed hypercall_controls; 945 } __packed; 946 947 /* Define virtual processor assist page structure. */ 948 struct hv_vp_assist_page { 949 u32 apic_assist; 950 u32 reserved1; 951 u32 vtl_entry_reason; 952 u32 vtl_reserved; 953 u64 vtl_ret_x64rax; 954 u64 vtl_ret_x64rcx; 955 struct hv_nested_enlightenments_control nested_control; 956 u8 enlighten_vmentry; 957 u8 reserved2[7]; 958 u64 current_nested_vmcs; 959 u8 synthetic_time_unhalted_timer_expired; 960 u8 reserved3[7]; 961 u8 virtualization_fault_information[40]; 962 u8 reserved4[8]; 963 u8 intercept_message[256]; 964 u8 vtl_ret_actions[256]; 965 } __packed; 966 967 enum hv_register_name { 968 /* Suspend Registers */ 969 HV_REGISTER_EXPLICIT_SUSPEND = 0x00000000, 970 HV_REGISTER_INTERCEPT_SUSPEND = 0x00000001, 971 HV_REGISTER_DISPATCH_SUSPEND = 0x00000003, 972 973 /* Version - 128-bit result same as CPUID 0x40000002 */ 974 HV_REGISTER_HYPERVISOR_VERSION = 0x00000100, 975 976 /* Feature Access (registers are 128 bits) - same as CPUID 0x40000003 - 0x4000000B */ 977 HV_REGISTER_PRIVILEGES_AND_FEATURES_INFO = 0x00000200, 978 HV_REGISTER_FEATURES_INFO = 0x00000201, 979 HV_REGISTER_IMPLEMENTATION_LIMITS_INFO = 0x00000202, 980 HV_REGISTER_HARDWARE_FEATURES_INFO = 0x00000203, 981 HV_REGISTER_CPU_MANAGEMENT_FEATURES_INFO = 0x00000204, 982 HV_REGISTER_SVM_FEATURES_INFO = 0x00000205, 983 HV_REGISTER_SKIP_LEVEL_FEATURES_INFO = 0x00000206, 984 HV_REGISTER_NESTED_VIRT_FEATURES_INFO = 0x00000207, 985 HV_REGISTER_IPT_FEATURES_INFO = 0x00000208, 986 987 /* Guest Crash Registers */ 988 HV_REGISTER_GUEST_CRASH_P0 = 0x00000210, 989 HV_REGISTER_GUEST_CRASH_P1 = 0x00000211, 990 HV_REGISTER_GUEST_CRASH_P2 = 0x00000212, 991 HV_REGISTER_GUEST_CRASH_P3 = 0x00000213, 992 HV_REGISTER_GUEST_CRASH_P4 = 0x00000214, 993 HV_REGISTER_GUEST_CRASH_CTL = 0x00000215, 994 995 /* Misc */ 996 HV_REGISTER_VP_RUNTIME = 0x00090000, 997 HV_REGISTER_GUEST_OS_ID = 0x00090002, 998 HV_REGISTER_VP_INDEX = 0x00090003, 999 HV_REGISTER_TIME_REF_COUNT = 0x00090004, 1000 HV_REGISTER_CPU_MANAGEMENT_VERSION = 0x00090007, 1001 HV_REGISTER_VP_ASSIST_PAGE = 0x00090013, 1002 HV_REGISTER_VP_ROOT_SIGNAL_COUNT = 0x00090014, 1003 HV_REGISTER_REFERENCE_TSC = 0x00090017, 1004 1005 /* Hypervisor-defined Registers (Synic) */ 1006 HV_REGISTER_SINT0 = 0x000A0000, 1007 HV_REGISTER_SINT1 = 0x000A0001, 1008 HV_REGISTER_SINT2 = 0x000A0002, 1009 HV_REGISTER_SINT3 = 0x000A0003, 1010 HV_REGISTER_SINT4 = 0x000A0004, 1011 HV_REGISTER_SINT5 = 0x000A0005, 1012 HV_REGISTER_SINT6 = 0x000A0006, 1013 HV_REGISTER_SINT7 = 0x000A0007, 1014 HV_REGISTER_SINT8 = 0x000A0008, 1015 HV_REGISTER_SINT9 = 0x000A0009, 1016 HV_REGISTER_SINT10 = 0x000A000A, 1017 HV_REGISTER_SINT11 = 0x000A000B, 1018 HV_REGISTER_SINT12 = 0x000A000C, 1019 HV_REGISTER_SINT13 = 0x000A000D, 1020 HV_REGISTER_SINT14 = 0x000A000E, 1021 HV_REGISTER_SINT15 = 0x000A000F, 1022 HV_REGISTER_SCONTROL = 0x000A0010, 1023 HV_REGISTER_SVERSION = 0x000A0011, 1024 HV_REGISTER_SIEFP = 0x000A0012, 1025 HV_REGISTER_SIMP = 0x000A0013, 1026 HV_REGISTER_EOM = 0x000A0014, 1027 HV_REGISTER_SIRBP = 0x000A0015, 1028 1029 HV_REGISTER_NESTED_SINT0 = 0x000A1000, 1030 HV_REGISTER_NESTED_SINT1 = 0x000A1001, 1031 HV_REGISTER_NESTED_SINT2 = 0x000A1002, 1032 HV_REGISTER_NESTED_SINT3 = 0x000A1003, 1033 HV_REGISTER_NESTED_SINT4 = 0x000A1004, 1034 HV_REGISTER_NESTED_SINT5 = 0x000A1005, 1035 HV_REGISTER_NESTED_SINT6 = 0x000A1006, 1036 HV_REGISTER_NESTED_SINT7 = 0x000A1007, 1037 HV_REGISTER_NESTED_SINT8 = 0x000A1008, 1038 HV_REGISTER_NESTED_SINT9 = 0x000A1009, 1039 HV_REGISTER_NESTED_SINT10 = 0x000A100A, 1040 HV_REGISTER_NESTED_SINT11 = 0x000A100B, 1041 HV_REGISTER_NESTED_SINT12 = 0x000A100C, 1042 HV_REGISTER_NESTED_SINT13 = 0x000A100D, 1043 HV_REGISTER_NESTED_SINT14 = 0x000A100E, 1044 HV_REGISTER_NESTED_SINT15 = 0x000A100F, 1045 HV_REGISTER_NESTED_SCONTROL = 0x000A1010, 1046 HV_REGISTER_NESTED_SVERSION = 0x000A1011, 1047 HV_REGISTER_NESTED_SIFP = 0x000A1012, 1048 HV_REGISTER_NESTED_SIPP = 0x000A1013, 1049 HV_REGISTER_NESTED_EOM = 0x000A1014, 1050 HV_REGISTER_NESTED_SIRBP = 0x000a1015, 1051 1052 /* Hypervisor-defined Registers (Synthetic Timers) */ 1053 HV_REGISTER_STIMER0_CONFIG = 0x000B0000, 1054 HV_REGISTER_STIMER0_COUNT = 0x000B0001, 1055 1056 /* VSM */ 1057 HV_REGISTER_VSM_VP_STATUS = 0x000D0003, 1058 1059 /* Synthetic VSM registers */ 1060 HV_REGISTER_VSM_CODE_PAGE_OFFSETS = 0x000D0002, 1061 HV_REGISTER_VSM_CAPABILITIES = 0x000D0006, 1062 HV_REGISTER_VSM_PARTITION_CONFIG = 0x000D0007, 1063 1064 #if defined(CONFIG_X86) 1065 /* X64 Debug Registers */ 1066 HV_X64_REGISTER_DR0 = 0x00050000, 1067 HV_X64_REGISTER_DR1 = 0x00050001, 1068 HV_X64_REGISTER_DR2 = 0x00050002, 1069 HV_X64_REGISTER_DR3 = 0x00050003, 1070 HV_X64_REGISTER_DR6 = 0x00050004, 1071 HV_X64_REGISTER_DR7 = 0x00050005, 1072 1073 /* X64 Cache control MSRs */ 1074 HV_X64_REGISTER_MSR_MTRR_CAP = 0x0008000D, 1075 HV_X64_REGISTER_MSR_MTRR_DEF_TYPE = 0x0008000E, 1076 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE0 = 0x00080010, 1077 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE1 = 0x00080011, 1078 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE2 = 0x00080012, 1079 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE3 = 0x00080013, 1080 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE4 = 0x00080014, 1081 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE5 = 0x00080015, 1082 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE6 = 0x00080016, 1083 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE7 = 0x00080017, 1084 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE8 = 0x00080018, 1085 HV_X64_REGISTER_MSR_MTRR_PHYS_BASE9 = 0x00080019, 1086 HV_X64_REGISTER_MSR_MTRR_PHYS_BASEA = 0x0008001A, 1087 HV_X64_REGISTER_MSR_MTRR_PHYS_BASEB = 0x0008001B, 1088 HV_X64_REGISTER_MSR_MTRR_PHYS_BASEC = 0x0008001C, 1089 HV_X64_REGISTER_MSR_MTRR_PHYS_BASED = 0x0008001D, 1090 HV_X64_REGISTER_MSR_MTRR_PHYS_BASEE = 0x0008001E, 1091 HV_X64_REGISTER_MSR_MTRR_PHYS_BASEF = 0x0008001F, 1092 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK0 = 0x00080040, 1093 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK1 = 0x00080041, 1094 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK2 = 0x00080042, 1095 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK3 = 0x00080043, 1096 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK4 = 0x00080044, 1097 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK5 = 0x00080045, 1098 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK6 = 0x00080046, 1099 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK7 = 0x00080047, 1100 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK8 = 0x00080048, 1101 HV_X64_REGISTER_MSR_MTRR_PHYS_MASK9 = 0x00080049, 1102 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKA = 0x0008004A, 1103 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKB = 0x0008004B, 1104 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKC = 0x0008004C, 1105 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKD = 0x0008004D, 1106 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKE = 0x0008004E, 1107 HV_X64_REGISTER_MSR_MTRR_PHYS_MASKF = 0x0008004F, 1108 HV_X64_REGISTER_MSR_MTRR_FIX64K00000 = 0x00080070, 1109 HV_X64_REGISTER_MSR_MTRR_FIX16K80000 = 0x00080071, 1110 HV_X64_REGISTER_MSR_MTRR_FIX16KA0000 = 0x00080072, 1111 HV_X64_REGISTER_MSR_MTRR_FIX4KC0000 = 0x00080073, 1112 HV_X64_REGISTER_MSR_MTRR_FIX4KC8000 = 0x00080074, 1113 HV_X64_REGISTER_MSR_MTRR_FIX4KD0000 = 0x00080075, 1114 HV_X64_REGISTER_MSR_MTRR_FIX4KD8000 = 0x00080076, 1115 HV_X64_REGISTER_MSR_MTRR_FIX4KE0000 = 0x00080077, 1116 HV_X64_REGISTER_MSR_MTRR_FIX4KE8000 = 0x00080078, 1117 HV_X64_REGISTER_MSR_MTRR_FIX4KF0000 = 0x00080079, 1118 HV_X64_REGISTER_MSR_MTRR_FIX4KF8000 = 0x0008007A, 1119 1120 HV_X64_REGISTER_REG_PAGE = 0x0009001C, 1121 #endif 1122 }; 1123 1124 /* 1125 * Arch compatibility regs for use with hv_set/get_register 1126 */ 1127 #if defined(CONFIG_X86) 1128 1129 /* 1130 * To support arch-generic code calling hv_set/get_register: 1131 * - On x86, HV_MSR_ indicates an MSR accessed via rdmsrq/wrmsrq 1132 * - On ARM, HV_MSR_ indicates a VP register accessed via hypercall 1133 */ 1134 #define HV_MSR_CRASH_P0 (HV_X64_MSR_CRASH_P0) 1135 #define HV_MSR_CRASH_P1 (HV_X64_MSR_CRASH_P1) 1136 #define HV_MSR_CRASH_P2 (HV_X64_MSR_CRASH_P2) 1137 #define HV_MSR_CRASH_P3 (HV_X64_MSR_CRASH_P3) 1138 #define HV_MSR_CRASH_P4 (HV_X64_MSR_CRASH_P4) 1139 #define HV_MSR_CRASH_CTL (HV_X64_MSR_CRASH_CTL) 1140 1141 #define HV_MSR_VP_INDEX (HV_X64_MSR_VP_INDEX) 1142 #define HV_MSR_TIME_REF_COUNT (HV_X64_MSR_TIME_REF_COUNT) 1143 #define HV_MSR_REFERENCE_TSC (HV_X64_MSR_REFERENCE_TSC) 1144 1145 #define HV_MSR_SINT0 (HV_X64_MSR_SINT0) 1146 #define HV_MSR_SVERSION (HV_X64_MSR_SVERSION) 1147 #define HV_MSR_SCONTROL (HV_X64_MSR_SCONTROL) 1148 #define HV_MSR_SIEFP (HV_X64_MSR_SIEFP) 1149 #define HV_MSR_SIMP (HV_X64_MSR_SIMP) 1150 #define HV_MSR_EOM (HV_X64_MSR_EOM) 1151 #define HV_MSR_SIRBP (HV_X64_MSR_SIRBP) 1152 1153 #define HV_MSR_NESTED_SCONTROL (HV_X64_MSR_NESTED_SCONTROL) 1154 #define HV_MSR_NESTED_SVERSION (HV_X64_MSR_NESTED_SVERSION) 1155 #define HV_MSR_NESTED_SIEFP (HV_X64_MSR_NESTED_SIEFP) 1156 #define HV_MSR_NESTED_SIMP (HV_X64_MSR_NESTED_SIMP) 1157 #define HV_MSR_NESTED_EOM (HV_X64_MSR_NESTED_EOM) 1158 #define HV_MSR_NESTED_SINT0 (HV_X64_MSR_NESTED_SINT0) 1159 1160 #define HV_MSR_STIMER0_CONFIG (HV_X64_MSR_STIMER0_CONFIG) 1161 #define HV_MSR_STIMER0_COUNT (HV_X64_MSR_STIMER0_COUNT) 1162 1163 #elif defined(CONFIG_ARM64) /* CONFIG_X86 */ 1164 1165 #define HV_MSR_CRASH_P0 (HV_REGISTER_GUEST_CRASH_P0) 1166 #define HV_MSR_CRASH_P1 (HV_REGISTER_GUEST_CRASH_P1) 1167 #define HV_MSR_CRASH_P2 (HV_REGISTER_GUEST_CRASH_P2) 1168 #define HV_MSR_CRASH_P3 (HV_REGISTER_GUEST_CRASH_P3) 1169 #define HV_MSR_CRASH_P4 (HV_REGISTER_GUEST_CRASH_P4) 1170 #define HV_MSR_CRASH_CTL (HV_REGISTER_GUEST_CRASH_CTL) 1171 1172 #define HV_MSR_VP_INDEX (HV_REGISTER_VP_INDEX) 1173 #define HV_MSR_TIME_REF_COUNT (HV_REGISTER_TIME_REF_COUNT) 1174 #define HV_MSR_REFERENCE_TSC (HV_REGISTER_REFERENCE_TSC) 1175 1176 #define HV_MSR_SINT0 (HV_REGISTER_SINT0) 1177 #define HV_MSR_SCONTROL (HV_REGISTER_SCONTROL) 1178 #define HV_MSR_SIEFP (HV_REGISTER_SIEFP) 1179 #define HV_MSR_SIMP (HV_REGISTER_SIMP) 1180 #define HV_MSR_EOM (HV_REGISTER_EOM) 1181 #define HV_MSR_SIRBP (HV_REGISTER_SIRBP) 1182 1183 #define HV_MSR_STIMER0_CONFIG (HV_REGISTER_STIMER0_CONFIG) 1184 #define HV_MSR_STIMER0_COUNT (HV_REGISTER_STIMER0_COUNT) 1185 1186 #endif /* CONFIG_ARM64 */ 1187 1188 union hv_explicit_suspend_register { 1189 u64 as_uint64; 1190 struct { 1191 u64 suspended : 1; 1192 u64 reserved : 63; 1193 } __packed; 1194 }; 1195 1196 union hv_intercept_suspend_register { 1197 u64 as_uint64; 1198 struct { 1199 u64 suspended : 1; 1200 u64 reserved : 63; 1201 } __packed; 1202 }; 1203 1204 union hv_dispatch_suspend_register { 1205 u64 as_uint64; 1206 struct { 1207 u64 suspended : 1; 1208 u64 reserved : 63; 1209 } __packed; 1210 }; 1211 1212 union hv_arm64_pending_interruption_register { 1213 u64 as_uint64; 1214 struct { 1215 u64 interruption_pending : 1; 1216 u64 interruption_type: 1; 1217 u64 reserved : 30; 1218 u64 error_code : 32; 1219 } __packed; 1220 }; 1221 1222 union hv_arm64_interrupt_state_register { 1223 u64 as_uint64; 1224 struct { 1225 u64 interrupt_shadow : 1; 1226 u64 reserved : 63; 1227 } __packed; 1228 }; 1229 1230 union hv_arm64_pending_synthetic_exception_event { 1231 u64 as_uint64[2]; 1232 struct { 1233 u8 event_pending : 1; 1234 u8 event_type : 3; 1235 u8 reserved : 4; 1236 u8 rsvd[3]; 1237 u32 exception_type; 1238 u64 context; 1239 } __packed; 1240 }; 1241 1242 union hv_x64_interrupt_state_register { 1243 u64 as_uint64; 1244 struct { 1245 u64 interrupt_shadow : 1; 1246 u64 nmi_masked : 1; 1247 u64 reserved : 62; 1248 } __packed; 1249 }; 1250 1251 union hv_x64_pending_interruption_register { 1252 u64 as_uint64; 1253 struct { 1254 u32 interruption_pending : 1; 1255 u32 interruption_type : 3; 1256 u32 deliver_error_code : 1; 1257 u32 instruction_length : 4; 1258 u32 nested_event : 1; 1259 u32 reserved : 6; 1260 u32 interruption_vector : 16; 1261 u32 error_code; 1262 } __packed; 1263 }; 1264 1265 union hv_register_value { 1266 struct hv_u128 reg128; 1267 u64 reg64; 1268 u32 reg32; 1269 u16 reg16; 1270 u8 reg8; 1271 1272 struct hv_x64_segment_register segment; 1273 struct hv_x64_table_register table; 1274 union hv_explicit_suspend_register explicit_suspend; 1275 union hv_intercept_suspend_register intercept_suspend; 1276 union hv_dispatch_suspend_register dispatch_suspend; 1277 #ifdef CONFIG_ARM64 1278 union hv_arm64_interrupt_state_register interrupt_state; 1279 union hv_arm64_pending_interruption_register pending_interruption; 1280 #endif 1281 #ifdef CONFIG_X86 1282 union hv_x64_interrupt_state_register interrupt_state; 1283 union hv_x64_pending_interruption_register pending_interruption; 1284 #endif 1285 union hv_arm64_pending_synthetic_exception_event pending_synthetic_exception_event; 1286 }; 1287 1288 /* NOTE: Linux helper struct - NOT from Hyper-V code. */ 1289 struct hv_output_get_vp_registers { 1290 DECLARE_FLEX_ARRAY(union hv_register_value, values); 1291 }; 1292 1293 #if defined(CONFIG_ARM64) 1294 /* HvGetVpRegisters returns an array of these output elements */ 1295 struct hv_get_vp_registers_output { 1296 union { 1297 struct { 1298 u32 a; 1299 u32 b; 1300 u32 c; 1301 u32 d; 1302 } as32 __packed; 1303 struct { 1304 u64 low; 1305 u64 high; 1306 } as64 __packed; 1307 }; 1308 }; 1309 1310 #endif /* CONFIG_ARM64 */ 1311 1312 struct hv_register_assoc { 1313 u32 name; /* enum hv_register_name */ 1314 u32 reserved1; 1315 u64 reserved2; 1316 union hv_register_value value; 1317 } __packed; 1318 1319 struct hv_input_get_vp_registers { 1320 u64 partition_id; 1321 u32 vp_index; 1322 union hv_input_vtl input_vtl; 1323 u8 rsvd_z8; 1324 u16 rsvd_z16; 1325 u32 names[]; 1326 } __packed; 1327 1328 struct hv_input_set_vp_registers { 1329 u64 partition_id; 1330 u32 vp_index; 1331 union hv_input_vtl input_vtl; 1332 u8 rsvd_z8; 1333 u16 rsvd_z16; 1334 struct hv_register_assoc elements[]; 1335 } __packed; 1336 1337 #define HV_UNMAP_GPA_LARGE_PAGE 0x2 1338 1339 /* HvCallSendSyntheticClusterIpi hypercall */ 1340 struct hv_send_ipi { /* HV_INPUT_SEND_SYNTHETIC_CLUSTER_IPI */ 1341 u32 vector; 1342 u32 reserved; 1343 u64 cpu_mask; 1344 } __packed; 1345 1346 #define HV_VTL_MASK GENMASK(3, 0) 1347 1348 /* Hyper-V memory host visibility */ 1349 enum hv_mem_host_visibility { 1350 VMBUS_PAGE_NOT_VISIBLE = 0, 1351 VMBUS_PAGE_VISIBLE_READ_ONLY = 1, 1352 VMBUS_PAGE_VISIBLE_READ_WRITE = 3 1353 }; 1354 1355 /* HvCallModifySparseGpaPageHostVisibility hypercall */ 1356 #define HV_MAX_MODIFY_GPA_REP_COUNT ((HV_HYP_PAGE_SIZE / sizeof(u64)) - 2) 1357 struct hv_gpa_range_for_visibility { 1358 u64 partition_id; 1359 u32 host_visibility : 2; 1360 u32 reserved0 : 30; 1361 u32 reserved1; 1362 u64 gpa_page_list[HV_MAX_MODIFY_GPA_REP_COUNT]; 1363 } __packed; 1364 1365 #if defined(CONFIG_X86) 1366 union hv_msi_address_register { /* HV_MSI_ADDRESS */ 1367 u32 as_uint32; 1368 struct { 1369 u32 reserved1 : 2; 1370 u32 destination_mode : 1; 1371 u32 redirection_hint : 1; 1372 u32 reserved2 : 8; 1373 u32 destination_id : 8; 1374 u32 msi_base : 12; 1375 }; 1376 } __packed; 1377 1378 union hv_msi_data_register { /* HV_MSI_ENTRY.Data */ 1379 u32 as_uint32; 1380 struct { 1381 u32 vector : 8; 1382 u32 delivery_mode : 3; 1383 u32 reserved1 : 3; 1384 u32 level_assert : 1; 1385 u32 trigger_mode : 1; 1386 u32 reserved2 : 16; 1387 }; 1388 } __packed; 1389 1390 union hv_msi_entry { /* HV_MSI_ENTRY */ 1391 1392 u64 as_uint64; 1393 struct { 1394 union hv_msi_address_register address; 1395 union hv_msi_data_register data; 1396 } __packed; 1397 }; 1398 1399 #elif defined(CONFIG_ARM64) /* CONFIG_X86 */ 1400 1401 union hv_msi_entry { 1402 u64 as_uint64[2]; 1403 struct { 1404 u64 address; 1405 u32 data; 1406 u32 reserved; 1407 } __packed; 1408 }; 1409 #endif /* CONFIG_ARM64 */ 1410 1411 union hv_ioapic_rte { 1412 u64 as_uint64; 1413 1414 struct { 1415 u32 vector : 8; 1416 u32 delivery_mode : 3; 1417 u32 destination_mode : 1; 1418 u32 delivery_status : 1; 1419 u32 interrupt_polarity : 1; 1420 u32 remote_irr : 1; 1421 u32 trigger_mode : 1; 1422 u32 interrupt_mask : 1; 1423 u32 reserved1 : 15; 1424 1425 u32 reserved2 : 24; 1426 u32 destination_id : 8; 1427 }; 1428 1429 struct { 1430 u32 low_uint32; 1431 u32 high_uint32; 1432 }; 1433 } __packed; 1434 1435 enum hv_interrupt_source { /* HV_INTERRUPT_SOURCE */ 1436 HV_INTERRUPT_SOURCE_MSI = 1, /* MSI and MSI-X */ 1437 HV_INTERRUPT_SOURCE_IOAPIC, 1438 }; 1439 1440 struct hv_interrupt_entry { /* HV_INTERRUPT_ENTRY */ 1441 u32 source; 1442 u32 reserved1; 1443 union { 1444 union hv_msi_entry msi_entry; 1445 union hv_ioapic_rte ioapic_rte; 1446 }; 1447 } __packed; 1448 1449 #define HV_DEVICE_INTERRUPT_TARGET_MULTICAST 1 1450 #define HV_DEVICE_INTERRUPT_TARGET_PROCESSOR_SET 2 1451 1452 struct hv_device_interrupt_target { /* HV_DEVICE_INTERRUPT_TARGET */ 1453 u32 vector; 1454 u32 flags; /* HV_DEVICE_INTERRUPT_TARGET_* above */ 1455 union { 1456 u64 vp_mask; 1457 struct hv_vpset vp_set; 1458 }; 1459 } __packed; 1460 1461 struct hv_retarget_device_interrupt { /* HV_INPUT_RETARGET_DEVICE_INTERRUPT */ 1462 u64 partition_id; /* use "self" */ 1463 u64 device_id; 1464 struct hv_interrupt_entry int_entry; 1465 u64 reserved2; 1466 struct hv_device_interrupt_target int_target; 1467 } __packed __aligned(8); 1468 1469 enum hv_intercept_type { 1470 #if defined(CONFIG_X86) 1471 HV_INTERCEPT_TYPE_X64_IO_PORT = 0x00000000, 1472 HV_INTERCEPT_TYPE_X64_MSR = 0x00000001, 1473 HV_INTERCEPT_TYPE_X64_CPUID = 0x00000002, 1474 #endif 1475 HV_INTERCEPT_TYPE_EXCEPTION = 0x00000003, 1476 /* Used to be HV_INTERCEPT_TYPE_REGISTER */ 1477 HV_INTERCEPT_TYPE_RESERVED0 = 0x00000004, 1478 HV_INTERCEPT_TYPE_MMIO = 0x00000005, 1479 #if defined(CONFIG_X86) 1480 HV_INTERCEPT_TYPE_X64_GLOBAL_CPUID = 0x00000006, 1481 HV_INTERCEPT_TYPE_X64_APIC_SMI = 0x00000007, 1482 #endif 1483 HV_INTERCEPT_TYPE_HYPERCALL = 0x00000008, 1484 #if defined(CONFIG_X86) 1485 HV_INTERCEPT_TYPE_X64_APIC_INIT_SIPI = 0x00000009, 1486 HV_INTERCEPT_MC_UPDATE_PATCH_LEVEL_MSR_READ = 0x0000000A, 1487 HV_INTERCEPT_TYPE_X64_APIC_WRITE = 0x0000000B, 1488 HV_INTERCEPT_TYPE_X64_MSR_INDEX = 0x0000000C, 1489 #endif 1490 HV_INTERCEPT_TYPE_MAX, 1491 HV_INTERCEPT_TYPE_INVALID = 0xFFFFFFFF, 1492 }; 1493 1494 union hv_intercept_parameters { 1495 /* HV_INTERCEPT_PARAMETERS is defined to be an 8-byte field. */ 1496 u64 as_uint64; 1497 #if defined(CONFIG_X86) 1498 /* HV_INTERCEPT_TYPE_X64_IO_PORT */ 1499 u16 io_port; 1500 /* HV_INTERCEPT_TYPE_X64_CPUID */ 1501 u32 cpuid_index; 1502 /* HV_INTERCEPT_TYPE_X64_APIC_WRITE */ 1503 u32 apic_write_mask; 1504 /* HV_INTERCEPT_TYPE_EXCEPTION */ 1505 u16 exception_vector; 1506 /* HV_INTERCEPT_TYPE_X64_MSR_INDEX */ 1507 u32 msr_index; 1508 #endif 1509 /* N.B. Other intercept types do not have any parameters. */ 1510 }; 1511 1512 /* Data structures for HVCALL_MMIO_READ and HVCALL_MMIO_WRITE */ 1513 #define HV_HYPERCALL_MMIO_MAX_DATA_LENGTH 64 1514 1515 struct hv_mmio_read_input { /* HV_INPUT_MEMORY_MAPPED_IO_READ */ 1516 u64 gpa; 1517 u32 size; 1518 u32 reserved; 1519 } __packed; 1520 1521 struct hv_mmio_read_output { 1522 u8 data[HV_HYPERCALL_MMIO_MAX_DATA_LENGTH]; 1523 } __packed; 1524 1525 struct hv_mmio_write_input { 1526 u64 gpa; 1527 u32 size; 1528 u32 reserved; 1529 u8 data[HV_HYPERCALL_MMIO_MAX_DATA_LENGTH]; 1530 } __packed; 1531 1532 #endif /* _HV_HVGDK_MINI_H */ 1533