xref: /linux/include/dt-bindings/reset/rockchip,rk3562-cru.h (revision bbfd5594756011167b8f8de9a00e0c946afda1e6)
1dd113c4fSKever Yang /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2dd113c4fSKever Yang /*
3dd113c4fSKever Yang  * Copyright (c) 2024-2025 Rockchip Electronics Co. Ltd.
4dd113c4fSKever Yang  *
5dd113c4fSKever Yang  * Author: Elaine Zhang <zhangqing@rock-chips.com>
6dd113c4fSKever Yang  */
7dd113c4fSKever Yang 
8dd113c4fSKever Yang #ifndef _DT_BINDINGS_RESET_ROCKCHIP_RK3562_H
9dd113c4fSKever Yang #define _DT_BINDINGS_RESET_ROCKCHIP_RK3562_H
10dd113c4fSKever Yang 
11dd113c4fSKever Yang /********Name=SOFTRST_CON01,Offset=0x404********/
12dd113c4fSKever Yang #define SRST_A_TOP_BIU			0
13dd113c4fSKever Yang #define SRST_A_TOP_VIO_BIU		1
14dd113c4fSKever Yang #define SRST_REF_PVTPLL_LOGIC		2
15dd113c4fSKever Yang /********Name=SOFTRST_CON03,Offset=0x40C********/
16dd113c4fSKever Yang #define SRST_NCOREPORESET0		3
17dd113c4fSKever Yang #define SRST_NCOREPORESET1		4
18dd113c4fSKever Yang #define SRST_NCOREPORESET2		5
19dd113c4fSKever Yang #define SRST_NCOREPORESET3		6
20dd113c4fSKever Yang #define SRST_NCORESET0			7
21dd113c4fSKever Yang #define SRST_NCORESET1			8
22dd113c4fSKever Yang #define SRST_NCORESET2			9
23dd113c4fSKever Yang #define SRST_NCORESET3			10
24dd113c4fSKever Yang #define SRST_NL2RESET			11
25dd113c4fSKever Yang /********Name=SOFTRST_CON04,Offset=0x410********/
26dd113c4fSKever Yang #define SRST_DAP			12
27dd113c4fSKever Yang #define SRST_P_DBG_DAPLITE		13
28dd113c4fSKever Yang #define SRST_REF_PVTPLL_CORE		14
29dd113c4fSKever Yang /********Name=SOFTRST_CON05,Offset=0x414********/
30dd113c4fSKever Yang #define SRST_A_CORE_BIU			15
31dd113c4fSKever Yang #define SRST_P_CORE_BIU			16
32dd113c4fSKever Yang #define SRST_H_CORE_BIU			17
33dd113c4fSKever Yang /********Name=SOFTRST_CON06,Offset=0x418********/
34dd113c4fSKever Yang #define SRST_A_NPU_BIU			18
35dd113c4fSKever Yang #define SRST_H_NPU_BIU			19
36dd113c4fSKever Yang #define SRST_A_RKNN			20
37dd113c4fSKever Yang #define SRST_H_RKNN			21
38dd113c4fSKever Yang #define SRST_REF_PVTPLL_NPU		22
39dd113c4fSKever Yang /********Name=SOFTRST_CON08,Offset=0x420********/
40dd113c4fSKever Yang #define SRST_A_GPU_BIU			23
41dd113c4fSKever Yang #define SRST_GPU			24
42dd113c4fSKever Yang #define SRST_REF_PVTPLL_GPU		25
43dd113c4fSKever Yang #define SRST_GPU_BRG_BIU		26
44dd113c4fSKever Yang /********Name=SOFTRST_CON09,Offset=0x424********/
45dd113c4fSKever Yang #define SRST_RKVENC_CORE		27
46dd113c4fSKever Yang #define SRST_A_VEPU_BIU			28
47dd113c4fSKever Yang #define SRST_H_VEPU_BIU			29
48dd113c4fSKever Yang #define SRST_A_RKVENC			30
49dd113c4fSKever Yang #define SRST_H_RKVENC			31
50dd113c4fSKever Yang /********Name=SOFTRST_CON10,Offset=0x428********/
51dd113c4fSKever Yang #define SRST_RKVDEC_HEVC_CA		32
52dd113c4fSKever Yang #define SRST_A_VDPU_BIU			33
53dd113c4fSKever Yang #define SRST_H_VDPU_BIU			34
54dd113c4fSKever Yang #define SRST_A_RKVDEC			35
55dd113c4fSKever Yang #define SRST_H_RKVDEC			36
56dd113c4fSKever Yang /********Name=SOFTRST_CON11,Offset=0x42C********/
57dd113c4fSKever Yang #define SRST_A_VI_BIU			37
58dd113c4fSKever Yang #define SRST_H_VI_BIU			38
59dd113c4fSKever Yang #define SRST_P_VI_BIU			39
60dd113c4fSKever Yang #define SRST_ISP			40
61dd113c4fSKever Yang #define SRST_A_VICAP			41
62dd113c4fSKever Yang #define SRST_H_VICAP			42
63dd113c4fSKever Yang #define SRST_D_VICAP			43
64dd113c4fSKever Yang #define SRST_I0_VICAP			44
65dd113c4fSKever Yang #define SRST_I1_VICAP			45
66dd113c4fSKever Yang #define SRST_I2_VICAP			46
67dd113c4fSKever Yang #define SRST_I3_VICAP			47
68dd113c4fSKever Yang /********Name=SOFTRST_CON12,Offset=0x430********/
69dd113c4fSKever Yang #define SRST_P_CSIHOST0			48
70dd113c4fSKever Yang #define SRST_P_CSIHOST1			49
71dd113c4fSKever Yang #define SRST_P_CSIHOST2			50
72dd113c4fSKever Yang #define SRST_P_CSIHOST3			51
73dd113c4fSKever Yang #define SRST_P_CSIPHY0			52
74dd113c4fSKever Yang #define SRST_P_CSIPHY1			53
75dd113c4fSKever Yang /********Name=SOFTRST_CON13,Offset=0x434********/
76dd113c4fSKever Yang #define SRST_A_VO_BIU			54
77dd113c4fSKever Yang #define SRST_H_VO_BIU			55
78dd113c4fSKever Yang #define SRST_A_VOP			56
79dd113c4fSKever Yang #define SRST_H_VOP			57
80dd113c4fSKever Yang #define SRST_D_VOP			58
81dd113c4fSKever Yang #define SRST_D_VOP1			59
82dd113c4fSKever Yang /********Name=SOFTRST_CON14,Offset=0x438********/
83dd113c4fSKever Yang #define SRST_A_RGA_BIU			60
84dd113c4fSKever Yang #define SRST_H_RGA_BIU			61
85dd113c4fSKever Yang #define SRST_A_RGA			62
86dd113c4fSKever Yang #define SRST_H_RGA			63
87dd113c4fSKever Yang #define SRST_RGA_CORE			64
88dd113c4fSKever Yang #define SRST_A_JDEC			65
89dd113c4fSKever Yang #define SRST_H_JDEC			66
90dd113c4fSKever Yang /********Name=SOFTRST_CON15,Offset=0x43C********/
91dd113c4fSKever Yang #define SRST_B_EBK_BIU			67
92dd113c4fSKever Yang #define SRST_P_EBK_BIU			68
93dd113c4fSKever Yang #define SRST_AHB2AXI_EBC		69
94dd113c4fSKever Yang #define SRST_H_EBC			70
95dd113c4fSKever Yang #define SRST_D_EBC			71
96dd113c4fSKever Yang #define SRST_H_EINK			72
97dd113c4fSKever Yang #define SRST_P_EINK			73
98dd113c4fSKever Yang /********Name=SOFTRST_CON16,Offset=0x440********/
99dd113c4fSKever Yang #define SRST_P_PHP_BIU			74
100dd113c4fSKever Yang #define SRST_A_PHP_BIU			75
101dd113c4fSKever Yang #define SRST_P_PCIE20			76
102dd113c4fSKever Yang #define SRST_PCIE20_POWERUP		77
103dd113c4fSKever Yang #define SRST_USB3OTG			78
104dd113c4fSKever Yang /********Name=SOFTRST_CON17,Offset=0x444********/
105dd113c4fSKever Yang #define SRST_PIPEPHY			79
106dd113c4fSKever Yang /********Name=SOFTRST_CON18,Offset=0x448********/
107dd113c4fSKever Yang #define SRST_A_BUS_BIU			80
108dd113c4fSKever Yang #define SRST_H_BUS_BIU			81
109dd113c4fSKever Yang #define SRST_P_BUS_BIU			82
110dd113c4fSKever Yang /********Name=SOFTRST_CON19,Offset=0x44C********/
111dd113c4fSKever Yang #define SRST_P_I2C1			83
112dd113c4fSKever Yang #define SRST_P_I2C2			84
113dd113c4fSKever Yang #define SRST_P_I2C3			85
114dd113c4fSKever Yang #define SRST_P_I2C4			86
115dd113c4fSKever Yang #define SRST_P_I2C5			87
116dd113c4fSKever Yang #define SRST_I2C1			88
117dd113c4fSKever Yang #define SRST_I2C2			89
118dd113c4fSKever Yang #define SRST_I2C3			90
119dd113c4fSKever Yang #define SRST_I2C4			91
120dd113c4fSKever Yang #define SRST_I2C5			92
121dd113c4fSKever Yang /********Name=SOFTRST_CON20,Offset=0x450********/
122dd113c4fSKever Yang #define SRST_BUS_GPIO3			93
123dd113c4fSKever Yang #define SRST_BUS_GPIO4			94
124dd113c4fSKever Yang /********Name=SOFTRST_CON21,Offset=0x454********/
125dd113c4fSKever Yang #define SRST_P_TIMER			95
126dd113c4fSKever Yang #define SRST_TIMER0			96
127dd113c4fSKever Yang #define SRST_TIMER1			97
128dd113c4fSKever Yang #define SRST_TIMER2			98
129dd113c4fSKever Yang #define SRST_TIMER3			99
130dd113c4fSKever Yang #define SRST_TIMER4			100
131dd113c4fSKever Yang #define SRST_TIMER5			101
132dd113c4fSKever Yang #define SRST_P_STIMER			102
133dd113c4fSKever Yang #define SRST_STIMER0			103
134dd113c4fSKever Yang #define SRST_STIMER1			104
135dd113c4fSKever Yang /********Name=SOFTRST_CON22,Offset=0x458********/
136dd113c4fSKever Yang #define SRST_P_WDTNS			105
137dd113c4fSKever Yang #define SRST_WDTNS			106
138dd113c4fSKever Yang #define SRST_P_GRF			107
139dd113c4fSKever Yang #define SRST_P_SGRF			108
140dd113c4fSKever Yang #define SRST_P_MAILBOX			109
141dd113c4fSKever Yang #define SRST_P_INTC			110
142dd113c4fSKever Yang #define SRST_A_BUS_GIC400		111
143dd113c4fSKever Yang #define SRST_A_BUS_GIC400_DEBUG		112
144dd113c4fSKever Yang /********Name=SOFTRST_CON23,Offset=0x45C********/
145dd113c4fSKever Yang #define SRST_A_BUS_SPINLOCK		113
146dd113c4fSKever Yang #define SRST_A_DCF			114
147dd113c4fSKever Yang #define SRST_P_DCF			115
148dd113c4fSKever Yang #define SRST_F_BUS_CM0_CORE		116
149dd113c4fSKever Yang #define SRST_T_BUS_CM0_JTAG		117
150dd113c4fSKever Yang #define SRST_H_ICACHE			118
151dd113c4fSKever Yang #define SRST_H_DCACHE			119
152dd113c4fSKever Yang /********Name=SOFTRST_CON24,Offset=0x460********/
153dd113c4fSKever Yang #define SRST_P_TSADC			120
154dd113c4fSKever Yang #define SRST_TSADC			121
155dd113c4fSKever Yang #define SRST_TSADCPHY			122
156dd113c4fSKever Yang #define SRST_P_DFT2APB			123
157dd113c4fSKever Yang /********Name=SOFTRST_CON25,Offset=0x464********/
158dd113c4fSKever Yang #define SRST_A_GMAC			124
159dd113c4fSKever Yang #define SRST_P_APB2ASB_VCCIO156		125
160dd113c4fSKever Yang #define SRST_P_DSIPHY			126
161dd113c4fSKever Yang #define SRST_P_DSITX			127
162dd113c4fSKever Yang #define SRST_P_CPU_EMA_DET		128
163dd113c4fSKever Yang #define SRST_P_HASH			129
164dd113c4fSKever Yang #define SRST_P_TOPCRU			130
165dd113c4fSKever Yang /********Name=SOFTRST_CON26,Offset=0x468********/
166dd113c4fSKever Yang #define SRST_P_ASB2APB_VCCIO156		131
167dd113c4fSKever Yang #define SRST_P_IOC_VCCIO156		132
168dd113c4fSKever Yang #define SRST_P_GPIO3_VCCIO156		133
169dd113c4fSKever Yang #define SRST_P_GPIO4_VCCIO156		134
170dd113c4fSKever Yang #define SRST_P_SARADC_VCCIO156		135
171dd113c4fSKever Yang #define SRST_SARADC_VCCIO156		136
172dd113c4fSKever Yang #define SRST_SARADC_VCCIO156_PHY	137
173dd113c4fSKever Yang /********Name=SOFTRST_CON27,Offset=0x46c********/
174dd113c4fSKever Yang #define SRST_A_MAC100			138
175dd113c4fSKever Yang 
176dd113c4fSKever Yang /********Name=PMU0SOFTRST_CON00,Offset=0x10200********/
177dd113c4fSKever Yang #define SRST_P_PMU0_CRU			139
178dd113c4fSKever Yang #define SRST_P_PMU0_PMU			140
179dd113c4fSKever Yang #define SRST_PMU0_PMU			141
180dd113c4fSKever Yang #define SRST_P_PMU0_HP_TIMER		142
181dd113c4fSKever Yang #define SRST_PMU0_HP_TIMER		143
182dd113c4fSKever Yang #define SRST_PMU0_32K_HP_TIMER		144
183dd113c4fSKever Yang #define SRST_P_PMU0_PVTM		145
184dd113c4fSKever Yang #define SRST_PMU0_PVTM			146
185dd113c4fSKever Yang #define SRST_P_IOC_PMUIO		147
186dd113c4fSKever Yang #define SRST_P_PMU0_GPIO0		148
187dd113c4fSKever Yang #define SRST_PMU0_GPIO0			149
188dd113c4fSKever Yang #define SRST_P_PMU0_GRF			150
189dd113c4fSKever Yang #define SRST_P_PMU0_SGRF		151
190dd113c4fSKever Yang /********Name=PMU0SOFTRST_CON01,Offset=0x10204********/
191dd113c4fSKever Yang #define SRST_DDR_FAIL_SAFE		152
192dd113c4fSKever Yang #define SRST_P_PMU0_SCRKEYGEN		153
193dd113c4fSKever Yang /********Name=PMU0SOFTRST_CON02,Offset=0x10208********/
194dd113c4fSKever Yang #define SRST_P_PMU0_I2C0		154
195dd113c4fSKever Yang #define SRST_PMU0_I2C0			155
196dd113c4fSKever Yang 
197dd113c4fSKever Yang /********Name=PMU1SOFTRST_CON00,Offset=0x18200********/
198dd113c4fSKever Yang #define SRST_P_PMU1_CRU			156
199dd113c4fSKever Yang #define SRST_H_PMU1_MEM			157
200dd113c4fSKever Yang #define SRST_H_PMU1_BIU			158
201dd113c4fSKever Yang #define SRST_P_PMU1_BIU			159
202dd113c4fSKever Yang #define SRST_P_PMU1_UART0		160
203dd113c4fSKever Yang #define SRST_S_PMU1_UART0		161
204dd113c4fSKever Yang /********Name=PMU1SOFTRST_CON01,Offset=0x18204********/
205dd113c4fSKever Yang #define SRST_P_PMU1_SPI0		162
206dd113c4fSKever Yang #define SRST_PMU1_SPI0			163
207dd113c4fSKever Yang #define SRST_P_PMU1_PWM0		164
208dd113c4fSKever Yang #define SRST_PMU1_PWM0			165
209dd113c4fSKever Yang /********Name=PMU1SOFTRST_CON02,Offset=0x18208********/
210dd113c4fSKever Yang #define SRST_F_PMU1_CM0_CORE		166
211dd113c4fSKever Yang #define SRST_T_PMU1_CM0_JTAG		167
212dd113c4fSKever Yang #define SRST_P_PMU1_WDTNS		168
213dd113c4fSKever Yang #define SRST_PMU1_WDTNS			169
214dd113c4fSKever Yang #define SRST_PMU1_MAILBOX		170
215dd113c4fSKever Yang 
216dd113c4fSKever Yang /********Name=DDRSOFTRST_CON00,Offset=0x20200********/
217dd113c4fSKever Yang #define SRST_MSCH_BRG_BIU		171
218dd113c4fSKever Yang #define SRST_P_MSCH_BIU			172
219dd113c4fSKever Yang #define SRST_P_DDR_HWLP			173
220*9d484eacSHeiko Stuebner #define SRST_P_DDR_PHY			290
221dd113c4fSKever Yang #define SRST_P_DDR_DFICTL		174
222dd113c4fSKever Yang #define SRST_P_DDR_DMA2DDR		175
223dd113c4fSKever Yang /********Name=DDRSOFTRST_CON01,Offset=0x20204********/
224dd113c4fSKever Yang #define SRST_P_DDR_MON			176
225dd113c4fSKever Yang #define SRST_TM_DDR_MON			177
226dd113c4fSKever Yang #define SRST_P_DDR_GRF			178
227dd113c4fSKever Yang #define SRST_P_DDR_CRU			179
228dd113c4fSKever Yang #define SRST_P_SUBDDR_CRU		180
229dd113c4fSKever Yang 
230dd113c4fSKever Yang /********Name=SUBDDRSOFTRST_CON00,Offset=0x28200********/
231dd113c4fSKever Yang #define SRST_MSCH_BIU			181
232dd113c4fSKever Yang #define SRST_DDR_PHY			182
233dd113c4fSKever Yang #define SRST_DDR_DFICTL			183
234dd113c4fSKever Yang #define SRST_DDR_SCRAMBLE		184
235dd113c4fSKever Yang #define SRST_DDR_MON			185
236dd113c4fSKever Yang #define SRST_A_DDR_SPLIT		186
237dd113c4fSKever Yang #define SRST_DDR_DMA2DDR		187
238dd113c4fSKever Yang 
239dd113c4fSKever Yang /********Name=PERISOFTRST_CON01,Offset=0x30404********/
240dd113c4fSKever Yang #define SRST_A_PERI_BIU			188
241dd113c4fSKever Yang #define SRST_H_PERI_BIU			189
242dd113c4fSKever Yang #define SRST_P_PERI_BIU			190
243dd113c4fSKever Yang #define SRST_P_PERICRU			191
244dd113c4fSKever Yang /********Name=PERISOFTRST_CON02,Offset=0x30408********/
245dd113c4fSKever Yang #define SRST_H_SAI0_8CH			192
246dd113c4fSKever Yang #define SRST_M_SAI0_8CH			193
247dd113c4fSKever Yang #define SRST_H_SAI1_8CH			194
248dd113c4fSKever Yang #define SRST_M_SAI1_8CH			195
249dd113c4fSKever Yang #define SRST_H_SAI2_2CH			196
250dd113c4fSKever Yang #define SRST_M_SAI2_2CH			197
251dd113c4fSKever Yang /********Name=PERISOFTRST_CON03,Offset=0x3040C********/
252dd113c4fSKever Yang #define SRST_H_DSM			198
253dd113c4fSKever Yang #define SRST_DSM			199
254dd113c4fSKever Yang #define SRST_H_PDM			200
255dd113c4fSKever Yang #define SRST_M_PDM			201
256dd113c4fSKever Yang #define SRST_H_SPDIF			202
257dd113c4fSKever Yang #define SRST_M_SPDIF			203
258dd113c4fSKever Yang /********Name=PERISOFTRST_CON04,Offset=0x30410********/
259dd113c4fSKever Yang #define SRST_H_SDMMC0			204
260dd113c4fSKever Yang #define SRST_H_SDMMC1			205
261dd113c4fSKever Yang #define SRST_H_EMMC			206
262dd113c4fSKever Yang #define SRST_A_EMMC			207
263dd113c4fSKever Yang #define SRST_C_EMMC			208
264dd113c4fSKever Yang #define SRST_B_EMMC			209
265dd113c4fSKever Yang #define SRST_T_EMMC			210
266dd113c4fSKever Yang #define SRST_S_SFC			211
267dd113c4fSKever Yang #define SRST_H_SFC			212
268dd113c4fSKever Yang /********Name=PERISOFTRST_CON05,Offset=0x30414********/
269dd113c4fSKever Yang #define SRST_H_USB2HOST			213
270dd113c4fSKever Yang #define SRST_H_USB2HOST_ARB		214
271dd113c4fSKever Yang #define SRST_USB2HOST_UTMI		215
272dd113c4fSKever Yang /********Name=PERISOFTRST_CON06,Offset=0x30418********/
273dd113c4fSKever Yang #define SRST_P_SPI1			216
274dd113c4fSKever Yang #define SRST_SPI1			217
275dd113c4fSKever Yang #define SRST_P_SPI2			218
276dd113c4fSKever Yang #define SRST_SPI2			219
277dd113c4fSKever Yang /********Name=PERISOFTRST_CON07,Offset=0x3041C********/
278dd113c4fSKever Yang #define SRST_P_UART1			220
279dd113c4fSKever Yang #define SRST_P_UART2			221
280dd113c4fSKever Yang #define SRST_P_UART3			222
281dd113c4fSKever Yang #define SRST_P_UART4			223
282dd113c4fSKever Yang #define SRST_P_UART5			224
283dd113c4fSKever Yang #define SRST_P_UART6			225
284dd113c4fSKever Yang #define SRST_P_UART7			226
285dd113c4fSKever Yang #define SRST_P_UART8			227
286dd113c4fSKever Yang #define SRST_P_UART9			228
287dd113c4fSKever Yang #define SRST_S_UART1			229
288dd113c4fSKever Yang #define SRST_S_UART2			230
289dd113c4fSKever Yang /********Name=PERISOFTRST_CON08,Offset=0x30420********/
290dd113c4fSKever Yang #define SRST_S_UART3			231
291dd113c4fSKever Yang #define SRST_S_UART4			232
292dd113c4fSKever Yang #define SRST_S_UART5			233
293dd113c4fSKever Yang #define SRST_S_UART6			234
294dd113c4fSKever Yang #define SRST_S_UART7			235
295dd113c4fSKever Yang /********Name=PERISOFTRST_CON09,Offset=0x30424********/
296dd113c4fSKever Yang #define SRST_S_UART8			236
297dd113c4fSKever Yang #define SRST_S_UART9			237
298dd113c4fSKever Yang /********Name=PERISOFTRST_CON10,Offset=0x30428********/
299dd113c4fSKever Yang #define SRST_P_PWM1_PERI		238
300dd113c4fSKever Yang #define SRST_PWM1_PERI			239
301dd113c4fSKever Yang #define SRST_P_PWM2_PERI		240
302dd113c4fSKever Yang #define SRST_PWM2_PERI			241
303dd113c4fSKever Yang #define SRST_P_PWM3_PERI		242
304dd113c4fSKever Yang #define SRST_PWM3_PERI			243
305dd113c4fSKever Yang /********Name=PERISOFTRST_CON11,Offset=0x3042C********/
306dd113c4fSKever Yang #define SRST_P_CAN0			244
307dd113c4fSKever Yang #define SRST_CAN0			245
308dd113c4fSKever Yang #define SRST_P_CAN1			246
309dd113c4fSKever Yang #define SRST_CAN1			247
310dd113c4fSKever Yang /********Name=PERISOFTRST_CON12,Offset=0x30430********/
311dd113c4fSKever Yang #define SRST_A_CRYPTO			248
312dd113c4fSKever Yang #define SRST_H_CRYPTO			249
313dd113c4fSKever Yang #define SRST_P_CRYPTO			250
314dd113c4fSKever Yang #define SRST_CORE_CRYPTO		251
315dd113c4fSKever Yang #define SRST_PKA_CRYPTO			252
316dd113c4fSKever Yang #define SRST_H_KLAD			253
317dd113c4fSKever Yang #define SRST_P_KEY_READER		254
318dd113c4fSKever Yang #define SRST_H_RK_RNG_NS		255
319dd113c4fSKever Yang #define SRST_H_RK_RNG_S			256
320dd113c4fSKever Yang #define SRST_H_TRNG_NS			257
321dd113c4fSKever Yang #define SRST_H_TRNG_S			258
322dd113c4fSKever Yang #define SRST_H_CRYPTO_S			259
323dd113c4fSKever Yang /********Name=PERISOFTRST_CON13,Offset=0x30434********/
324dd113c4fSKever Yang #define SRST_P_PERI_WDT			260
325dd113c4fSKever Yang #define SRST_T_PERI_WDT			261
326dd113c4fSKever Yang #define SRST_A_SYSMEM			262
327dd113c4fSKever Yang #define SRST_H_BOOTROM			263
328dd113c4fSKever Yang #define SRST_P_PERI_GRF			264
329dd113c4fSKever Yang #define SRST_A_DMAC			265
330dd113c4fSKever Yang #define SRST_A_RKDMAC			267
331dd113c4fSKever Yang /********Name=PERISOFTRST_CON14,Offset=0x30438********/
332dd113c4fSKever Yang #define SRST_P_OTPC_NS			268
333dd113c4fSKever Yang #define SRST_SBPI_OTPC_NS		269
334dd113c4fSKever Yang #define SRST_USER_OTPC_NS		270
335dd113c4fSKever Yang #define SRST_P_OTPC_S			271
336dd113c4fSKever Yang #define SRST_SBPI_OTPC_S		272
337dd113c4fSKever Yang #define SRST_USER_OTPC_S		273
338dd113c4fSKever Yang #define SRST_OTPC_ARB			274
339dd113c4fSKever Yang #define SRST_P_OTPPHY			275
340dd113c4fSKever Yang #define SRST_OTP_NPOR			276
341dd113c4fSKever Yang /********Name=PERISOFTRST_CON15,Offset=0x3043C********/
342dd113c4fSKever Yang #define SRST_P_USB2PHY			277
343dd113c4fSKever Yang #define SRST_USB2PHY_POR		278
344dd113c4fSKever Yang #define SRST_USB2PHY_OTG		279
345dd113c4fSKever Yang #define SRST_USB2PHY_HOST		280
346dd113c4fSKever Yang #define SRST_P_PIPEPHY			281
347dd113c4fSKever Yang /********Name=PERISOFTRST_CON16,Offset=0x30440********/
348dd113c4fSKever Yang #define SRST_P_SARADC			282
349dd113c4fSKever Yang #define SRST_SARADC			283
350dd113c4fSKever Yang #define SRST_SARADC_PHY			284
351dd113c4fSKever Yang #define SRST_P_IOC_VCCIO234		285
352dd113c4fSKever Yang /********Name=PERISOFTRST_CON17,Offset=0x30444********/
353dd113c4fSKever Yang #define SRST_P_PERI_GPIO1		286
354dd113c4fSKever Yang #define SRST_P_PERI_GPIO2		287
355dd113c4fSKever Yang #define SRST_PERI_GPIO1			288
356dd113c4fSKever Yang #define SRST_PERI_GPIO2			289
357dd113c4fSKever Yang 
358dd113c4fSKever Yang #endif
359