1*49c04453SDetlev Casanova /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 2*49c04453SDetlev Casanova /* 3*49c04453SDetlev Casanova * Copyright (c) 2023 Rockchip Electronics Co. Ltd. 4*49c04453SDetlev Casanova * Copyright (c) 2024 Collabora Ltd. 5*49c04453SDetlev Casanova * 6*49c04453SDetlev Casanova * Author: Elaine Zhang <zhangqing@rock-chips.com> 7*49c04453SDetlev Casanova * Author: Detlev Casanova <detlev.casanova@collabora.com> 8*49c04453SDetlev Casanova */ 9*49c04453SDetlev Casanova 10*49c04453SDetlev Casanova #ifndef _DT_BINDINGS_RESET_ROCKCHIP_RK3576_H 11*49c04453SDetlev Casanova #define _DT_BINDINGS_RESET_ROCKCHIP_RK3576_H 12*49c04453SDetlev Casanova 13*49c04453SDetlev Casanova #define SRST_A_TOP_BIU 0 14*49c04453SDetlev Casanova #define SRST_P_TOP_BIU 1 15*49c04453SDetlev Casanova #define SRST_A_TOP_MID_BIU 2 16*49c04453SDetlev Casanova #define SRST_A_SECURE_HIGH_BIU 3 17*49c04453SDetlev Casanova #define SRST_H_TOP_BIU 4 18*49c04453SDetlev Casanova 19*49c04453SDetlev Casanova #define SRST_H_VO0VOP_CHANNEL_BIU 5 20*49c04453SDetlev Casanova #define SRST_A_VO0VOP_CHANNEL_BIU 6 21*49c04453SDetlev Casanova 22*49c04453SDetlev Casanova #define SRST_BISRINTF 7 23*49c04453SDetlev Casanova 24*49c04453SDetlev Casanova #define SRST_H_AUDIO_BIU 8 25*49c04453SDetlev Casanova #define SRST_H_ASRC_2CH_0 9 26*49c04453SDetlev Casanova #define SRST_H_ASRC_2CH_1 10 27*49c04453SDetlev Casanova #define SRST_H_ASRC_4CH_0 11 28*49c04453SDetlev Casanova #define SRST_H_ASRC_4CH_1 12 29*49c04453SDetlev Casanova #define SRST_ASRC_2CH_0 13 30*49c04453SDetlev Casanova #define SRST_ASRC_2CH_1 14 31*49c04453SDetlev Casanova #define SRST_ASRC_4CH_0 15 32*49c04453SDetlev Casanova #define SRST_ASRC_4CH_1 16 33*49c04453SDetlev Casanova #define SRST_M_SAI0_8CH 17 34*49c04453SDetlev Casanova #define SRST_H_SAI0_8CH 18 35*49c04453SDetlev Casanova #define SRST_H_SPDIF_RX0 19 36*49c04453SDetlev Casanova #define SRST_M_SPDIF_RX0 20 37*49c04453SDetlev Casanova 38*49c04453SDetlev Casanova #define SRST_H_SPDIF_RX1 21 39*49c04453SDetlev Casanova #define SRST_M_SPDIF_RX1 22 40*49c04453SDetlev Casanova #define SRST_M_SAI1_8CH 23 41*49c04453SDetlev Casanova #define SRST_H_SAI1_8CH 24 42*49c04453SDetlev Casanova #define SRST_M_SAI2_2CH 25 43*49c04453SDetlev Casanova #define SRST_H_SAI2_2CH 26 44*49c04453SDetlev Casanova #define SRST_M_SAI3_2CH 27 45*49c04453SDetlev Casanova #define SRST_H_SAI3_2CH 28 46*49c04453SDetlev Casanova 47*49c04453SDetlev Casanova #define SRST_M_SAI4_2CH 29 48*49c04453SDetlev Casanova #define SRST_H_SAI4_2CH 30 49*49c04453SDetlev Casanova #define SRST_H_ACDCDIG_DSM 31 50*49c04453SDetlev Casanova #define SRST_M_ACDCDIG_DSM 32 51*49c04453SDetlev Casanova #define SRST_PDM1 33 52*49c04453SDetlev Casanova #define SRST_H_PDM1 34 53*49c04453SDetlev Casanova #define SRST_M_PDM1 35 54*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX0 36 55*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX0 37 56*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX1 38 57*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX1 39 58*49c04453SDetlev Casanova 59*49c04453SDetlev Casanova #define SRST_A_BUS_BIU 40 60*49c04453SDetlev Casanova #define SRST_P_BUS_BIU 41 61*49c04453SDetlev Casanova #define SRST_P_CRU 42 62*49c04453SDetlev Casanova #define SRST_H_CAN0 43 63*49c04453SDetlev Casanova #define SRST_CAN0 44 64*49c04453SDetlev Casanova #define SRST_H_CAN1 45 65*49c04453SDetlev Casanova #define SRST_CAN1 46 66*49c04453SDetlev Casanova #define SRST_P_INTMUX2BUS 47 67*49c04453SDetlev Casanova #define SRST_P_VCCIO_IOC 48 68*49c04453SDetlev Casanova #define SRST_H_BUS_BIU 49 69*49c04453SDetlev Casanova #define SRST_KEY_SHIFT 50 70*49c04453SDetlev Casanova 71*49c04453SDetlev Casanova #define SRST_P_I2C1 51 72*49c04453SDetlev Casanova #define SRST_P_I2C2 52 73*49c04453SDetlev Casanova #define SRST_P_I2C3 53 74*49c04453SDetlev Casanova #define SRST_P_I2C4 54 75*49c04453SDetlev Casanova #define SRST_P_I2C5 55 76*49c04453SDetlev Casanova #define SRST_P_I2C6 56 77*49c04453SDetlev Casanova #define SRST_P_I2C7 57 78*49c04453SDetlev Casanova #define SRST_P_I2C8 58 79*49c04453SDetlev Casanova #define SRST_P_I2C9 59 80*49c04453SDetlev Casanova #define SRST_P_WDT_BUSMCU 60 81*49c04453SDetlev Casanova #define SRST_T_WDT_BUSMCU 61 82*49c04453SDetlev Casanova #define SRST_A_GIC 62 83*49c04453SDetlev Casanova #define SRST_I2C1 63 84*49c04453SDetlev Casanova #define SRST_I2C2 64 85*49c04453SDetlev Casanova #define SRST_I2C3 65 86*49c04453SDetlev Casanova #define SRST_I2C4 66 87*49c04453SDetlev Casanova 88*49c04453SDetlev Casanova #define SRST_I2C5 67 89*49c04453SDetlev Casanova #define SRST_I2C6 68 90*49c04453SDetlev Casanova #define SRST_I2C7 69 91*49c04453SDetlev Casanova #define SRST_I2C8 70 92*49c04453SDetlev Casanova #define SRST_I2C9 71 93*49c04453SDetlev Casanova #define SRST_P_SARADC 72 94*49c04453SDetlev Casanova #define SRST_SARADC 73 95*49c04453SDetlev Casanova #define SRST_P_TSADC 74 96*49c04453SDetlev Casanova #define SRST_TSADC 75 97*49c04453SDetlev Casanova #define SRST_P_UART0 76 98*49c04453SDetlev Casanova #define SRST_P_UART2 77 99*49c04453SDetlev Casanova #define SRST_P_UART3 78 100*49c04453SDetlev Casanova #define SRST_P_UART4 79 101*49c04453SDetlev Casanova #define SRST_P_UART5 80 102*49c04453SDetlev Casanova #define SRST_P_UART6 81 103*49c04453SDetlev Casanova 104*49c04453SDetlev Casanova #define SRST_P_UART7 82 105*49c04453SDetlev Casanova #define SRST_P_UART8 83 106*49c04453SDetlev Casanova #define SRST_P_UART9 84 107*49c04453SDetlev Casanova #define SRST_P_UART10 85 108*49c04453SDetlev Casanova #define SRST_P_UART11 86 109*49c04453SDetlev Casanova #define SRST_S_UART0 87 110*49c04453SDetlev Casanova #define SRST_S_UART2 88 111*49c04453SDetlev Casanova #define SRST_S_UART3 89 112*49c04453SDetlev Casanova #define SRST_S_UART4 90 113*49c04453SDetlev Casanova #define SRST_S_UART5 91 114*49c04453SDetlev Casanova 115*49c04453SDetlev Casanova #define SRST_S_UART6 92 116*49c04453SDetlev Casanova #define SRST_S_UART7 93 117*49c04453SDetlev Casanova #define SRST_S_UART8 94 118*49c04453SDetlev Casanova #define SRST_S_UART9 95 119*49c04453SDetlev Casanova #define SRST_S_UART10 96 120*49c04453SDetlev Casanova #define SRST_S_UART11 97 121*49c04453SDetlev Casanova #define SRST_P_SPI0 98 122*49c04453SDetlev Casanova #define SRST_P_SPI1 99 123*49c04453SDetlev Casanova #define SRST_P_SPI2 100 124*49c04453SDetlev Casanova 125*49c04453SDetlev Casanova #define SRST_P_SPI3 101 126*49c04453SDetlev Casanova #define SRST_P_SPI4 102 127*49c04453SDetlev Casanova #define SRST_SPI0 103 128*49c04453SDetlev Casanova #define SRST_SPI1 104 129*49c04453SDetlev Casanova #define SRST_SPI2 105 130*49c04453SDetlev Casanova #define SRST_SPI3 106 131*49c04453SDetlev Casanova #define SRST_SPI4 107 132*49c04453SDetlev Casanova #define SRST_P_WDT0 108 133*49c04453SDetlev Casanova #define SRST_T_WDT0 109 134*49c04453SDetlev Casanova #define SRST_P_SYS_GRF 110 135*49c04453SDetlev Casanova #define SRST_P_PWM1 111 136*49c04453SDetlev Casanova #define SRST_PWM1 112 137*49c04453SDetlev Casanova 138*49c04453SDetlev Casanova #define SRST_P_BUSTIMER0 113 139*49c04453SDetlev Casanova #define SRST_P_BUSTIMER1 114 140*49c04453SDetlev Casanova #define SRST_TIMER0 115 141*49c04453SDetlev Casanova #define SRST_TIMER1 116 142*49c04453SDetlev Casanova #define SRST_TIMER2 117 143*49c04453SDetlev Casanova #define SRST_TIMER3 118 144*49c04453SDetlev Casanova #define SRST_TIMER4 119 145*49c04453SDetlev Casanova #define SRST_TIMER5 120 146*49c04453SDetlev Casanova #define SRST_P_BUSIOC 121 147*49c04453SDetlev Casanova #define SRST_P_MAILBOX0 122 148*49c04453SDetlev Casanova #define SRST_P_GPIO1 123 149*49c04453SDetlev Casanova 150*49c04453SDetlev Casanova #define SRST_GPIO1 124 151*49c04453SDetlev Casanova #define SRST_P_GPIO2 125 152*49c04453SDetlev Casanova #define SRST_GPIO2 126 153*49c04453SDetlev Casanova #define SRST_P_GPIO3 127 154*49c04453SDetlev Casanova #define SRST_GPIO3 128 155*49c04453SDetlev Casanova #define SRST_P_GPIO4 129 156*49c04453SDetlev Casanova #define SRST_GPIO4 130 157*49c04453SDetlev Casanova #define SRST_A_DECOM 131 158*49c04453SDetlev Casanova #define SRST_P_DECOM 132 159*49c04453SDetlev Casanova #define SRST_D_DECOM 133 160*49c04453SDetlev Casanova #define SRST_TIMER6 134 161*49c04453SDetlev Casanova #define SRST_TIMER7 135 162*49c04453SDetlev Casanova #define SRST_TIMER8 136 163*49c04453SDetlev Casanova #define SRST_TIMER9 137 164*49c04453SDetlev Casanova #define SRST_TIMER10 138 165*49c04453SDetlev Casanova 166*49c04453SDetlev Casanova #define SRST_TIMER11 139 167*49c04453SDetlev Casanova #define SRST_A_DMAC0 140 168*49c04453SDetlev Casanova #define SRST_A_DMAC1 141 169*49c04453SDetlev Casanova #define SRST_A_DMAC2 142 170*49c04453SDetlev Casanova #define SRST_A_SPINLOCK 143 171*49c04453SDetlev Casanova #define SRST_REF_PVTPLL_BUS 144 172*49c04453SDetlev Casanova #define SRST_H_I3C0 145 173*49c04453SDetlev Casanova #define SRST_H_I3C1 146 174*49c04453SDetlev Casanova #define SRST_H_BUS_CM0_BIU 147 175*49c04453SDetlev Casanova #define SRST_F_BUS_CM0_CORE 148 176*49c04453SDetlev Casanova #define SRST_T_BUS_CM0_JTAG 149 177*49c04453SDetlev Casanova 178*49c04453SDetlev Casanova #define SRST_P_INTMUX2PMU 150 179*49c04453SDetlev Casanova #define SRST_P_INTMUX2DDR 151 180*49c04453SDetlev Casanova #define SRST_P_PVTPLL_BUS 152 181*49c04453SDetlev Casanova #define SRST_P_PWM2 153 182*49c04453SDetlev Casanova #define SRST_PWM2 154 183*49c04453SDetlev Casanova #define SRST_FREQ_PWM1 155 184*49c04453SDetlev Casanova #define SRST_COUNTER_PWM1 156 185*49c04453SDetlev Casanova #define SRST_I3C0 157 186*49c04453SDetlev Casanova #define SRST_I3C1 158 187*49c04453SDetlev Casanova 188*49c04453SDetlev Casanova #define SRST_P_DDR_MON_CH0 159 189*49c04453SDetlev Casanova #define SRST_P_DDR_BIU 160 190*49c04453SDetlev Casanova #define SRST_P_DDR_UPCTL_CH0 161 191*49c04453SDetlev Casanova #define SRST_TM_DDR_MON_CH0 162 192*49c04453SDetlev Casanova #define SRST_A_DDR_BIU 163 193*49c04453SDetlev Casanova #define SRST_DFI_CH0 164 194*49c04453SDetlev Casanova #define SRST_DDR_MON_CH0 165 195*49c04453SDetlev Casanova #define SRST_P_DDR_HWLP_CH0 166 196*49c04453SDetlev Casanova #define SRST_P_DDR_MON_CH1 167 197*49c04453SDetlev Casanova #define SRST_P_DDR_HWLP_CH1 168 198*49c04453SDetlev Casanova 199*49c04453SDetlev Casanova #define SRST_P_DDR_UPCTL_CH1 169 200*49c04453SDetlev Casanova #define SRST_TM_DDR_MON_CH1 170 201*49c04453SDetlev Casanova #define SRST_DFI_CH1 171 202*49c04453SDetlev Casanova #define SRST_A_DDR01_MSCH0 172 203*49c04453SDetlev Casanova #define SRST_A_DDR01_MSCH1 173 204*49c04453SDetlev Casanova #define SRST_DDR_MON_CH1 174 205*49c04453SDetlev Casanova #define SRST_DDR_SCRAMBLE_CH0 175 206*49c04453SDetlev Casanova #define SRST_DDR_SCRAMBLE_CH1 176 207*49c04453SDetlev Casanova #define SRST_P_AHB2APB 177 208*49c04453SDetlev Casanova #define SRST_H_AHB2APB 178 209*49c04453SDetlev Casanova #define SRST_H_DDR_BIU 179 210*49c04453SDetlev Casanova #define SRST_F_DDR_CM0_CORE 180 211*49c04453SDetlev Casanova 212*49c04453SDetlev Casanova #define SRST_P_DDR01_MSCH0 181 213*49c04453SDetlev Casanova #define SRST_P_DDR01_MSCH1 182 214*49c04453SDetlev Casanova #define SRST_DDR_TIMER0 183 215*49c04453SDetlev Casanova #define SRST_DDR_TIMER1 184 216*49c04453SDetlev Casanova #define SRST_T_WDT_DDR 185 217*49c04453SDetlev Casanova #define SRST_P_WDT 186 218*49c04453SDetlev Casanova #define SRST_P_TIMER 187 219*49c04453SDetlev Casanova #define SRST_T_DDR_CM0_JTAG 188 220*49c04453SDetlev Casanova #define SRST_P_DDR_GRF 189 221*49c04453SDetlev Casanova 222*49c04453SDetlev Casanova #define SRST_DDR_UPCTL_CH0 190 223*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_0_CH0 191 224*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_1_CH0 192 225*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_2_CH0 193 226*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_3_CH0 194 227*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_4_CH0 195 228*49c04453SDetlev Casanova 229*49c04453SDetlev Casanova #define SRST_DDR_UPCTL_CH1 196 230*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_0_CH1 197 231*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_1_CH1 198 232*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_2_CH1 199 233*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_3_CH1 200 234*49c04453SDetlev Casanova #define SRST_A_DDR_UPCTL_4_CH1 201 235*49c04453SDetlev Casanova 236*49c04453SDetlev Casanova #define SRST_REF_PVTPLL_DDR 202 237*49c04453SDetlev Casanova #define SRST_P_PVTPLL_DDR 203 238*49c04453SDetlev Casanova 239*49c04453SDetlev Casanova #define SRST_A_RKNN0 204 240*49c04453SDetlev Casanova #define SRST_A_RKNN0_BIU 205 241*49c04453SDetlev Casanova #define SRST_L_RKNN0_BIU 206 242*49c04453SDetlev Casanova 243*49c04453SDetlev Casanova #define SRST_A_RKNN1 207 244*49c04453SDetlev Casanova #define SRST_A_RKNN1_BIU 208 245*49c04453SDetlev Casanova #define SRST_L_RKNN1_BIU 209 246*49c04453SDetlev Casanova 247*49c04453SDetlev Casanova #define SRST_NPU_DAP 210 248*49c04453SDetlev Casanova #define SRST_L_NPUSUBSYS_BIU 211 249*49c04453SDetlev Casanova #define SRST_P_NPUTOP_BIU 212 250*49c04453SDetlev Casanova #define SRST_P_NPU_TIMER 213 251*49c04453SDetlev Casanova #define SRST_NPUTIMER0 214 252*49c04453SDetlev Casanova #define SRST_NPUTIMER1 215 253*49c04453SDetlev Casanova #define SRST_P_NPU_WDT 216 254*49c04453SDetlev Casanova #define SRST_T_NPU_WDT 217 255*49c04453SDetlev Casanova 256*49c04453SDetlev Casanova #define SRST_A_RKNN_CBUF 218 257*49c04453SDetlev Casanova #define SRST_A_RVCORE0 219 258*49c04453SDetlev Casanova #define SRST_P_NPU_GRF 220 259*49c04453SDetlev Casanova #define SRST_P_PVTPLL_NPU 221 260*49c04453SDetlev Casanova #define SRST_NPU_PVTPLL 222 261*49c04453SDetlev Casanova #define SRST_H_NPU_CM0_BIU 223 262*49c04453SDetlev Casanova #define SRST_F_NPU_CM0_CORE 224 263*49c04453SDetlev Casanova #define SRST_T_NPU_CM0_JTAG 225 264*49c04453SDetlev Casanova #define SRST_A_RKNNTOP_BIU 226 265*49c04453SDetlev Casanova #define SRST_H_RKNN_CBUF 227 266*49c04453SDetlev Casanova #define SRST_H_RKNNTOP_BIU 228 267*49c04453SDetlev Casanova 268*49c04453SDetlev Casanova #define SRST_H_NVM_BIU 229 269*49c04453SDetlev Casanova #define SRST_A_NVM_BIU 230 270*49c04453SDetlev Casanova #define SRST_S_FSPI 231 271*49c04453SDetlev Casanova #define SRST_H_FSPI 232 272*49c04453SDetlev Casanova #define SRST_C_EMMC 233 273*49c04453SDetlev Casanova #define SRST_H_EMMC 234 274*49c04453SDetlev Casanova #define SRST_A_EMMC 235 275*49c04453SDetlev Casanova #define SRST_B_EMMC 236 276*49c04453SDetlev Casanova #define SRST_T_EMMC 237 277*49c04453SDetlev Casanova 278*49c04453SDetlev Casanova #define SRST_P_GRF 238 279*49c04453SDetlev Casanova #define SRST_P_PHP_BIU 239 280*49c04453SDetlev Casanova #define SRST_A_PHP_BIU 240 281*49c04453SDetlev Casanova #define SRST_P_PCIE0 241 282*49c04453SDetlev Casanova #define SRST_PCIE0_POWER_UP 242 283*49c04453SDetlev Casanova 284*49c04453SDetlev Casanova #define SRST_A_USB3OTG1 243 285*49c04453SDetlev Casanova #define SRST_A_MMU0 244 286*49c04453SDetlev Casanova #define SRST_A_SLV_MMU0 245 287*49c04453SDetlev Casanova #define SRST_A_MMU1 246 288*49c04453SDetlev Casanova 289*49c04453SDetlev Casanova #define SRST_A_SLV_MMU1 247 290*49c04453SDetlev Casanova #define SRST_P_PCIE1 248 291*49c04453SDetlev Casanova #define SRST_PCIE1_POWER_UP 249 292*49c04453SDetlev Casanova 293*49c04453SDetlev Casanova #define SRST_RXOOB0 250 294*49c04453SDetlev Casanova #define SRST_RXOOB1 251 295*49c04453SDetlev Casanova #define SRST_PMALIVE0 252 296*49c04453SDetlev Casanova #define SRST_PMALIVE1 253 297*49c04453SDetlev Casanova #define SRST_A_SATA0 254 298*49c04453SDetlev Casanova #define SRST_A_SATA1 255 299*49c04453SDetlev Casanova #define SRST_ASIC1 256 300*49c04453SDetlev Casanova #define SRST_ASIC0 257 301*49c04453SDetlev Casanova 302*49c04453SDetlev Casanova #define SRST_P_CSIDPHY1 258 303*49c04453SDetlev Casanova #define SRST_SCAN_CSIDPHY1 259 304*49c04453SDetlev Casanova 305*49c04453SDetlev Casanova #define SRST_P_SDGMAC_GRF 260 306*49c04453SDetlev Casanova #define SRST_P_SDGMAC_BIU 261 307*49c04453SDetlev Casanova #define SRST_A_SDGMAC_BIU 262 308*49c04453SDetlev Casanova #define SRST_H_SDGMAC_BIU 263 309*49c04453SDetlev Casanova #define SRST_A_GMAC0 264 310*49c04453SDetlev Casanova #define SRST_A_GMAC1 265 311*49c04453SDetlev Casanova #define SRST_P_GMAC0 266 312*49c04453SDetlev Casanova #define SRST_P_GMAC1 267 313*49c04453SDetlev Casanova #define SRST_H_SDIO 268 314*49c04453SDetlev Casanova 315*49c04453SDetlev Casanova #define SRST_H_SDMMC0 269 316*49c04453SDetlev Casanova #define SRST_S_FSPI1 270 317*49c04453SDetlev Casanova #define SRST_H_FSPI1 271 318*49c04453SDetlev Casanova #define SRST_A_DSMC_BIU 272 319*49c04453SDetlev Casanova #define SRST_A_DSMC 273 320*49c04453SDetlev Casanova #define SRST_P_DSMC 274 321*49c04453SDetlev Casanova #define SRST_H_HSGPIO 275 322*49c04453SDetlev Casanova #define SRST_HSGPIO 276 323*49c04453SDetlev Casanova #define SRST_A_HSGPIO 277 324*49c04453SDetlev Casanova 325*49c04453SDetlev Casanova #define SRST_H_RKVDEC 278 326*49c04453SDetlev Casanova #define SRST_H_RKVDEC_BIU 279 327*49c04453SDetlev Casanova #define SRST_A_RKVDEC_BIU 280 328*49c04453SDetlev Casanova #define SRST_RKVDEC_HEVC_CA 281 329*49c04453SDetlev Casanova #define SRST_RKVDEC_CORE 282 330*49c04453SDetlev Casanova 331*49c04453SDetlev Casanova #define SRST_A_USB_BIU 283 332*49c04453SDetlev Casanova #define SRST_P_USBUFS_BIU 284 333*49c04453SDetlev Casanova #define SRST_A_USB3OTG0 285 334*49c04453SDetlev Casanova #define SRST_A_UFS_BIU 286 335*49c04453SDetlev Casanova #define SRST_A_MMU2 287 336*49c04453SDetlev Casanova #define SRST_A_SLV_MMU2 288 337*49c04453SDetlev Casanova #define SRST_A_UFS_SYS 289 338*49c04453SDetlev Casanova 339*49c04453SDetlev Casanova #define SRST_A_UFS 290 340*49c04453SDetlev Casanova #define SRST_P_USBUFS_GRF 291 341*49c04453SDetlev Casanova #define SRST_P_UFS_GRF 292 342*49c04453SDetlev Casanova 343*49c04453SDetlev Casanova #define SRST_H_VPU_BIU 293 344*49c04453SDetlev Casanova #define SRST_A_JPEG_BIU 294 345*49c04453SDetlev Casanova #define SRST_A_RGA_BIU 295 346*49c04453SDetlev Casanova #define SRST_A_VDPP_BIU 296 347*49c04453SDetlev Casanova #define SRST_A_EBC_BIU 297 348*49c04453SDetlev Casanova #define SRST_H_RGA2E_0 298 349*49c04453SDetlev Casanova #define SRST_A_RGA2E_0 299 350*49c04453SDetlev Casanova #define SRST_CORE_RGA2E_0 300 351*49c04453SDetlev Casanova 352*49c04453SDetlev Casanova #define SRST_A_JPEG 301 353*49c04453SDetlev Casanova #define SRST_H_JPEG 302 354*49c04453SDetlev Casanova #define SRST_H_VDPP 303 355*49c04453SDetlev Casanova #define SRST_A_VDPP 304 356*49c04453SDetlev Casanova #define SRST_CORE_VDPP 305 357*49c04453SDetlev Casanova #define SRST_H_RGA2E_1 306 358*49c04453SDetlev Casanova #define SRST_A_RGA2E_1 307 359*49c04453SDetlev Casanova #define SRST_CORE_RGA2E_1 308 360*49c04453SDetlev Casanova #define SRST_H_EBC 309 361*49c04453SDetlev Casanova #define SRST_A_EBC 310 362*49c04453SDetlev Casanova #define SRST_D_EBC 311 363*49c04453SDetlev Casanova 364*49c04453SDetlev Casanova #define SRST_H_VEPU0_BIU 312 365*49c04453SDetlev Casanova #define SRST_A_VEPU0_BIU 313 366*49c04453SDetlev Casanova #define SRST_H_VEPU0 314 367*49c04453SDetlev Casanova #define SRST_A_VEPU0 315 368*49c04453SDetlev Casanova #define SRST_VEPU0_CORE 316 369*49c04453SDetlev Casanova 370*49c04453SDetlev Casanova #define SRST_A_VI_BIU 317 371*49c04453SDetlev Casanova #define SRST_H_VI_BIU 318 372*49c04453SDetlev Casanova #define SRST_P_VI_BIU 319 373*49c04453SDetlev Casanova #define SRST_D_VICAP 320 374*49c04453SDetlev Casanova #define SRST_A_VICAP 321 375*49c04453SDetlev Casanova #define SRST_H_VICAP 322 376*49c04453SDetlev Casanova #define SRST_ISP0 323 377*49c04453SDetlev Casanova #define SRST_ISP0_VICAP 324 378*49c04453SDetlev Casanova 379*49c04453SDetlev Casanova #define SRST_CORE_VPSS 325 380*49c04453SDetlev Casanova #define SRST_P_CSI_HOST_0 326 381*49c04453SDetlev Casanova #define SRST_P_CSI_HOST_1 327 382*49c04453SDetlev Casanova #define SRST_P_CSI_HOST_2 328 383*49c04453SDetlev Casanova #define SRST_P_CSI_HOST_3 329 384*49c04453SDetlev Casanova #define SRST_P_CSI_HOST_4 330 385*49c04453SDetlev Casanova 386*49c04453SDetlev Casanova #define SRST_CIFIN 331 387*49c04453SDetlev Casanova #define SRST_VICAP_I0CLK 332 388*49c04453SDetlev Casanova #define SRST_VICAP_I1CLK 333 389*49c04453SDetlev Casanova #define SRST_VICAP_I2CLK 334 390*49c04453SDetlev Casanova #define SRST_VICAP_I3CLK 335 391*49c04453SDetlev Casanova #define SRST_VICAP_I4CLK 336 392*49c04453SDetlev Casanova 393*49c04453SDetlev Casanova #define SRST_A_VOP_BIU 337 394*49c04453SDetlev Casanova #define SRST_A_VOP2_BIU 338 395*49c04453SDetlev Casanova #define SRST_H_VOP_BIU 339 396*49c04453SDetlev Casanova #define SRST_P_VOP_BIU 340 397*49c04453SDetlev Casanova #define SRST_H_VOP 341 398*49c04453SDetlev Casanova #define SRST_A_VOP 342 399*49c04453SDetlev Casanova #define SRST_D_VP0 343 400*49c04453SDetlev Casanova 401*49c04453SDetlev Casanova #define SRST_D_VP1 344 402*49c04453SDetlev Casanova #define SRST_D_VP2 345 403*49c04453SDetlev Casanova #define SRST_P_VOP2_BIU 346 404*49c04453SDetlev Casanova #define SRST_P_VOPGRF 347 405*49c04453SDetlev Casanova 406*49c04453SDetlev Casanova #define SRST_H_VO0_BIU 348 407*49c04453SDetlev Casanova #define SRST_P_VO0_BIU 349 408*49c04453SDetlev Casanova #define SRST_A_HDCP0_BIU 350 409*49c04453SDetlev Casanova #define SRST_P_VO0_GRF 351 410*49c04453SDetlev Casanova #define SRST_A_HDCP0 352 411*49c04453SDetlev Casanova #define SRST_H_HDCP0 353 412*49c04453SDetlev Casanova #define SRST_HDCP0 354 413*49c04453SDetlev Casanova 414*49c04453SDetlev Casanova #define SRST_P_DSIHOST0 355 415*49c04453SDetlev Casanova #define SRST_DSIHOST0 356 416*49c04453SDetlev Casanova #define SRST_P_HDMITX0 357 417*49c04453SDetlev Casanova #define SRST_HDMITX0_REF 358 418*49c04453SDetlev Casanova #define SRST_P_EDP0 359 419*49c04453SDetlev Casanova #define SRST_EDP0_24M 360 420*49c04453SDetlev Casanova 421*49c04453SDetlev Casanova #define SRST_M_SAI5_8CH 361 422*49c04453SDetlev Casanova #define SRST_H_SAI5_8CH 362 423*49c04453SDetlev Casanova #define SRST_M_SAI6_8CH 363 424*49c04453SDetlev Casanova #define SRST_H_SAI6_8CH 364 425*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX2 365 426*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX2 366 427*49c04453SDetlev Casanova #define SRST_H_SPDIF_RX2 367 428*49c04453SDetlev Casanova #define SRST_M_SPDIF_RX2 368 429*49c04453SDetlev Casanova 430*49c04453SDetlev Casanova #define SRST_H_SAI8_8CH 369 431*49c04453SDetlev Casanova #define SRST_M_SAI8_8CH 370 432*49c04453SDetlev Casanova 433*49c04453SDetlev Casanova #define SRST_H_VO1_BIU 371 434*49c04453SDetlev Casanova #define SRST_P_VO1_BIU 372 435*49c04453SDetlev Casanova #define SRST_M_SAI7_8CH 373 436*49c04453SDetlev Casanova #define SRST_H_SAI7_8CH 374 437*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX3 375 438*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX4 376 439*49c04453SDetlev Casanova #define SRST_H_SPDIF_TX5 377 440*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX3 378 441*49c04453SDetlev Casanova 442*49c04453SDetlev Casanova #define SRST_DP0 379 443*49c04453SDetlev Casanova #define SRST_P_VO1_GRF 380 444*49c04453SDetlev Casanova #define SRST_A_HDCP1_BIU 381 445*49c04453SDetlev Casanova #define SRST_A_HDCP1 382 446*49c04453SDetlev Casanova #define SRST_H_HDCP1 383 447*49c04453SDetlev Casanova #define SRST_HDCP1 384 448*49c04453SDetlev Casanova #define SRST_H_SAI9_8CH 385 449*49c04453SDetlev Casanova #define SRST_M_SAI9_8CH 386 450*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX4 387 451*49c04453SDetlev Casanova #define SRST_M_SPDIF_TX5 388 452*49c04453SDetlev Casanova 453*49c04453SDetlev Casanova #define SRST_GPU 389 454*49c04453SDetlev Casanova #define SRST_A_S_GPU_BIU 390 455*49c04453SDetlev Casanova #define SRST_A_M0_GPU_BIU 391 456*49c04453SDetlev Casanova #define SRST_P_GPU_BIU 392 457*49c04453SDetlev Casanova #define SRST_P_GPU_GRF 393 458*49c04453SDetlev Casanova #define SRST_GPU_PVTPLL 394 459*49c04453SDetlev Casanova #define SRST_P_PVTPLL_GPU 395 460*49c04453SDetlev Casanova 461*49c04453SDetlev Casanova #define SRST_A_CENTER_BIU 396 462*49c04453SDetlev Casanova #define SRST_A_DMA2DDR 397 463*49c04453SDetlev Casanova #define SRST_A_DDR_SHAREMEM 398 464*49c04453SDetlev Casanova #define SRST_A_DDR_SHAREMEM_BIU 399 465*49c04453SDetlev Casanova #define SRST_H_CENTER_BIU 400 466*49c04453SDetlev Casanova #define SRST_P_CENTER_GRF 401 467*49c04453SDetlev Casanova #define SRST_P_DMA2DDR 402 468*49c04453SDetlev Casanova #define SRST_P_SHAREMEM 403 469*49c04453SDetlev Casanova #define SRST_P_CENTER_BIU 404 470*49c04453SDetlev Casanova 471*49c04453SDetlev Casanova #define SRST_LINKSYM_HDMITXPHY0 405 472*49c04453SDetlev Casanova 473*49c04453SDetlev Casanova #define SRST_DP0_PIXELCLK 406 474*49c04453SDetlev Casanova #define SRST_PHY_DP0_TX 407 475*49c04453SDetlev Casanova #define SRST_DP1_PIXELCLK 408 476*49c04453SDetlev Casanova #define SRST_DP2_PIXELCLK 409 477*49c04453SDetlev Casanova 478*49c04453SDetlev Casanova #define SRST_H_VEPU1_BIU 410 479*49c04453SDetlev Casanova #define SRST_A_VEPU1_BIU 411 480*49c04453SDetlev Casanova #define SRST_H_VEPU1 412 481*49c04453SDetlev Casanova #define SRST_A_VEPU1 413 482*49c04453SDetlev Casanova #define SRST_VEPU1_CORE 414 483*49c04453SDetlev Casanova 484*49c04453SDetlev Casanova #define SRST_P_PHPPHY_CRU 415 485*49c04453SDetlev Casanova #define SRST_P_APB2ASB_SLV_CHIP_TOP 416 486*49c04453SDetlev Casanova #define SRST_P_PCIE2_COMBOPHY0 417 487*49c04453SDetlev Casanova #define SRST_P_PCIE2_COMBOPHY0_GRF 418 488*49c04453SDetlev Casanova #define SRST_P_PCIE2_COMBOPHY1 419 489*49c04453SDetlev Casanova #define SRST_P_PCIE2_COMBOPHY1_GRF 420 490*49c04453SDetlev Casanova 491*49c04453SDetlev Casanova #define SRST_PCIE0_PIPE_PHY 421 492*49c04453SDetlev Casanova #define SRST_PCIE1_PIPE_PHY 422 493*49c04453SDetlev Casanova 494*49c04453SDetlev Casanova #define SRST_H_CRYPTO_NS 423 495*49c04453SDetlev Casanova #define SRST_H_TRNG_NS 424 496*49c04453SDetlev Casanova #define SRST_P_OTPC_NS 425 497*49c04453SDetlev Casanova #define SRST_OTPC_NS 426 498*49c04453SDetlev Casanova 499*49c04453SDetlev Casanova #define SRST_P_HDPTX_GRF 427 500*49c04453SDetlev Casanova #define SRST_P_HDPTX_APB 428 501*49c04453SDetlev Casanova #define SRST_P_MIPI_DCPHY 429 502*49c04453SDetlev Casanova #define SRST_P_DCPHY_GRF 430 503*49c04453SDetlev Casanova #define SRST_P_BOT0_APB2ASB 431 504*49c04453SDetlev Casanova #define SRST_P_BOT1_APB2ASB 432 505*49c04453SDetlev Casanova #define SRST_USB2DEBUG 433 506*49c04453SDetlev Casanova #define SRST_P_CSIPHY_GRF 434 507*49c04453SDetlev Casanova #define SRST_P_CSIPHY 435 508*49c04453SDetlev Casanova #define SRST_P_USBPHY_GRF_0 436 509*49c04453SDetlev Casanova #define SRST_P_USBPHY_GRF_1 437 510*49c04453SDetlev Casanova #define SRST_P_USBDP_GRF 438 511*49c04453SDetlev Casanova #define SRST_P_USBDPPHY 439 512*49c04453SDetlev Casanova #define SRST_USBDP_COMBO_PHY_INIT 440 513*49c04453SDetlev Casanova 514*49c04453SDetlev Casanova #define SRST_USBDP_COMBO_PHY_CMN 441 515*49c04453SDetlev Casanova #define SRST_USBDP_COMBO_PHY_LANE 442 516*49c04453SDetlev Casanova #define SRST_USBDP_COMBO_PHY_PCS 443 517*49c04453SDetlev Casanova #define SRST_M_MIPI_DCPHY 444 518*49c04453SDetlev Casanova #define SRST_S_MIPI_DCPHY 445 519*49c04453SDetlev Casanova #define SRST_SCAN_CSIPHY 446 520*49c04453SDetlev Casanova #define SRST_P_VCCIO6_IOC 447 521*49c04453SDetlev Casanova #define SRST_OTGPHY_0 448 522*49c04453SDetlev Casanova #define SRST_OTGPHY_1 449 523*49c04453SDetlev Casanova #define SRST_HDPTX_INIT 450 524*49c04453SDetlev Casanova #define SRST_HDPTX_CMN 451 525*49c04453SDetlev Casanova #define SRST_HDPTX_LANE 452 526*49c04453SDetlev Casanova #define SRST_HDMITXHDP 453 527*49c04453SDetlev Casanova 528*49c04453SDetlev Casanova #define SRST_MPHY_INIT 454 529*49c04453SDetlev Casanova #define SRST_P_MPHY_GRF 455 530*49c04453SDetlev Casanova #define SRST_P_VCCIO7_IOC 456 531*49c04453SDetlev Casanova 532*49c04453SDetlev Casanova #define SRST_H_PMU1_BIU 457 533*49c04453SDetlev Casanova #define SRST_P_PMU1_NIU 458 534*49c04453SDetlev Casanova #define SRST_H_PMU_CM0_BIU 459 535*49c04453SDetlev Casanova #define SRST_PMU_CM0_CORE 460 536*49c04453SDetlev Casanova #define SRST_PMU_CM0_JTAG 461 537*49c04453SDetlev Casanova 538*49c04453SDetlev Casanova #define SRST_P_CRU_PMU1 462 539*49c04453SDetlev Casanova #define SRST_P_PMU1_GRF 463 540*49c04453SDetlev Casanova #define SRST_P_PMU1_IOC 464 541*49c04453SDetlev Casanova #define SRST_P_PMU1WDT 465 542*49c04453SDetlev Casanova #define SRST_T_PMU1WDT 466 543*49c04453SDetlev Casanova #define SRST_P_PMUTIMER 467 544*49c04453SDetlev Casanova #define SRST_PMUTIMER0 468 545*49c04453SDetlev Casanova #define SRST_PMUTIMER1 469 546*49c04453SDetlev Casanova #define SRST_P_PMU1PWM 470 547*49c04453SDetlev Casanova #define SRST_PMU1PWM 471 548*49c04453SDetlev Casanova 549*49c04453SDetlev Casanova #define SRST_P_I2C0 472 550*49c04453SDetlev Casanova #define SRST_I2C0 473 551*49c04453SDetlev Casanova #define SRST_S_UART1 474 552*49c04453SDetlev Casanova #define SRST_P_UART1 475 553*49c04453SDetlev Casanova #define SRST_PDM0 476 554*49c04453SDetlev Casanova #define SRST_H_PDM0 477 555*49c04453SDetlev Casanova 556*49c04453SDetlev Casanova #define SRST_M_PDM0 478 557*49c04453SDetlev Casanova #define SRST_H_VAD 479 558*49c04453SDetlev Casanova 559*49c04453SDetlev Casanova #define SRST_P_PMU0GRF 480 560*49c04453SDetlev Casanova #define SRST_P_PMU0IOC 481 561*49c04453SDetlev Casanova #define SRST_P_GPIO0 482 562*49c04453SDetlev Casanova #define SRST_DB_GPIO0 483 563*49c04453SDetlev Casanova 564*49c04453SDetlev Casanova #endif 565