xref: /linux/include/dt-bindings/reset/qcom,ipq9574-gcc.h (revision cdd5b5a9761fd66d17586e4f4ba6588c70e640ea)
1b065b23dSDevi Priya /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2b065b23dSDevi Priya /*
3b065b23dSDevi Priya  * Copyright (c) 2018-2023, The Linux Foundation. All rights reserved.
4b065b23dSDevi Priya  */
5b065b23dSDevi Priya 
6b065b23dSDevi Priya #ifndef _DT_BINDINGS_RESET_IPQ_GCC_9574_H
7b065b23dSDevi Priya #define _DT_BINDINGS_RESET_IPQ_GCC_9574_H
8b065b23dSDevi Priya 
9b065b23dSDevi Priya #define GCC_ADSS_BCR						0
10b065b23dSDevi Priya #define GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR			1
11b065b23dSDevi Priya #define GCC_BLSP1_BCR						2
12b065b23dSDevi Priya #define GCC_BLSP1_QUP1_BCR					3
13b065b23dSDevi Priya #define GCC_BLSP1_QUP2_BCR					4
14b065b23dSDevi Priya #define GCC_BLSP1_QUP3_BCR					5
15b065b23dSDevi Priya #define GCC_BLSP1_QUP4_BCR					6
16b065b23dSDevi Priya #define GCC_BLSP1_QUP5_BCR					7
17b065b23dSDevi Priya #define GCC_BLSP1_QUP6_BCR					8
18b065b23dSDevi Priya #define GCC_BLSP1_UART1_BCR					9
19b065b23dSDevi Priya #define GCC_BLSP1_UART2_BCR					10
20b065b23dSDevi Priya #define GCC_BLSP1_UART3_BCR					11
21b065b23dSDevi Priya #define GCC_BLSP1_UART4_BCR					12
22b065b23dSDevi Priya #define GCC_BLSP1_UART5_BCR					13
23b065b23dSDevi Priya #define GCC_BLSP1_UART6_BCR					14
24b065b23dSDevi Priya #define GCC_BOOT_ROM_BCR					15
25b065b23dSDevi Priya #define GCC_MDIO_BCR						16
26b065b23dSDevi Priya #define GCC_NSS_BCR						17
27b065b23dSDevi Priya #define GCC_NSS_TBU_BCR						18
28b065b23dSDevi Priya #define GCC_PCIE0_BCR						19
29b065b23dSDevi Priya #define GCC_PCIE0_LINK_DOWN_BCR					20
30b065b23dSDevi Priya #define GCC_PCIE0_PHY_BCR					21
31b065b23dSDevi Priya #define GCC_PCIE0PHY_PHY_BCR					22
32b065b23dSDevi Priya #define GCC_PCIE1_BCR						23
33b065b23dSDevi Priya #define GCC_PCIE1_LINK_DOWN_BCR					24
34b065b23dSDevi Priya #define GCC_PCIE1_PHY_BCR					25
35b065b23dSDevi Priya #define GCC_PCIE1PHY_PHY_BCR					26
36b065b23dSDevi Priya #define GCC_PCIE2_BCR						27
37b065b23dSDevi Priya #define GCC_PCIE2_LINK_DOWN_BCR					28
38b065b23dSDevi Priya #define GCC_PCIE2_PHY_BCR					29
39b065b23dSDevi Priya #define GCC_PCIE2PHY_PHY_BCR					30
40b065b23dSDevi Priya #define GCC_PCIE3_BCR						31
41b065b23dSDevi Priya #define GCC_PCIE3_LINK_DOWN_BCR					32
42b065b23dSDevi Priya #define GCC_PCIE3_PHY_BCR					33
43b065b23dSDevi Priya #define GCC_PCIE3PHY_PHY_BCR					34
44b065b23dSDevi Priya #define GCC_PRNG_BCR						35
45b065b23dSDevi Priya #define GCC_QUSB2_0_PHY_BCR					36
46b065b23dSDevi Priya #define GCC_SDCC_BCR						37
47b065b23dSDevi Priya #define GCC_TLMM_BCR						38
48b065b23dSDevi Priya #define GCC_UNIPHY0_BCR						39
49b065b23dSDevi Priya #define GCC_UNIPHY1_BCR						40
50b065b23dSDevi Priya #define GCC_UNIPHY2_BCR						41
51b065b23dSDevi Priya #define GCC_USB0_PHY_BCR					42
52b065b23dSDevi Priya #define GCC_USB3PHY_0_PHY_BCR					43
53b065b23dSDevi Priya #define GCC_USB_BCR						44
54b065b23dSDevi Priya #define GCC_ANOC0_TBU_BCR					45
55b065b23dSDevi Priya #define GCC_ANOC1_TBU_BCR					46
56b065b23dSDevi Priya #define GCC_ANOC_BCR						47
57b065b23dSDevi Priya #define GCC_APSS_TCU_BCR					48
58b065b23dSDevi Priya #define GCC_CMN_BLK_BCR						49
59b065b23dSDevi Priya #define GCC_CMN_BLK_AHB_ARES					50
60b065b23dSDevi Priya #define GCC_CMN_BLK_SYS_ARES					51
61b065b23dSDevi Priya #define GCC_CMN_BLK_APU_ARES					52
62b065b23dSDevi Priya #define GCC_DCC_BCR						53
63b065b23dSDevi Priya #define GCC_DDRSS_BCR						54
64b065b23dSDevi Priya #define GCC_IMEM_BCR						55
65b065b23dSDevi Priya #define GCC_LPASS_BCR						56
66b065b23dSDevi Priya #define GCC_MPM_BCR						57
67b065b23dSDevi Priya #define GCC_MSG_RAM_BCR						58
68b065b23dSDevi Priya #define GCC_NSSNOC_MEMNOC_1_ARES				59
69b065b23dSDevi Priya #define GCC_NSSNOC_PCNOC_1_ARES					60
70b065b23dSDevi Priya #define GCC_NSSNOC_SNOC_1_ARES					61
71b065b23dSDevi Priya #define GCC_NSSNOC_XO_DCD_ARES					62
72b065b23dSDevi Priya #define GCC_NSSNOC_TS_ARES					63
73b065b23dSDevi Priya #define GCC_NSSCC_ARES						64
74b065b23dSDevi Priya #define GCC_NSSNOC_NSSCC_ARES					65
75b065b23dSDevi Priya #define GCC_NSSNOC_ATB_ARES					66
76b065b23dSDevi Priya #define GCC_NSSNOC_MEMNOC_ARES					67
77b065b23dSDevi Priya #define GCC_NSSNOC_QOSGEN_REF_ARES				68
78b065b23dSDevi Priya #define GCC_NSSNOC_SNOC_ARES					69
79b065b23dSDevi Priya #define GCC_NSSNOC_TIMEOUT_REF_ARES				70
80b065b23dSDevi Priya #define GCC_NSS_CFG_ARES					71
81b065b23dSDevi Priya #define GCC_UBI0_DBG_ARES					72
82b065b23dSDevi Priya #define GCC_PCIE0_AHB_ARES					73
83b065b23dSDevi Priya #define GCC_PCIE0_AUX_ARES					74
84b065b23dSDevi Priya #define GCC_PCIE0_AXI_M_ARES					75
85b065b23dSDevi Priya #define GCC_PCIE0_AXI_M_STICKY_ARES				76
86b065b23dSDevi Priya #define GCC_PCIE0_AXI_S_ARES					77
87b065b23dSDevi Priya #define GCC_PCIE0_AXI_S_STICKY_ARES				78
88b065b23dSDevi Priya #define GCC_PCIE0_CORE_STICKY_ARES				79
89b065b23dSDevi Priya #define GCC_PCIE0_PIPE_ARES					80
90b065b23dSDevi Priya #define GCC_PCIE1_AHB_ARES					81
91b065b23dSDevi Priya #define GCC_PCIE1_AUX_ARES					82
92b065b23dSDevi Priya #define GCC_PCIE1_AXI_M_ARES					83
93b065b23dSDevi Priya #define GCC_PCIE1_AXI_M_STICKY_ARES				84
94b065b23dSDevi Priya #define GCC_PCIE1_AXI_S_ARES					85
95b065b23dSDevi Priya #define GCC_PCIE1_AXI_S_STICKY_ARES				86
96b065b23dSDevi Priya #define GCC_PCIE1_CORE_STICKY_ARES				87
97b065b23dSDevi Priya #define GCC_PCIE1_PIPE_ARES					88
98b065b23dSDevi Priya #define GCC_PCIE2_AHB_ARES					89
99b065b23dSDevi Priya #define GCC_PCIE2_AUX_ARES					90
100b065b23dSDevi Priya #define GCC_PCIE2_AXI_M_ARES					91
101b065b23dSDevi Priya #define GCC_PCIE2_AXI_M_STICKY_ARES				92
102b065b23dSDevi Priya #define GCC_PCIE2_AXI_S_ARES					93
103b065b23dSDevi Priya #define GCC_PCIE2_AXI_S_STICKY_ARES				94
104b065b23dSDevi Priya #define GCC_PCIE2_CORE_STICKY_ARES				95
105b065b23dSDevi Priya #define GCC_PCIE2_PIPE_ARES					96
106b065b23dSDevi Priya #define GCC_PCIE3_AHB_ARES					97
107b065b23dSDevi Priya #define GCC_PCIE3_AUX_ARES					98
108b065b23dSDevi Priya #define GCC_PCIE3_AXI_M_ARES					99
109b065b23dSDevi Priya #define GCC_PCIE3_AXI_M_STICKY_ARES				100
110b065b23dSDevi Priya #define GCC_PCIE3_AXI_S_ARES					101
111b065b23dSDevi Priya #define GCC_PCIE3_AXI_S_STICKY_ARES				102
112b065b23dSDevi Priya #define GCC_PCIE3_CORE_STICKY_ARES				103
113b065b23dSDevi Priya #define GCC_PCIE3_PIPE_ARES					104
114b065b23dSDevi Priya #define GCC_PCNOC_BCR						105
115b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT0_BCR				106
116b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT1_BCR				107
117b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT2_BCR				108
118b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT3_BCR				109
119b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT4_BCR				110
120b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT5_BCR				111
121b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT6_BCR				112
122b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT7_BCR				113
123b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT8_BCR				114
124b065b23dSDevi Priya #define GCC_PCNOC_BUS_TIMEOUT9_BCR				115
125b065b23dSDevi Priya #define GCC_PCNOC_TBU_BCR					116
126b065b23dSDevi Priya #define GCC_Q6SS_DBG_ARES					117
127b065b23dSDevi Priya #define GCC_Q6_AHB_ARES						118
128b065b23dSDevi Priya #define GCC_Q6_AHB_S_ARES					119
129b065b23dSDevi Priya #define GCC_Q6_AXIM2_ARES					120
130b065b23dSDevi Priya #define GCC_Q6_AXIM_ARES					121
131b065b23dSDevi Priya #define GCC_QDSS_BCR						122
132b065b23dSDevi Priya #define GCC_QPIC_BCR						123
133b065b23dSDevi Priya #define GCC_QPIC_AHB_ARES					124
134b065b23dSDevi Priya #define GCC_QPIC_ARES						125
135b065b23dSDevi Priya #define GCC_RBCPR_BCR						126
136b065b23dSDevi Priya #define GCC_RBCPR_MX_BCR					127
137b065b23dSDevi Priya #define GCC_SEC_CTRL_BCR					128
138b065b23dSDevi Priya #define GCC_SMMU_CFG_BCR					129
139b065b23dSDevi Priya #define GCC_SNOC_BCR						130
140b065b23dSDevi Priya #define GCC_SPDM_BCR						131
141b065b23dSDevi Priya #define GCC_TME_BCR						132
142b065b23dSDevi Priya #define GCC_UNIPHY0_SYS_RESET					133
143b065b23dSDevi Priya #define GCC_UNIPHY0_AHB_RESET					134
144b065b23dSDevi Priya #define GCC_UNIPHY0_XPCS_RESET					135
145b065b23dSDevi Priya #define GCC_UNIPHY1_SYS_RESET					136
146b065b23dSDevi Priya #define GCC_UNIPHY1_AHB_RESET					137
147b065b23dSDevi Priya #define GCC_UNIPHY1_XPCS_RESET					138
148b065b23dSDevi Priya #define GCC_UNIPHY2_SYS_RESET					139
149b065b23dSDevi Priya #define GCC_UNIPHY2_AHB_RESET					140
150b065b23dSDevi Priya #define GCC_UNIPHY2_XPCS_RESET					141
151b065b23dSDevi Priya #define GCC_USB_MISC_RESET					142
152b065b23dSDevi Priya #define GCC_WCSSAON_RESET					143
153b065b23dSDevi Priya #define GCC_WCSS_ACMT_ARES					144
154b065b23dSDevi Priya #define GCC_WCSS_AHB_S_ARES					145
155b065b23dSDevi Priya #define GCC_WCSS_AXI_M_ARES					146
156b065b23dSDevi Priya #define GCC_WCSS_BCR						147
157b065b23dSDevi Priya #define GCC_WCSS_DBG_ARES					148
158b065b23dSDevi Priya #define GCC_WCSS_DBG_BDG_ARES					149
159b065b23dSDevi Priya #define GCC_WCSS_ECAHB_ARES					150
160b065b23dSDevi Priya #define GCC_WCSS_Q6_BCR						151
161b065b23dSDevi Priya #define GCC_WCSS_Q6_TBU_BCR					152
162b065b23dSDevi Priya #define GCC_TCSR_BCR						153
163*35e237b3SAnusha Rao #define GCC_CRYPTO_BCR						154
164b065b23dSDevi Priya 
165b065b23dSDevi Priya #endif
166