1 /* 2 * Copyright (c) 2014, The Linux Foundation. All rights reserved. 3 * 4 * This software is licensed under the terms of the GNU General Public 5 * License version 2, as published by the Free Software Foundation, and 6 * may be copied, distributed, and modified under those terms. 7 * 8 * This program is distributed in the hope that it will be useful, 9 * but WITHOUT ANY WARRANTY; without even the implied warranty of 10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11 * GNU General Public License for more details. 12 */ 13 14 #ifndef _DT_BINDINGS_RESET_APQ_GCC_8084_H 15 #define _DT_BINDINGS_RESET_APQ_GCC_8084_H 16 17 #define GCC_SYSTEM_NOC_BCR 0 18 #define GCC_CONFIG_NOC_BCR 1 19 #define GCC_PERIPH_NOC_BCR 2 20 #define GCC_IMEM_BCR 3 21 #define GCC_MMSS_BCR 4 22 #define GCC_QDSS_BCR 5 23 #define GCC_USB_30_BCR 6 24 #define GCC_USB3_PHY_BCR 7 25 #define GCC_USB_HS_HSIC_BCR 8 26 #define GCC_USB_HS_BCR 9 27 #define GCC_USB2A_PHY_BCR 10 28 #define GCC_USB2B_PHY_BCR 11 29 #define GCC_SDCC1_BCR 12 30 #define GCC_SDCC2_BCR 13 31 #define GCC_SDCC3_BCR 14 32 #define GCC_SDCC4_BCR 15 33 #define GCC_BLSP1_BCR 16 34 #define GCC_BLSP1_QUP1_BCR 17 35 #define GCC_BLSP1_UART1_BCR 18 36 #define GCC_BLSP1_QUP2_BCR 19 37 #define GCC_BLSP1_UART2_BCR 20 38 #define GCC_BLSP1_QUP3_BCR 21 39 #define GCC_BLSP1_UART3_BCR 22 40 #define GCC_BLSP1_QUP4_BCR 23 41 #define GCC_BLSP1_UART4_BCR 24 42 #define GCC_BLSP1_QUP5_BCR 25 43 #define GCC_BLSP1_UART5_BCR 26 44 #define GCC_BLSP1_QUP6_BCR 27 45 #define GCC_BLSP1_UART6_BCR 28 46 #define GCC_BLSP2_BCR 29 47 #define GCC_BLSP2_QUP1_BCR 30 48 #define GCC_BLSP2_UART1_BCR 31 49 #define GCC_BLSP2_QUP2_BCR 32 50 #define GCC_BLSP2_UART2_BCR 33 51 #define GCC_BLSP2_QUP3_BCR 34 52 #define GCC_BLSP2_UART3_BCR 35 53 #define GCC_BLSP2_QUP4_BCR 36 54 #define GCC_BLSP2_UART4_BCR 37 55 #define GCC_BLSP2_QUP5_BCR 38 56 #define GCC_BLSP2_UART5_BCR 39 57 #define GCC_BLSP2_QUP6_BCR 40 58 #define GCC_BLSP2_UART6_BCR 41 59 #define GCC_PDM_BCR 42 60 #define GCC_PRNG_BCR 43 61 #define GCC_BAM_DMA_BCR 44 62 #define GCC_TSIF_BCR 45 63 #define GCC_TCSR_BCR 46 64 #define GCC_BOOT_ROM_BCR 47 65 #define GCC_MSG_RAM_BCR 48 66 #define GCC_TLMM_BCR 49 67 #define GCC_MPM_BCR 50 68 #define GCC_MPM_AHB_RESET 51 69 #define GCC_MPM_NON_AHB_RESET 52 70 #define GCC_SEC_CTRL_BCR 53 71 #define GCC_SPMI_BCR 54 72 #define GCC_SPDM_BCR 55 73 #define GCC_CE1_BCR 56 74 #define GCC_CE2_BCR 57 75 #define GCC_BIMC_BCR 58 76 #define GCC_SNOC_BUS_TIMEOUT0_BCR 59 77 #define GCC_SNOC_BUS_TIMEOUT2_BCR 60 78 #define GCC_PNOC_BUS_TIMEOUT0_BCR 61 79 #define GCC_PNOC_BUS_TIMEOUT1_BCR 62 80 #define GCC_PNOC_BUS_TIMEOUT2_BCR 63 81 #define GCC_PNOC_BUS_TIMEOUT3_BCR 64 82 #define GCC_PNOC_BUS_TIMEOUT4_BCR 65 83 #define GCC_CNOC_BUS_TIMEOUT0_BCR 66 84 #define GCC_CNOC_BUS_TIMEOUT1_BCR 67 85 #define GCC_CNOC_BUS_TIMEOUT2_BCR 68 86 #define GCC_CNOC_BUS_TIMEOUT3_BCR 69 87 #define GCC_CNOC_BUS_TIMEOUT4_BCR 70 88 #define GCC_CNOC_BUS_TIMEOUT5_BCR 71 89 #define GCC_CNOC_BUS_TIMEOUT6_BCR 72 90 #define GCC_DEHR_BCR 73 91 #define GCC_RBCPR_BCR 74 92 #define GCC_MSS_RESTART 75 93 #define GCC_LPASS_RESTART 76 94 #define GCC_WCSS_RESTART 77 95 #define GCC_VENUS_RESTART 78 96 #define GCC_COPSS_SMMU_BCR 79 97 #define GCC_SPSS_BCR 80 98 #define GCC_PCIE_0_BCR 81 99 #define GCC_PCIE_0_PHY_BCR 82 100 #define GCC_PCIE_1_BCR 83 101 #define GCC_PCIE_1_PHY_BCR 84 102 #define GCC_USB_30_SEC_BCR 85 103 #define GCC_USB3_SEC_PHY_BCR 86 104 #define GCC_SATA_BCR 87 105 #define GCC_CE3_BCR 88 106 #define GCC_UFS_BCR 89 107 #define GCC_USB30_PHY_COM_BCR 90 108 109 #endif 110