xref: /linux/include/dt-bindings/reset/qcom,gcc-msm8960.h (revision 5f775498bdc44f294c37eaa7a205335e3b6667df)
12ec94130SStephen Boyd /*
22ec94130SStephen Boyd  * Copyright (c) 2013, The Linux Foundation. All rights reserved.
32ec94130SStephen Boyd  *
42ec94130SStephen Boyd  * This software is licensed under the terms of the GNU General Public
52ec94130SStephen Boyd  * License version 2, as published by the Free Software Foundation, and
62ec94130SStephen Boyd  * may be copied, distributed, and modified under those terms.
72ec94130SStephen Boyd  *
82ec94130SStephen Boyd  * This program is distributed in the hope that it will be useful,
92ec94130SStephen Boyd  * but WITHOUT ANY WARRANTY; without even the implied warranty of
102ec94130SStephen Boyd  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
112ec94130SStephen Boyd  * GNU General Public License for more details.
122ec94130SStephen Boyd  */
132ec94130SStephen Boyd 
142ec94130SStephen Boyd #ifndef _DT_BINDINGS_RESET_MSM_GCC_8960_H
152ec94130SStephen Boyd #define _DT_BINDINGS_RESET_MSM_GCC_8960_H
162ec94130SStephen Boyd 
172ec94130SStephen Boyd #define SFAB_MSS_Q6_SW_RESET				0
182ec94130SStephen Boyd #define SFAB_MSS_Q6_FW_RESET				1
192ec94130SStephen Boyd #define QDSS_STM_RESET					2
202ec94130SStephen Boyd #define AFAB_SMPSS_S_RESET				3
212ec94130SStephen Boyd #define AFAB_SMPSS_M1_RESET				4
222ec94130SStephen Boyd #define AFAB_SMPSS_M0_RESET				5
232ec94130SStephen Boyd #define AFAB_EBI1_CH0_RESET				6
242ec94130SStephen Boyd #define AFAB_EBI1_CH1_RESET				7
252ec94130SStephen Boyd #define SFAB_ADM0_M0_RESET				8
262ec94130SStephen Boyd #define SFAB_ADM0_M1_RESET				9
272ec94130SStephen Boyd #define SFAB_ADM0_M2_RESET				10
282ec94130SStephen Boyd #define ADM0_C2_RESET					11
292ec94130SStephen Boyd #define ADM0_C1_RESET					12
302ec94130SStephen Boyd #define ADM0_C0_RESET					13
312ec94130SStephen Boyd #define ADM0_PBUS_RESET					14
322ec94130SStephen Boyd #define ADM0_RESET					15
332ec94130SStephen Boyd #define QDSS_CLKS_SW_RESET				16
342ec94130SStephen Boyd #define QDSS_POR_RESET					17
352ec94130SStephen Boyd #define QDSS_TSCTR_RESET				18
362ec94130SStephen Boyd #define QDSS_HRESET_RESET				19
372ec94130SStephen Boyd #define QDSS_AXI_RESET					20
382ec94130SStephen Boyd #define QDSS_DBG_RESET					21
392ec94130SStephen Boyd #define PCIE_A_RESET					22
402ec94130SStephen Boyd #define PCIE_AUX_RESET					23
412ec94130SStephen Boyd #define PCIE_H_RESET					24
422ec94130SStephen Boyd #define SFAB_PCIE_M_RESET				25
432ec94130SStephen Boyd #define SFAB_PCIE_S_RESET				26
442ec94130SStephen Boyd #define SFAB_MSS_M_RESET				27
452ec94130SStephen Boyd #define SFAB_USB3_M_RESET				28
462ec94130SStephen Boyd #define SFAB_RIVA_M_RESET				29
472ec94130SStephen Boyd #define SFAB_LPASS_RESET				30
482ec94130SStephen Boyd #define SFAB_AFAB_M_RESET				31
492ec94130SStephen Boyd #define AFAB_SFAB_M0_RESET				32
502ec94130SStephen Boyd #define AFAB_SFAB_M1_RESET				33
512ec94130SStephen Boyd #define SFAB_SATA_S_RESET				34
522ec94130SStephen Boyd #define SFAB_DFAB_M_RESET				35
532ec94130SStephen Boyd #define DFAB_SFAB_M_RESET				36
542ec94130SStephen Boyd #define DFAB_SWAY0_RESET				37
552ec94130SStephen Boyd #define DFAB_SWAY1_RESET				38
562ec94130SStephen Boyd #define DFAB_ARB0_RESET					39
572ec94130SStephen Boyd #define DFAB_ARB1_RESET					40
582ec94130SStephen Boyd #define PPSS_PROC_RESET					41
592ec94130SStephen Boyd #define PPSS_RESET					42
602ec94130SStephen Boyd #define DMA_BAM_RESET					43
612c07e3c7SKumar Gala #define SPS_TIC_H_RESET					44
622ec94130SStephen Boyd #define SLIMBUS_H_RESET					45
632ec94130SStephen Boyd #define SFAB_CFPB_M_RESET				46
642ec94130SStephen Boyd #define SFAB_CFPB_S_RESET				47
652ec94130SStephen Boyd #define TSIF_H_RESET					48
662ec94130SStephen Boyd #define CE1_H_RESET					49
672ec94130SStephen Boyd #define CE1_CORE_RESET					50
682ec94130SStephen Boyd #define CE1_SLEEP_RESET					51
692ec94130SStephen Boyd #define CE2_H_RESET					52
702ec94130SStephen Boyd #define CE2_CORE_RESET					53
712ec94130SStephen Boyd #define SFAB_SFPB_M_RESET				54
722ec94130SStephen Boyd #define SFAB_SFPB_S_RESET				55
732ec94130SStephen Boyd #define RPM_PROC_RESET					56
742ec94130SStephen Boyd #define PMIC_SSBI2_RESET				57
752ec94130SStephen Boyd #define SDC1_RESET					58
762ec94130SStephen Boyd #define SDC2_RESET					59
772ec94130SStephen Boyd #define SDC3_RESET					60
782ec94130SStephen Boyd #define SDC4_RESET					61
792ec94130SStephen Boyd #define SDC5_RESET					62
802ec94130SStephen Boyd #define DFAB_A2_RESET					63
812ec94130SStephen Boyd #define USB_HS1_RESET					64
822ec94130SStephen Boyd #define USB_HSIC_RESET					65
832ec94130SStephen Boyd #define USB_FS1_XCVR_RESET				66
842ec94130SStephen Boyd #define USB_FS1_RESET					67
852ec94130SStephen Boyd #define USB_FS2_XCVR_RESET				68
862ec94130SStephen Boyd #define USB_FS2_RESET					69
872ec94130SStephen Boyd #define GSBI1_RESET					70
882ec94130SStephen Boyd #define GSBI2_RESET					71
892ec94130SStephen Boyd #define GSBI3_RESET					72
902ec94130SStephen Boyd #define GSBI4_RESET					73
912ec94130SStephen Boyd #define GSBI5_RESET					74
922ec94130SStephen Boyd #define GSBI6_RESET					75
932ec94130SStephen Boyd #define GSBI7_RESET					76
942ec94130SStephen Boyd #define GSBI8_RESET					77
952ec94130SStephen Boyd #define GSBI9_RESET					78
962ec94130SStephen Boyd #define GSBI10_RESET					79
972ec94130SStephen Boyd #define GSBI11_RESET					80
982ec94130SStephen Boyd #define GSBI12_RESET					81
992ec94130SStephen Boyd #define SPDM_RESET					82
1002ec94130SStephen Boyd #define TLMM_H_RESET					83
1012ec94130SStephen Boyd #define SFAB_MSS_S_RESET				84
1022ec94130SStephen Boyd #define MSS_SLP_RESET					85
1032ec94130SStephen Boyd #define MSS_Q6SW_JTAG_RESET				86
1042ec94130SStephen Boyd #define MSS_Q6FW_JTAG_RESET				87
1052ec94130SStephen Boyd #define MSS_RESET					88
1062ec94130SStephen Boyd #define SATA_H_RESET					89
1072ec94130SStephen Boyd #define SATA_RXOOB_RESE					90
1082ec94130SStephen Boyd #define SATA_PMALIVE_RESET				91
1092ec94130SStephen Boyd #define SATA_SFAB_M_RESET				92
1102ec94130SStephen Boyd #define TSSC_RESET					93
1112ec94130SStephen Boyd #define PDM_RESET					94
1122ec94130SStephen Boyd #define MPM_H_RESET					95
1132ec94130SStephen Boyd #define MPM_RESET					96
1142ec94130SStephen Boyd #define SFAB_SMPSS_S_RESET				97
1152ec94130SStephen Boyd #define PRNG_RESET					98
1162ec94130SStephen Boyd #define RIVA_RESET					99
117*5f775498SStephen Boyd #define USB_HS3_RESET					100
118*5f775498SStephen Boyd #define USB_HS4_RESET					101
119*5f775498SStephen Boyd #define CE3_RESET					102
120*5f775498SStephen Boyd #define PCIE_EXT_PCI_RESET				103
121*5f775498SStephen Boyd #define PCIE_PHY_RESET					104
122*5f775498SStephen Boyd #define PCIE_PCI_RESET					105
123*5f775498SStephen Boyd #define PCIE_POR_RESET					106
124*5f775498SStephen Boyd #define PCIE_HCLK_RESET					107
125*5f775498SStephen Boyd #define PCIE_ACLK_RESET					108
126*5f775498SStephen Boyd #define CE3_H_RESET					109
127*5f775498SStephen Boyd #define SFAB_CE3_M_RESET				110
128*5f775498SStephen Boyd #define SFAB_CE3_S_RESET				111
129*5f775498SStephen Boyd #define SATA_RESET					112
130*5f775498SStephen Boyd #define CE3_SLEEP_RESET					113
131*5f775498SStephen Boyd #define GSS_SLP_RESET					114
132*5f775498SStephen Boyd #define GSS_RESET					115
1332ec94130SStephen Boyd 
1342ec94130SStephen Boyd #endif
135