1*23818ebbSXuyang Dong /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*23818ebbSXuyang Dong /* 3*23818ebbSXuyang Dong * Copyright 2025, Beijing ESWIN Computing Technology Co., Ltd.. 4*23818ebbSXuyang Dong * All rights reserved. 5*23818ebbSXuyang Dong * 6*23818ebbSXuyang Dong * Device Tree binding constants for EIC7700 reset controller. 7*23818ebbSXuyang Dong * 8*23818ebbSXuyang Dong * Authors: 9*23818ebbSXuyang Dong * Yifeng Huang <huangyifeng@eswincomputing.com> 10*23818ebbSXuyang Dong * Xuyang Dong <dongxuyang@eswincomputing.com> 11*23818ebbSXuyang Dong */ 12*23818ebbSXuyang Dong 13*23818ebbSXuyang Dong #ifndef __DT_ESWIN_EIC7700_RESET_H__ 14*23818ebbSXuyang Dong #define __DT_ESWIN_EIC7700_RESET_H__ 15*23818ebbSXuyang Dong 16*23818ebbSXuyang Dong #define EIC7700_RESET_NOC_NSP 0 17*23818ebbSXuyang Dong #define EIC7700_RESET_NOC_CFG 1 18*23818ebbSXuyang Dong #define EIC7700_RESET_RNOC_NSP 2 19*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_TCU 3 20*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_U84 4 21*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_PCIE_XSR 5 22*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_PCIE_XMR 6 23*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_PCIE_PR 7 24*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_NPU 8 25*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_JTAG 9 26*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_DSP 10 27*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_DDRC1_P2 11 28*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_DDRC1_P1 12 29*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_DDRC0_P2 13 30*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_DDRC0_P1 14 31*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_D2D 15 32*23818ebbSXuyang Dong #define EIC7700_RESET_SNOC_AON 16 33*23818ebbSXuyang Dong #define EIC7700_RESET_GPU_AXI 17 34*23818ebbSXuyang Dong #define EIC7700_RESET_GPU_CFG 18 35*23818ebbSXuyang Dong #define EIC7700_RESET_GPU_GRAY 19 36*23818ebbSXuyang Dong #define EIC7700_RESET_GPU_JONES 20 37*23818ebbSXuyang Dong #define EIC7700_RESET_GPU_SPU 21 38*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_AXI 22 39*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_CFG 23 40*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_DIV4 24 41*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_DIV0 25 42*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_DIV1 26 43*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_DIV2 27 44*23818ebbSXuyang Dong #define EIC7700_RESET_DSP_DIV3 28 45*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_AXI 29 46*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_CFG 30 47*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_PRST 31 48*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_RAW_PCS 32 49*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_RX 33 50*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_TX 34 51*23818ebbSXuyang Dong #define EIC7700_RESET_D2D_CORE 35 52*23818ebbSXuyang Dong #define EIC7700_RESET_DDR1_ARST 36 53*23818ebbSXuyang Dong #define EIC7700_RESET_DDR1_TRACE 37 54*23818ebbSXuyang Dong #define EIC7700_RESET_DDR0_ARST 38 55*23818ebbSXuyang Dong #define EIC7700_RESET_DDR_CFG 39 56*23818ebbSXuyang Dong #define EIC7700_RESET_DDR0_TRACE 40 57*23818ebbSXuyang Dong #define EIC7700_RESET_DDR_CORE 41 58*23818ebbSXuyang Dong #define EIC7700_RESET_DDR_PRST 42 59*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_AXI 43 60*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_CFG 44 61*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU0 45 62*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU1 46 63*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU2 47 64*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU3 48 65*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU4 49 66*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU5 50 67*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU6 51 68*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU7 52 69*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU8 53 70*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU9 54 71*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU10 55 72*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU11 56 73*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU12 57 74*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU13 58 75*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU14 59 76*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU15 60 77*23818ebbSXuyang Dong #define EIC7700_RESET_TCU_TBU16 61 78*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_AXI 62 79*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_CFG 63 80*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_CORE 64 81*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_E31CORE 65 82*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_E31BUS 66 83*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_E31DBG 67 84*23818ebbSXuyang Dong #define EIC7700_RESET_NPU_LLC 68 85*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_AXI 69 86*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_CFG 70 87*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_POR 71 88*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC0_PHY 72 89*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC1_PHY 73 90*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC2_PHY 74 91*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC0_TXRX 75 92*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC1_TXRX 76 93*23818ebbSXuyang Dong #define EIC7700_RESET_MSHC2_TXRX 77 94*23818ebbSXuyang Dong #define EIC7700_RESET_SATA_ASIC0 78 95*23818ebbSXuyang Dong #define EIC7700_RESET_SATA_OOB 79 96*23818ebbSXuyang Dong #define EIC7700_RESET_SATA_PMALIVE 80 97*23818ebbSXuyang Dong #define EIC7700_RESET_SATA_RBC 81 98*23818ebbSXuyang Dong #define EIC7700_RESET_DMA0 82 99*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_DMA 83 100*23818ebbSXuyang Dong #define EIC7700_RESET_USB0_VAUX 84 101*23818ebbSXuyang Dong #define EIC7700_RESET_USB1_VAUX 85 102*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_SD1_PRST 86 103*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_SD0_PRST 87 104*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_EMMC_PRST 88 105*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_DMA_PRST 89 106*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_SD1_ARST 90 107*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_SD0_ARST 91 108*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_EMMC_ARST 92 109*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_DMA_ARST 93 110*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_ETH1_ARST 94 111*23818ebbSXuyang Dong #define EIC7700_RESET_HSP_ETH0_ARST 95 112*23818ebbSXuyang Dong #define EIC7700_RESET_SATA_ARST 96 113*23818ebbSXuyang Dong #define EIC7700_RESET_PCIE_CFG 97 114*23818ebbSXuyang Dong #define EIC7700_RESET_PCIE_POWEUP 98 115*23818ebbSXuyang Dong #define EIC7700_RESET_PCIE_PERST 99 116*23818ebbSXuyang Dong #define EIC7700_RESET_I2C0 100 117*23818ebbSXuyang Dong #define EIC7700_RESET_I2C1 101 118*23818ebbSXuyang Dong #define EIC7700_RESET_I2C2 102 119*23818ebbSXuyang Dong #define EIC7700_RESET_I2C3 103 120*23818ebbSXuyang Dong #define EIC7700_RESET_I2C4 104 121*23818ebbSXuyang Dong #define EIC7700_RESET_I2C5 105 122*23818ebbSXuyang Dong #define EIC7700_RESET_I2C6 106 123*23818ebbSXuyang Dong #define EIC7700_RESET_I2C7 107 124*23818ebbSXuyang Dong #define EIC7700_RESET_I2C8 108 125*23818ebbSXuyang Dong #define EIC7700_RESET_I2C9 109 126*23818ebbSXuyang Dong #define EIC7700_RESET_FAN 110 127*23818ebbSXuyang Dong #define EIC7700_RESET_PVT0 111 128*23818ebbSXuyang Dong #define EIC7700_RESET_PVT1 112 129*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX0 113 130*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX1 114 131*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX2 115 132*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX3 116 133*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX4 117 134*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX5 118 135*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX6 119 136*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX7 120 137*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX8 121 138*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX9 122 139*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX10 123 140*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX11 124 141*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX12 125 142*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX13 126 143*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX14 127 144*23818ebbSXuyang Dong #define EIC7700_RESET_MBOX15 128 145*23818ebbSXuyang Dong #define EIC7700_RESET_UART0 129 146*23818ebbSXuyang Dong #define EIC7700_RESET_UART1 130 147*23818ebbSXuyang Dong #define EIC7700_RESET_UART2 131 148*23818ebbSXuyang Dong #define EIC7700_RESET_UART3 132 149*23818ebbSXuyang Dong #define EIC7700_RESET_UART4 133 150*23818ebbSXuyang Dong #define EIC7700_RESET_GPIO0 134 151*23818ebbSXuyang Dong #define EIC7700_RESET_GPIO1 135 152*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER 136 153*23818ebbSXuyang Dong #define EIC7700_RESET_SSI0 137 154*23818ebbSXuyang Dong #define EIC7700_RESET_SSI1 138 155*23818ebbSXuyang Dong #define EIC7700_RESET_WDT0 139 156*23818ebbSXuyang Dong #define EIC7700_RESET_WDT1 140 157*23818ebbSXuyang Dong #define EIC7700_RESET_WDT2 141 158*23818ebbSXuyang Dong #define EIC7700_RESET_WDT3 142 159*23818ebbSXuyang Dong #define EIC7700_RESET_LSP_CFG 143 160*23818ebbSXuyang Dong #define EIC7700_RESET_U84_CORE0 144 161*23818ebbSXuyang Dong #define EIC7700_RESET_U84_CORE1 145 162*23818ebbSXuyang Dong #define EIC7700_RESET_U84_CORE2 146 163*23818ebbSXuyang Dong #define EIC7700_RESET_U84_CORE3 147 164*23818ebbSXuyang Dong #define EIC7700_RESET_U84_BUS 148 165*23818ebbSXuyang Dong #define EIC7700_RESET_U84_DBG 149 166*23818ebbSXuyang Dong #define EIC7700_RESET_U84_TRACECOM 150 167*23818ebbSXuyang Dong #define EIC7700_RESET_U84_TRACE0 151 168*23818ebbSXuyang Dong #define EIC7700_RESET_U84_TRACE1 152 169*23818ebbSXuyang Dong #define EIC7700_RESET_U84_TRACE2 153 170*23818ebbSXuyang Dong #define EIC7700_RESET_U84_TRACE3 154 171*23818ebbSXuyang Dong #define EIC7700_RESET_SCPU_CORE 155 172*23818ebbSXuyang Dong #define EIC7700_RESET_SCPU_BUS 156 173*23818ebbSXuyang Dong #define EIC7700_RESET_SCPU_DBG 157 174*23818ebbSXuyang Dong #define EIC7700_RESET_LPCPU_CORE 158 175*23818ebbSXuyang Dong #define EIC7700_RESET_LPCPU_BUS 159 176*23818ebbSXuyang Dong #define EIC7700_RESET_LPCPU_DBG 160 177*23818ebbSXuyang Dong #define EIC7700_RESET_VC_CFG 161 178*23818ebbSXuyang Dong #define EIC7700_RESET_VC_AXI 162 179*23818ebbSXuyang Dong #define EIC7700_RESET_VC_MONCFG 163 180*23818ebbSXuyang Dong #define EIC7700_RESET_JD_CFG 164 181*23818ebbSXuyang Dong #define EIC7700_RESET_JD_AXI 165 182*23818ebbSXuyang Dong #define EIC7700_RESET_JE_CFG 166 183*23818ebbSXuyang Dong #define EIC7700_RESET_JE_AXI 167 184*23818ebbSXuyang Dong #define EIC7700_RESET_VD_CFG 168 185*23818ebbSXuyang Dong #define EIC7700_RESET_VD_AXI 169 186*23818ebbSXuyang Dong #define EIC7700_RESET_VE_AXI 170 187*23818ebbSXuyang Dong #define EIC7700_RESET_VE_CFG 171 188*23818ebbSXuyang Dong #define EIC7700_RESET_G2D_CORE 172 189*23818ebbSXuyang Dong #define EIC7700_RESET_G2D_CFG 173 190*23818ebbSXuyang Dong #define EIC7700_RESET_G2D_AXI 174 191*23818ebbSXuyang Dong #define EIC7700_RESET_VI_AXI 175 192*23818ebbSXuyang Dong #define EIC7700_RESET_VI_CFG 176 193*23818ebbSXuyang Dong #define EIC7700_RESET_VI_DWE 177 194*23818ebbSXuyang Dong #define EIC7700_RESET_DVP 178 195*23818ebbSXuyang Dong #define EIC7700_RESET_ISP0 179 196*23818ebbSXuyang Dong #define EIC7700_RESET_ISP1 180 197*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR0 181 198*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR1 182 199*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR2 183 200*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR3 184 201*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR4 185 202*23818ebbSXuyang Dong #define EIC7700_RESET_SHUTTR5 186 203*23818ebbSXuyang Dong #define EIC7700_RESET_VO_MIPI 187 204*23818ebbSXuyang Dong #define EIC7700_RESET_VO_PRST 188 205*23818ebbSXuyang Dong #define EIC7700_RESET_VO_HDMI_PRST 189 206*23818ebbSXuyang Dong #define EIC7700_RESET_VO_HDMI_PHY 190 207*23818ebbSXuyang Dong #define EIC7700_RESET_VO_HDMI 191 208*23818ebbSXuyang Dong #define EIC7700_RESET_VO_I2S 192 209*23818ebbSXuyang Dong #define EIC7700_RESET_VO_I2S_PRST 193 210*23818ebbSXuyang Dong #define EIC7700_RESET_VO_AXI 194 211*23818ebbSXuyang Dong #define EIC7700_RESET_VO_CFG 195 212*23818ebbSXuyang Dong #define EIC7700_RESET_VO_DC 196 213*23818ebbSXuyang Dong #define EIC7700_RESET_VO_DC_PRST 197 214*23818ebbSXuyang Dong #define EIC7700_RESET_BOOTSPI_HRST 198 215*23818ebbSXuyang Dong #define EIC7700_RESET_BOOTSPI 199 216*23818ebbSXuyang Dong #define EIC7700_RESET_ANO1 200 217*23818ebbSXuyang Dong #define EIC7700_RESET_ANO0 201 218*23818ebbSXuyang Dong #define EIC7700_RESET_DMA1_ARST 202 219*23818ebbSXuyang Dong #define EIC7700_RESET_DMA1_HRST 203 220*23818ebbSXuyang Dong #define EIC7700_RESET_FPRT 204 221*23818ebbSXuyang Dong #define EIC7700_RESET_HBLOCK 205 222*23818ebbSXuyang Dong #define EIC7700_RESET_SECSR 206 223*23818ebbSXuyang Dong #define EIC7700_RESET_OTP 207 224*23818ebbSXuyang Dong #define EIC7700_RESET_PKA 208 225*23818ebbSXuyang Dong #define EIC7700_RESET_SPACC 209 226*23818ebbSXuyang Dong #define EIC7700_RESET_TRNG 210 227*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_0 211 228*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_1 212 229*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_2 213 230*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_3 214 231*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_4 215 232*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_5 216 233*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_6 217 234*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_7 218 235*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER0_N 219 236*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_0 220 237*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_1 221 238*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_2 222 239*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_3 223 240*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_4 224 241*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_5 225 242*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_6 226 243*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_7 227 244*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER1_N 228 245*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_0 229 246*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_1 230 247*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_2 231 248*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_3 232 249*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_4 233 250*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_5 234 251*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_6 235 252*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_7 236 253*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER2_N 237 254*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_0 238 255*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_1 239 256*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_2 240 257*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_3 241 258*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_4 242 259*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_5 243 260*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_6 244 261*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_7 245 262*23818ebbSXuyang Dong #define EIC7700_RESET_TIMER3_N 246 263*23818ebbSXuyang Dong #define EIC7700_RESET_RTC 247 264*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_SNOC_NSP 248 265*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_VC 249 266*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_CFG 250 267*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_HSP 251 268*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_GPU 252 269*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_DDRC1_P3 253 270*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_DDRC0_P3 254 271*23818ebbSXuyang Dong #define EIC7700_RESET_RNOC_VO 255 272*23818ebbSXuyang Dong #define EIC7700_RESET_RNOC_VI 256 273*23818ebbSXuyang Dong #define EIC7700_RESET_RNOC_SNOC_NSP 257 274*23818ebbSXuyang Dong #define EIC7700_RESET_RNOC_CFG 258 275*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_DDRC1_P4 259 276*23818ebbSXuyang Dong #define EIC7700_RESET_MNOC_DDRC0_P4 260 277*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_VO_CFG 261 278*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_VI_CFG 262 279*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_VC_CFG 263 280*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_TCU_CFG 264 281*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_PCIE_CFG 265 282*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_NPU_CFG 266 283*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_LSP_CFG 267 284*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_HSP_CFG 268 285*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_GPU_CFG 269 286*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_DSPT_CFG 270 287*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_DDRT1_CFG 271 288*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_DDRT0_CFG 272 289*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_D2D_CFG 273 290*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_CFG 274 291*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_CLMM_CFG 275 292*23818ebbSXuyang Dong #define EIC7700_RESET_CNOC_AON_CFG 276 293*23818ebbSXuyang Dong #define EIC7700_RESET_LNOC_CFG 277 294*23818ebbSXuyang Dong #define EIC7700_RESET_LNOC_NPU_LLC 278 295*23818ebbSXuyang Dong #define EIC7700_RESET_LNOC_DDRC1_P0 279 296*23818ebbSXuyang Dong #define EIC7700_RESET_LNOC_DDRC0_P0 280 297*23818ebbSXuyang Dong 298*23818ebbSXuyang Dong #endif /* __DT_ESWIN_EIC7700_RESET_H__ */ 299