1*66773fafSAbel Vesa /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*66773fafSAbel Vesa /* 3*66773fafSAbel Vesa * Copyright (c) 2021, The Linux Foundation. All rights reserved. 4*66773fafSAbel Vesa * Copyright (c) 2022, Linaro Limited 5*66773fafSAbel Vesa */ 6*66773fafSAbel Vesa 7*66773fafSAbel Vesa #ifndef __DT_BINDINGS_INTERCONNECT_QCOM_SM8550_H 8*66773fafSAbel Vesa #define __DT_BINDINGS_INTERCONNECT_QCOM_SM8550_H 9*66773fafSAbel Vesa 10*66773fafSAbel Vesa #define MASTER_QSPI_0 0 11*66773fafSAbel Vesa #define MASTER_QUP_1 1 12*66773fafSAbel Vesa #define MASTER_SDCC_4 2 13*66773fafSAbel Vesa #define MASTER_UFS_MEM 3 14*66773fafSAbel Vesa #define MASTER_USB3_0 4 15*66773fafSAbel Vesa #define SLAVE_A1NOC_SNOC 5 16*66773fafSAbel Vesa 17*66773fafSAbel Vesa #define MASTER_QDSS_BAM 0 18*66773fafSAbel Vesa #define MASTER_QUP_2 1 19*66773fafSAbel Vesa #define MASTER_CRYPTO 2 20*66773fafSAbel Vesa #define MASTER_IPA 3 21*66773fafSAbel Vesa #define MASTER_SP 4 22*66773fafSAbel Vesa #define MASTER_QDSS_ETR 5 23*66773fafSAbel Vesa #define MASTER_QDSS_ETR_1 6 24*66773fafSAbel Vesa #define MASTER_SDCC_2 7 25*66773fafSAbel Vesa #define SLAVE_A2NOC_SNOC 8 26*66773fafSAbel Vesa 27*66773fafSAbel Vesa #define MASTER_QUP_CORE_0 0 28*66773fafSAbel Vesa #define MASTER_QUP_CORE_1 1 29*66773fafSAbel Vesa #define MASTER_QUP_CORE_2 2 30*66773fafSAbel Vesa #define SLAVE_QUP_CORE_0 3 31*66773fafSAbel Vesa #define SLAVE_QUP_CORE_1 4 32*66773fafSAbel Vesa #define SLAVE_QUP_CORE_2 5 33*66773fafSAbel Vesa 34*66773fafSAbel Vesa #define MASTER_CNOC_CFG 0 35*66773fafSAbel Vesa #define SLAVE_AHB2PHY_SOUTH 1 36*66773fafSAbel Vesa #define SLAVE_AHB2PHY_NORTH 2 37*66773fafSAbel Vesa #define SLAVE_APPSS 3 38*66773fafSAbel Vesa #define SLAVE_CAMERA_CFG 4 39*66773fafSAbel Vesa #define SLAVE_CLK_CTL 5 40*66773fafSAbel Vesa #define SLAVE_RBCPR_CX_CFG 6 41*66773fafSAbel Vesa #define SLAVE_RBCPR_MMCX_CFG 7 42*66773fafSAbel Vesa #define SLAVE_RBCPR_MXA_CFG 8 43*66773fafSAbel Vesa #define SLAVE_RBCPR_MXC_CFG 9 44*66773fafSAbel Vesa #define SLAVE_CPR_NSPCX 10 45*66773fafSAbel Vesa #define SLAVE_CRYPTO_0_CFG 11 46*66773fafSAbel Vesa #define SLAVE_CX_RDPM 12 47*66773fafSAbel Vesa #define SLAVE_DISPLAY_CFG 13 48*66773fafSAbel Vesa #define SLAVE_GFX3D_CFG 14 49*66773fafSAbel Vesa #define SLAVE_I2C 15 50*66773fafSAbel Vesa #define SLAVE_IMEM_CFG 16 51*66773fafSAbel Vesa #define SLAVE_IPA_CFG 17 52*66773fafSAbel Vesa #define SLAVE_IPC_ROUTER_CFG 18 53*66773fafSAbel Vesa #define SLAVE_CNOC_MSS 19 54*66773fafSAbel Vesa #define SLAVE_MX_RDPM 20 55*66773fafSAbel Vesa #define SLAVE_PCIE_0_CFG 21 56*66773fafSAbel Vesa #define SLAVE_PCIE_1_CFG 22 57*66773fafSAbel Vesa #define SLAVE_PDM 23 58*66773fafSAbel Vesa #define SLAVE_PIMEM_CFG 24 59*66773fafSAbel Vesa #define SLAVE_PRNG 25 60*66773fafSAbel Vesa #define SLAVE_QDSS_CFG 26 61*66773fafSAbel Vesa #define SLAVE_QSPI_0 27 62*66773fafSAbel Vesa #define SLAVE_QUP_1 28 63*66773fafSAbel Vesa #define SLAVE_QUP_2 29 64*66773fafSAbel Vesa #define SLAVE_SDCC_2 30 65*66773fafSAbel Vesa #define SLAVE_SDCC_4 31 66*66773fafSAbel Vesa #define SLAVE_SPSS_CFG 32 67*66773fafSAbel Vesa #define SLAVE_TCSR 33 68*66773fafSAbel Vesa #define SLAVE_TLMM 34 69*66773fafSAbel Vesa #define SLAVE_UFS_MEM_CFG 35 70*66773fafSAbel Vesa #define SLAVE_USB3_0 36 71*66773fafSAbel Vesa #define SLAVE_VENUS_CFG 37 72*66773fafSAbel Vesa #define SLAVE_VSENSE_CTRL_CFG 38 73*66773fafSAbel Vesa #define SLAVE_LPASS_QTB_CFG 39 74*66773fafSAbel Vesa #define SLAVE_CNOC_MNOC_CFG 40 75*66773fafSAbel Vesa #define SLAVE_NSP_QTB_CFG 41 76*66773fafSAbel Vesa #define SLAVE_PCIE_ANOC_CFG 42 77*66773fafSAbel Vesa #define SLAVE_QDSS_STM 43 78*66773fafSAbel Vesa #define SLAVE_TCU 44 79*66773fafSAbel Vesa 80*66773fafSAbel Vesa #define MASTER_GEM_NOC_CNOC 0 81*66773fafSAbel Vesa #define MASTER_GEM_NOC_PCIE_SNOC 1 82*66773fafSAbel Vesa #define SLAVE_AOSS 2 83*66773fafSAbel Vesa #define SLAVE_TME_CFG 3 84*66773fafSAbel Vesa #define SLAVE_CNOC_CFG 4 85*66773fafSAbel Vesa #define SLAVE_DDRSS_CFG 5 86*66773fafSAbel Vesa #define SLAVE_BOOT_IMEM 6 87*66773fafSAbel Vesa #define SLAVE_IMEM 7 88*66773fafSAbel Vesa #define SLAVE_PCIE_0 8 89*66773fafSAbel Vesa #define SLAVE_PCIE_1 9 90*66773fafSAbel Vesa 91*66773fafSAbel Vesa #define MASTER_GPU_TCU 0 92*66773fafSAbel Vesa #define MASTER_SYS_TCU 1 93*66773fafSAbel Vesa #define MASTER_APPSS_PROC 2 94*66773fafSAbel Vesa #define MASTER_GFX3D 3 95*66773fafSAbel Vesa #define MASTER_LPASS_GEM_NOC 4 96*66773fafSAbel Vesa #define MASTER_MSS_PROC 5 97*66773fafSAbel Vesa #define MASTER_MNOC_HF_MEM_NOC 6 98*66773fafSAbel Vesa #define MASTER_MNOC_SF_MEM_NOC 7 99*66773fafSAbel Vesa #define MASTER_COMPUTE_NOC 8 100*66773fafSAbel Vesa #define MASTER_ANOC_PCIE_GEM_NOC 9 101*66773fafSAbel Vesa #define MASTER_SNOC_GC_MEM_NOC 10 102*66773fafSAbel Vesa #define MASTER_SNOC_SF_MEM_NOC 11 103*66773fafSAbel Vesa #define SLAVE_GEM_NOC_CNOC 12 104*66773fafSAbel Vesa #define SLAVE_LLCC 13 105*66773fafSAbel Vesa #define SLAVE_MEM_NOC_PCIE_SNOC 14 106*66773fafSAbel Vesa #define MASTER_MNOC_HF_MEM_NOC_DISP 15 107*66773fafSAbel Vesa #define MASTER_ANOC_PCIE_GEM_NOC_DISP 16 108*66773fafSAbel Vesa #define SLAVE_LLCC_DISP 17 109*66773fafSAbel Vesa #define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_0 18 110*66773fafSAbel Vesa #define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_0 19 111*66773fafSAbel Vesa #define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_0 20 112*66773fafSAbel Vesa #define SLAVE_LLCC_CAM_IFE_0 21 113*66773fafSAbel Vesa #define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_1 22 114*66773fafSAbel Vesa #define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_1 23 115*66773fafSAbel Vesa #define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_1 24 116*66773fafSAbel Vesa #define SLAVE_LLCC_CAM_IFE_1 25 117*66773fafSAbel Vesa #define MASTER_MNOC_HF_MEM_NOC_CAM_IFE_2 26 118*66773fafSAbel Vesa #define MASTER_MNOC_SF_MEM_NOC_CAM_IFE_2 27 119*66773fafSAbel Vesa #define MASTER_ANOC_PCIE_GEM_NOC_CAM_IFE_2 28 120*66773fafSAbel Vesa #define SLAVE_LLCC_CAM_IFE_2 29 121*66773fafSAbel Vesa 122*66773fafSAbel Vesa #define MASTER_LPIAON_NOC 0 123*66773fafSAbel Vesa #define SLAVE_LPASS_GEM_NOC 1 124*66773fafSAbel Vesa 125*66773fafSAbel Vesa #define MASTER_LPASS_LPINOC 0 126*66773fafSAbel Vesa #define SLAVE_LPIAON_NOC_LPASS_AG_NOC 1 127*66773fafSAbel Vesa 128*66773fafSAbel Vesa #define MASTER_LPASS_PROC 0 129*66773fafSAbel Vesa #define SLAVE_LPICX_NOC_LPIAON_NOC 1 130*66773fafSAbel Vesa 131*66773fafSAbel Vesa #define MASTER_LLCC 0 132*66773fafSAbel Vesa #define SLAVE_EBI1 1 133*66773fafSAbel Vesa #define MASTER_LLCC_DISP 2 134*66773fafSAbel Vesa #define SLAVE_EBI1_DISP 3 135*66773fafSAbel Vesa #define MASTER_LLCC_CAM_IFE_0 4 136*66773fafSAbel Vesa #define SLAVE_EBI1_CAM_IFE_0 5 137*66773fafSAbel Vesa #define MASTER_LLCC_CAM_IFE_1 6 138*66773fafSAbel Vesa #define SLAVE_EBI1_CAM_IFE_1 7 139*66773fafSAbel Vesa #define MASTER_LLCC_CAM_IFE_2 8 140*66773fafSAbel Vesa #define SLAVE_EBI1_CAM_IFE_2 9 141*66773fafSAbel Vesa 142*66773fafSAbel Vesa #define MASTER_CAMNOC_HF 0 143*66773fafSAbel Vesa #define MASTER_CAMNOC_ICP 1 144*66773fafSAbel Vesa #define MASTER_CAMNOC_SF 2 145*66773fafSAbel Vesa #define MASTER_MDP 3 146*66773fafSAbel Vesa #define MASTER_CDSP_HCP 4 147*66773fafSAbel Vesa #define MASTER_VIDEO 5 148*66773fafSAbel Vesa #define MASTER_VIDEO_CV_PROC 6 149*66773fafSAbel Vesa #define MASTER_VIDEO_PROC 7 150*66773fafSAbel Vesa #define MASTER_VIDEO_V_PROC 8 151*66773fafSAbel Vesa #define MASTER_CNOC_MNOC_CFG 9 152*66773fafSAbel Vesa #define SLAVE_MNOC_HF_MEM_NOC 10 153*66773fafSAbel Vesa #define SLAVE_MNOC_SF_MEM_NOC 11 154*66773fafSAbel Vesa #define SLAVE_SERVICE_MNOC 12 155*66773fafSAbel Vesa #define MASTER_MDP_DISP 13 156*66773fafSAbel Vesa #define SLAVE_MNOC_HF_MEM_NOC_DISP 14 157*66773fafSAbel Vesa #define MASTER_CAMNOC_HF_CAM_IFE_0 15 158*66773fafSAbel Vesa #define MASTER_CAMNOC_ICP_CAM_IFE_0 16 159*66773fafSAbel Vesa #define MASTER_CAMNOC_SF_CAM_IFE_0 17 160*66773fafSAbel Vesa #define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_0 18 161*66773fafSAbel Vesa #define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_0 19 162*66773fafSAbel Vesa #define MASTER_CAMNOC_HF_CAM_IFE_1 20 163*66773fafSAbel Vesa #define MASTER_CAMNOC_ICP_CAM_IFE_1 21 164*66773fafSAbel Vesa #define MASTER_CAMNOC_SF_CAM_IFE_1 22 165*66773fafSAbel Vesa #define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_1 23 166*66773fafSAbel Vesa #define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_1 24 167*66773fafSAbel Vesa #define MASTER_CAMNOC_HF_CAM_IFE_2 25 168*66773fafSAbel Vesa #define MASTER_CAMNOC_ICP_CAM_IFE_2 26 169*66773fafSAbel Vesa #define MASTER_CAMNOC_SF_CAM_IFE_2 27 170*66773fafSAbel Vesa #define SLAVE_MNOC_HF_MEM_NOC_CAM_IFE_2 28 171*66773fafSAbel Vesa #define SLAVE_MNOC_SF_MEM_NOC_CAM_IFE_2 29 172*66773fafSAbel Vesa 173*66773fafSAbel Vesa #define MASTER_CDSP_PROC 0 174*66773fafSAbel Vesa #define SLAVE_CDSP_MEM_NOC 1 175*66773fafSAbel Vesa 176*66773fafSAbel Vesa #define MASTER_PCIE_ANOC_CFG 0 177*66773fafSAbel Vesa #define MASTER_PCIE_0 1 178*66773fafSAbel Vesa #define MASTER_PCIE_1 2 179*66773fafSAbel Vesa #define SLAVE_ANOC_PCIE_GEM_NOC 3 180*66773fafSAbel Vesa #define SLAVE_SERVICE_PCIE_ANOC 4 181*66773fafSAbel Vesa 182*66773fafSAbel Vesa #define MASTER_GIC_AHB 0 183*66773fafSAbel Vesa #define MASTER_A1NOC_SNOC 1 184*66773fafSAbel Vesa #define MASTER_A2NOC_SNOC 2 185*66773fafSAbel Vesa #define MASTER_GIC 3 186*66773fafSAbel Vesa #define SLAVE_SNOC_GEM_NOC_GC 4 187*66773fafSAbel Vesa #define SLAVE_SNOC_GEM_NOC_SF 5 188*66773fafSAbel Vesa 189*66773fafSAbel Vesa #endif 190