xref: /linux/include/dt-bindings/clock/vf610-clock.h (revision daaff6e95b435ae691e6004b5dcfb13c71c1cd45)
11f2c5fd5SJingchang Lu /*
21f2c5fd5SJingchang Lu  * Copyright 2013 Freescale Semiconductor, Inc.
31f2c5fd5SJingchang Lu  *
41f2c5fd5SJingchang Lu  * This program is free software; you can redistribute it and/or modify
51f2c5fd5SJingchang Lu  * it under the terms of the GNU General Public License as published by
61f2c5fd5SJingchang Lu  * the Free Software Foundation; either version 2 of the License, or
71f2c5fd5SJingchang Lu  * (at your option) any later version.
81f2c5fd5SJingchang Lu  */
91f2c5fd5SJingchang Lu 
101f2c5fd5SJingchang Lu #ifndef __DT_BINDINGS_CLOCK_VF610_H
111f2c5fd5SJingchang Lu #define __DT_BINDINGS_CLOCK_VF610_H
121f2c5fd5SJingchang Lu 
131f2c5fd5SJingchang Lu #define VF610_CLK_DUMMY			0
141f2c5fd5SJingchang Lu #define VF610_CLK_SIRC_128K		1
151f2c5fd5SJingchang Lu #define VF610_CLK_SIRC_32K		2
161f2c5fd5SJingchang Lu #define VF610_CLK_FIRC			3
171f2c5fd5SJingchang Lu #define VF610_CLK_SXOSC			4
181f2c5fd5SJingchang Lu #define VF610_CLK_FXOSC			5
191f2c5fd5SJingchang Lu #define VF610_CLK_FXOSC_HALF		6
201f2c5fd5SJingchang Lu #define VF610_CLK_SLOW_CLK_SEL		7
211f2c5fd5SJingchang Lu #define VF610_CLK_FASK_CLK_SEL		8
221f2c5fd5SJingchang Lu #define VF610_CLK_AUDIO_EXT		9
231f2c5fd5SJingchang Lu #define VF610_CLK_ENET_EXT		10
241f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_MAIN		11
251f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_PFD1		12
261f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_PFD2		13
271f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_PFD3		14
281f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_PFD4		15
291f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_MAIN		16
301f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_PFD1		17
311f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_PFD2		18
321f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_PFD3		19
331f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_PFD4		20
341f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_MAIN		21
351f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_PFD1		22
361f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_PFD2		23
371f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_PFD3		24
381f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_PFD4		25
391f2c5fd5SJingchang Lu #define VF610_CLK_PLL4_MAIN		26
401f2c5fd5SJingchang Lu #define VF610_CLK_PLL5_MAIN		27
411f2c5fd5SJingchang Lu #define VF610_CLK_PLL6_MAIN		28
421f2c5fd5SJingchang Lu #define VF610_CLK_PLL3_MAIN_DIV		29
431f2c5fd5SJingchang Lu #define VF610_CLK_PLL4_MAIN_DIV		30
441f2c5fd5SJingchang Lu #define VF610_CLK_PLL6_MAIN_DIV		31
451f2c5fd5SJingchang Lu #define VF610_CLK_PLL1_PFD_SEL		32
461f2c5fd5SJingchang Lu #define VF610_CLK_PLL2_PFD_SEL		33
471f2c5fd5SJingchang Lu #define VF610_CLK_SYS_SEL		34
481f2c5fd5SJingchang Lu #define VF610_CLK_DDR_SEL		35
491f2c5fd5SJingchang Lu #define VF610_CLK_SYS_BUS		36
501f2c5fd5SJingchang Lu #define VF610_CLK_PLATFORM_BUS		37
511f2c5fd5SJingchang Lu #define VF610_CLK_IPG_BUS		38
521f2c5fd5SJingchang Lu #define VF610_CLK_UART0			39
531f2c5fd5SJingchang Lu #define VF610_CLK_UART1			40
541f2c5fd5SJingchang Lu #define VF610_CLK_UART2			41
551f2c5fd5SJingchang Lu #define VF610_CLK_UART3			42
561f2c5fd5SJingchang Lu #define VF610_CLK_UART4			43
571f2c5fd5SJingchang Lu #define VF610_CLK_UART5			44
581f2c5fd5SJingchang Lu #define VF610_CLK_PIT			45
591f2c5fd5SJingchang Lu #define VF610_CLK_I2C0			46
601f2c5fd5SJingchang Lu #define VF610_CLK_I2C1			47
611f2c5fd5SJingchang Lu #define VF610_CLK_I2C2			48
621f2c5fd5SJingchang Lu #define VF610_CLK_I2C3			49
631f2c5fd5SJingchang Lu #define VF610_CLK_FTM0_EXT_SEL		50
641f2c5fd5SJingchang Lu #define VF610_CLK_FTM0_FIX_SEL		51
651f2c5fd5SJingchang Lu #define VF610_CLK_FTM0_EXT_FIX_EN	52
661f2c5fd5SJingchang Lu #define VF610_CLK_FTM1_EXT_SEL		53
671f2c5fd5SJingchang Lu #define VF610_CLK_FTM1_FIX_SEL		54
681f2c5fd5SJingchang Lu #define VF610_CLK_FTM1_EXT_FIX_EN	55
691f2c5fd5SJingchang Lu #define VF610_CLK_FTM2_EXT_SEL		56
701f2c5fd5SJingchang Lu #define VF610_CLK_FTM2_FIX_SEL		57
711f2c5fd5SJingchang Lu #define VF610_CLK_FTM2_EXT_FIX_EN	58
721f2c5fd5SJingchang Lu #define VF610_CLK_FTM3_EXT_SEL		59
731f2c5fd5SJingchang Lu #define VF610_CLK_FTM3_FIX_SEL		60
741f2c5fd5SJingchang Lu #define VF610_CLK_FTM3_EXT_FIX_EN	61
751f2c5fd5SJingchang Lu #define VF610_CLK_FTM0			62
761f2c5fd5SJingchang Lu #define VF610_CLK_FTM1			63
771f2c5fd5SJingchang Lu #define VF610_CLK_FTM2			64
781f2c5fd5SJingchang Lu #define VF610_CLK_FTM3			65
791f2c5fd5SJingchang Lu #define VF610_CLK_ENET_50M		66
801f2c5fd5SJingchang Lu #define VF610_CLK_ENET_25M		67
811f2c5fd5SJingchang Lu #define VF610_CLK_ENET_SEL		68
821f2c5fd5SJingchang Lu #define VF610_CLK_ENET			69
831f2c5fd5SJingchang Lu #define VF610_CLK_ENET_TS_SEL		70
841f2c5fd5SJingchang Lu #define VF610_CLK_ENET_TS		71
851f2c5fd5SJingchang Lu #define VF610_CLK_DSPI0			72
861f2c5fd5SJingchang Lu #define VF610_CLK_DSPI1			73
871f2c5fd5SJingchang Lu #define VF610_CLK_DSPI2			74
881f2c5fd5SJingchang Lu #define VF610_CLK_DSPI3			75
891f2c5fd5SJingchang Lu #define VF610_CLK_WDT			76
901f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC0_SEL		77
911f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC0_EN		78
921f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC0_DIV		79
931f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC0		80
941f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC1_SEL		81
951f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC1_EN		82
961f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC1_DIV		83
971f2c5fd5SJingchang Lu #define VF610_CLK_ESDHC1		84
981f2c5fd5SJingchang Lu #define VF610_CLK_DCU0_SEL		85
991f2c5fd5SJingchang Lu #define VF610_CLK_DCU0_EN		86
1001f2c5fd5SJingchang Lu #define VF610_CLK_DCU0_DIV		87
1011f2c5fd5SJingchang Lu #define VF610_CLK_DCU0			88
1021f2c5fd5SJingchang Lu #define VF610_CLK_DCU1_SEL		89
1031f2c5fd5SJingchang Lu #define VF610_CLK_DCU1_EN		90
1041f2c5fd5SJingchang Lu #define VF610_CLK_DCU1_DIV		91
1051f2c5fd5SJingchang Lu #define VF610_CLK_DCU1			92
1061f2c5fd5SJingchang Lu #define VF610_CLK_ESAI_SEL		93
1071f2c5fd5SJingchang Lu #define VF610_CLK_ESAI_EN		94
1081f2c5fd5SJingchang Lu #define VF610_CLK_ESAI_DIV		95
1091f2c5fd5SJingchang Lu #define VF610_CLK_ESAI			96
1101f2c5fd5SJingchang Lu #define VF610_CLK_SAI0_SEL		97
1111f2c5fd5SJingchang Lu #define VF610_CLK_SAI0_EN		98
1121f2c5fd5SJingchang Lu #define VF610_CLK_SAI0_DIV		99
1131f2c5fd5SJingchang Lu #define VF610_CLK_SAI0			100
1141f2c5fd5SJingchang Lu #define VF610_CLK_SAI1_SEL		101
1151f2c5fd5SJingchang Lu #define VF610_CLK_SAI1_EN		102
1161f2c5fd5SJingchang Lu #define VF610_CLK_SAI1_DIV		103
1171f2c5fd5SJingchang Lu #define VF610_CLK_SAI1			104
1181f2c5fd5SJingchang Lu #define VF610_CLK_SAI2_SEL		105
1191f2c5fd5SJingchang Lu #define VF610_CLK_SAI2_EN		106
1201f2c5fd5SJingchang Lu #define VF610_CLK_SAI2_DIV		107
1211f2c5fd5SJingchang Lu #define VF610_CLK_SAI2			108
1221f2c5fd5SJingchang Lu #define VF610_CLK_SAI3_SEL		109
1231f2c5fd5SJingchang Lu #define VF610_CLK_SAI3_EN		110
1241f2c5fd5SJingchang Lu #define VF610_CLK_SAI3_DIV		111
1251f2c5fd5SJingchang Lu #define VF610_CLK_SAI3			112
1261f2c5fd5SJingchang Lu #define VF610_CLK_USBC0			113
1271f2c5fd5SJingchang Lu #define VF610_CLK_USBC1			114
1281f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0_SEL		115
1291f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0_EN		116
1301f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0_X4_DIV		117
1311f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0_X2_DIV		118
1321f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0_X1_DIV		119
1331f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1_SEL		120
1341f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1_EN		121
1351f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1_X4_DIV		122
1361f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1_X2_DIV		123
1371f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1_X1_DIV		124
1381f2c5fd5SJingchang Lu #define VF610_CLK_QSPI0			125
1391f2c5fd5SJingchang Lu #define VF610_CLK_QSPI1			126
1401f2c5fd5SJingchang Lu #define VF610_CLK_NFC_SEL		127
1411f2c5fd5SJingchang Lu #define VF610_CLK_NFC_EN		128
1421f2c5fd5SJingchang Lu #define VF610_CLK_NFC_PRE_DIV		129
1431f2c5fd5SJingchang Lu #define VF610_CLK_NFC_FRAC_DIV		130
1441f2c5fd5SJingchang Lu #define VF610_CLK_NFC_INV		131
1451f2c5fd5SJingchang Lu #define VF610_CLK_NFC			132
1461f2c5fd5SJingchang Lu #define VF610_CLK_VADC_SEL		133
1471f2c5fd5SJingchang Lu #define VF610_CLK_VADC_EN		134
1481f2c5fd5SJingchang Lu #define VF610_CLK_VADC_DIV		135
1491f2c5fd5SJingchang Lu #define VF610_CLK_VADC_DIV_HALF		136
1501f2c5fd5SJingchang Lu #define VF610_CLK_VADC			137
1511f2c5fd5SJingchang Lu #define VF610_CLK_ADC0			138
1521f2c5fd5SJingchang Lu #define VF610_CLK_ADC1			139
1531f2c5fd5SJingchang Lu #define VF610_CLK_DAC0			140
1541f2c5fd5SJingchang Lu #define VF610_CLK_DAC1			141
1551f2c5fd5SJingchang Lu #define VF610_CLK_FLEXCAN0		142
1561f2c5fd5SJingchang Lu #define VF610_CLK_FLEXCAN1		143
1571f2c5fd5SJingchang Lu #define VF610_CLK_ASRC			144
1581f2c5fd5SJingchang Lu #define VF610_CLK_GPU_SEL		145
1591f2c5fd5SJingchang Lu #define VF610_CLK_GPU_EN		146
1601f2c5fd5SJingchang Lu #define VF610_CLK_GPU2D			147
1614f71612eSShawn Guo #define VF610_CLK_ENET0			148
1624f71612eSShawn Guo #define VF610_CLK_ENET1			149
163*daaff6e9SJingchang Lu #define VF610_CLK_DMAMUX0		150
164*daaff6e9SJingchang Lu #define VF610_CLK_DMAMUX1		151
165*daaff6e9SJingchang Lu #define VF610_CLK_DMAMUX2		152
166*daaff6e9SJingchang Lu #define VF610_CLK_DMAMUX3		153
167*daaff6e9SJingchang Lu #define VF610_CLK_END			154
1681f2c5fd5SJingchang Lu 
1691f2c5fd5SJingchang Lu #endif /* __DT_BINDINGS_CLOCK_VF610_H */
170