xref: /linux/include/dt-bindings/clock/r8a779g0-cpg-mssr.h (revision 79790b6818e96c58fe2bffee1b418c16e64e7b80)
1f2afa78dSYoshihiro Shimoda /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2f2afa78dSYoshihiro Shimoda /*
3f2afa78dSYoshihiro Shimoda  * Copyright (C) 2022 Renesas Electronics Corp.
4f2afa78dSYoshihiro Shimoda  */
5f2afa78dSYoshihiro Shimoda #ifndef __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__
6f2afa78dSYoshihiro Shimoda #define __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__
7f2afa78dSYoshihiro Shimoda 
8f2afa78dSYoshihiro Shimoda #include <dt-bindings/clock/renesas-cpg-mssr.h>
9f2afa78dSYoshihiro Shimoda 
10f2afa78dSYoshihiro Shimoda /* r8a779g0 CPG Core Clocks */
11f2afa78dSYoshihiro Shimoda 
12f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZX			0
13f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZS			1
14f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZT			2
15f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZTR		3
16f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2		4
17f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D3		5
18f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4		6
19f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D1_VIO		7
20f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_VIO		8
21f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_VIO		9
22f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D8_VIO		10
23f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D1_VC		11
24f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_VC		12
25f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_VC		13
26f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_MM		14
27f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_MM		15
28f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_U3DG		16
29f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_U3DG		17
30f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_RT		18
31f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D3_RT		19
32f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_RT		20
33f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D6_RT		21
34f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D24_RT		22
35f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_PER		23
36f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D3_PER		24
37f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_PER		25
38f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D6_PER		26
39f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D12_PER		27
40f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D24_PER		28
41f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D1_HSC		29
42f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_HSC		30
43f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D4_HSC		31
44f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_S0D2_CC		32
45f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SVD1_IR		33
46f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SVD2_IR		34
47f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SVD1_VIP		35
48f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SVD2_VIP		36
49f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL			37
50f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL16M		38
51f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL16M_MM		39
52f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL16M_RT		40
53f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL16M_PER		41
54f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CL16M_HSC		42
55f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_Z0			43
56f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZB3		44
57f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZB3D2		45
58f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZB3D4		46
59f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZG			47
60f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SD0H		48
61f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SD0		49
62f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_RPC		50
63f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_RPCD2		51
64f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_MSO		52
65f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CANFD		53
66f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CSI		54
67f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_FRAY		55
68f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_IPC		56
69f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SASYNCRT		57
70f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SASYNCPERD1	58
71f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SASYNCPERD2	59
72f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_SASYNCPERD4	60
73f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_VIOBUS		61
74f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_VIOBUSD2		62
75f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_VCBUS		63
76f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_VCBUSD2		64
77f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_DSIEXT		65
78f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_DSIREF		66
79f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ADGH		67
80f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_OSC		68
81f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZR0		69
82f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZR1		70
83f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_ZR2		71
84f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_IMPA		72
85f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_IMPAD4		73
86f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CPEX		74
87f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_CBFUSA		75
88f2afa78dSYoshihiro Shimoda #define R8A779G0_CLK_R			76
89*abb3fa66SGeert Uytterhoeven #define R8A779G0_CLK_CP			77
90f2afa78dSYoshihiro Shimoda 
91f2afa78dSYoshihiro Shimoda #endif /* __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__ */
92